## Quiz-2: Monsoon2022: VLSI Digital (EC2.201)

Max. Time: 45 Mins [8:30 to 9:15 AM]

Date: 17/10/2022

Note(s): No query is allowed during exam. Write your assumptions (if any) for each question.

Q 1 (a). You received a wafer from the process with parameters listed below. [5 Marks] [CO-4]

 $W = 50 \ \mu m, \ L = 5 \ \mu m, \ \mu_n C_{ox} = 50 \ \mu A/V^2, \ V_{To} = 1 \ V, \ Y_n = 0.6 \ V^{1/2}, \ \lambda_n = 0.1/L \ V^{-1}, \ \varphi_s = 0.84 \ V.$ 

You decide to measure the Id-Vd characteristics for devices with varying L, and then compare the measured data against your calculations. When you measure a short channel device (L=0.18um), you notice that the measured saturation current is much lower than what you would expect from the calculations. What could be the possible reasons?

- (b) Would the threshold voltage of a short channel device be the same, lower than, or higher than the long channel  $V_T$  value of 1V? Please explain why.
- (c) What happens to the threshold voltage and to the saturation current when the temperature increases?
- (d) What happens to the subthreshold leakage when you increase the threshold voltage.

## OR

## Q1. Consider a CMOS inverter with the following parameters: [5 Marks] [CO-2]

| nMOS | VTn= 0.8V  | μnCox = 50 μA/V2 |
|------|------------|------------------|
| pMOS | VTp= -1.0V | μpCox = 20 μA/V2 |

The power supply voltage is  $V_{DD} = 5 \text{ V}$ . Both transistors have a channel length of  $L_n = L_p = 1 \mu m$ . The total output load capacitance of this circuit is  $C_{out} = 2 \text{ pF}$ , which is independent of transistor dimensions.

- (a) Determine the channel width of the nMOS and the pMOS transistors such that the switching threshold voltage is equal to 2.2V and the output rise time is  $\tau_{rise} = 5 \text{ns}$ .
- (b) Calculate the average propagation delay time  $\tau_{\rho}$  for the circuit designed in part-(a).
- (c) How do the switching threshold Vth and the delay times change if the power supply voltage is dropped from 5 V to 3.3 V. Provide an interpretation of the results.

Q2. Consider the circuit shown here.  $C_L = 0.2 \, \text{pF}$ ,  $V_{TN} = 1 \, \text{V}$ ,  $Kn = 50 \, \mu \text{A}/\text{V}^2$ ,  $V_{TP} = -1 \, \text{V}$ ,  $Kp = 25 \, \mu \text{A}/\text{V}^2$ . Initial voltage across  $C_L = 0$  and the input to 'E' is  $0 \times 10^{-10} \, \text{M} \cdot 10^{-10}$ . The waveform for clock (clk) is as shown. Sketch the output waveform clearly marking the 50% transition in both rise and fall across  $C_L$ . [5 Marks] [CO-5]



Q3. In the CMOS circuit shown in Fig, let's consider the *electron* and *hole* mobility are equal, and p-channel MOS (Mp1) and n-channel MOS (Mn1) are equally sized. Then, which of the conditions is satisfying the Mp1 to be in linear region. Justify your answer with required calculation. Only picking an option will not lead to marks. [5 Marks] [CO-3]

- (a) Vin > 3.12V
- (b) 1.875V < Vin < 3.125V
- (c) Vin < 1.875V
- (d) 0 < Vin < 5V



Q4 (a). Draw transistor (CMOS) level schematic for the Y= A.(D+E) + BC. [2 Marks] [CO-5]

(b) For the circuits below, size the transistors, so that the pull-up and pull-down resistances are matched. [3 Marks] [CO-4]



