#### Embedded Software and Hardware for DL



# Course organisation

#### Sessions

- Intro Deep Learning,
- Data Augmentation and Self Supervised Learning,
- Quantization,
- Pruning,
- 5 Factorization,
- 6 Distillation,
- Embedded Software and Hardware for DL,
- Presentations for challenge.

# Course organisation

#### Sessions

- Intro Deep Learning,
- Data Augmentation and Self Supervised Learning,
- Quantization,
- Pruning,
- Factorization,
- Distillation,
- 7 Embedded Software and Hardware for DL,
- Presentations for challenge.

- CPU
- GPU
- ASICs
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
  - ...
- FPGA

- CPU
- GPU
- ASICs
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
  - ...
- FPGA

#### Questions

- What are the differences between them?
- Which use case for each target?

- CPU
- GPU
- ASICs
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
  - ...
- FPGA

#### Questions

- What are the differences between them?
- Which use case for each target?

- CPU: What are the elements of a CPU?
- GPU
- ASICs
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
- FPGA

#### Questions

- What are the differences between them?
- Which use case for each target?

#### What are the elements of a CPU?

# Control fetch

decode

#### **ALU**

+, -, \*, / xor, nor, shift load, store

Memory

- Control: Fetches and decodes instructions, controls the ALU,
- ALU: Arithmetical and Logical Unit, performs all computations, exchanges data between memory and register file,
- Memory: Stores data.

#### What are the elements of a CPU?



There are many ways to increase the overall performance of a CPU architecture. The reader may refer to the following book for a broad study of the field.

[1] J. L. Hennessy and D. A. Patterson, *Computer Architecture, Sixth Edition: A Quantitative Approach*, 6th. San Francisco, CA, USA: Morgan Kaufmann Publishers Inc., 2017, ISBN: 0128119055.

#### What are the elements of a CPU?

# Control fetch decode +, -, \*, / xor, nor, shift load, store Memory

In this course, two key features will be described:

- Increasing the computational parallelism,
- Reducing data accesses time with close and fast memories.

- SIMD: Single Instruction Multiple Data
- Hardware feature in ALU
- Available in Intel CPUs (SSE, AVX)
- Available in ARM CPUs (Neon)



- "Normal" Single Instruction Single Data (SISD) example
- Load data from memory to register file
- Execute multiplication
- Execute addition



- "Normal" Single Instruction Single Data (SISD) example
- Load data from memory to register file
- Execute multiplication
- Execute addition



- "Normal" Single Instruction Single Data (SISD) example
- Load data from memory to register file
- Execute multiplication
- Execute addition



- "Normal" Single Instruction Single Data (SISD) example
- Load data from memory to register file
- Execute multiplication
- Execute addition



- Single Instruction Multiple Data
- Additional hardware
- Parallel load
- Parallel arithmetic
- Increase number of computations per instruction



- Single Instruction Multiple Data
- Additional hardware
- Parallel load
- Parallel arithmetic
- Increase number of computations per instruction



- Single Instruction Multiple Data
- Additional hardware
- Parallel load
- Parallel arithmetic
- Increase number of computations per instruction



- Single Instruction Multiple Data
- Additional hardware
- Parallel load
- Parallel arithmetic
- Increase number of computations per instruction



- Increased parallelism
- Multiple quantization formats handled (8-, 16-, 32-, 64-bit)
- The more quantized, the more parallel
- Need aligned data in memory



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss



- Hiérarchie de la cache
- SRAM vs DRAM
- Premier accès
- Cache Hit
- Cache Miss

#### SRAM vs DRAM



- SRAM 6T (typically) vs DRAM 1T
- SRAM is more expensive
- DRAM is denser
- DRAM needs refreshment
- SRAM is faster

#### Multicore



- Add CPU cores on the same chip
- Last Level Cache (LLC) is shared between cores
- Linear increasing of computing capacity

#### Simultaneous Multi Threading (SMT)



- Known as "Hyperthreading" which is Intel's own SMT implementation
- Multiple instruction threads (here 2) are processed on each core
- Sublinear increasing of computing capacity, resources are shared

#### **GPU**

- CPU
- GPU
- ASICs
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
  - ...
- FPGA

#### **GPU**



- GPUs have a huge computation power
- Simpler control
- Each core execute warps of 32 threads (Nvidia)
- Same instructions in each thread, but different execution contexts
- Yields higher throughput, but also higher latency

#### **GPU**



- GPUs have a huge computation power
- Simpler control
- Each core execute warps of 32 threads (Nvidia)
- Same instructions in each thread, but different execution contexts
- Yields higher throughput, but also higher latency

# **GPU**



- GPUs have a huge computation power
- Simpler control
- Each core execute warps of 32 threads (Nvidia)
- Same instructions in each thread, but different execution contexts
- Yields higher throughput, but also higher latency

# **CPU vs GPU**



Sequential vs Parallel

## **ASICs**

- CPU
- GPU
- ASICs : Application Specific Integrated Circuits
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
  - **...**
- FPGA

# **ASICs**

- CPU
- GPU
- ASICs : Application Specific Integrated Circuits
  - IPU (Graphcore)
  - TPU (Google)
  - Edge TPU (Google)
  - Eyeriss (MIT)
  - ...
- FPGA

# ASICs: Example of Graphcore's IPU



- Manycore approach :
- Each core handles 6 independent threads
- Fully distributed cache memory
- 256Ko / core

# ASICs: Example of Graphcore's IPU



- Claims better efficiency (\$/Gops, kWh/Gops)
- Claims faster inference
- Cautious: lack of independent benchmarks

# FPGAs: (Re)Configurable Integrated Circuits



- Designing a custom architecture
- No "Non Recurring Engineering" compared to custom ASIC
- Prototyping
- Small markets

# FPGAs: (Re)Configurable Integrated Circuits



- Designing a custom architecture
- No "Non Recurring Engineering" compared to custom ASIC
- Prototyping
- Small markets

# FPGAs: (Re)Configurable Integrated Circuits



- Designing a custom architecture
- No "Non Recurring Engineering" compared to custom ASIC
- Prototyping
- Small markets

Use case Remote



#### Use case

Remote

# Key features

- Throughput
- Cost (\$/Gops)
- Scaling

#### Use case

Remote

## Key features

- Throughput
- Cost (\$/Gops)
- Scaling

#### **Targets**

- GPU
- TPU
- IPU

#### Use case

Remote

# Key features

- Throughput
- Cost (\$/Gops)
- Scaling

#### **Targets**

- GPU
- TPU
- IPU

**Use** case

Local

#### Use case

Remote

Use case

Local

# Key features

- Throughput
- Cost (\$/Gops)
- Scaling

# **Targets**

- GPU
- TPU
- IPU

# Key features

- Availability
- Power consumption
- Cost (\$/unit)
- Latency
- Data privacy

#### Use case

Remote

## Key features

- Throughput
- Cost (\$/Gops)
- Scaling

# **Targets**

- GPU
- TPU
- IPU

#### Use case

Local

## Key features

- Availability
- Power consumption
- Cost (\$/unit)
- Latency
- Data privacy

# Targets

- CPU
- Edge TPU
- Embedded GPU (Tegra)
- FPGA



A. Reuther, P. Michaleas, M. Jones, V. Gadepally, S. Samsi and J. Kepner, "Survey and Benchmarking of Machine Learning Accelerators," 2019 IEEE High Performance Extreme Computing Conference (HPEC), 2019, pp. 1-9, doi: 10.1109/HPEC.2019.8916327.

## And what about software?



- High level frameworks
- Broadly used
- Programmed and optimized to be used on CPU and GPU
- Not systematically ported on each target
- Supporting these frameworks becomes critical for chips makers

#### And what about software?



- High level frameworks
- Broadly used
- Programmed and optimized to be used on CPU and GPU
- Not systematically ported on each target
- Supporting these frameworks becomes critical for chips makers

#### And what about software?



- High level frameworks
- Broadly used
- Programmed and optimized to be used on CPU and GPU
- Not systematically ported on each target
- Supporting these frameworks becomes critical for chips makers

# Interoperability?



# Interoperability?



# Software for CPU & GPU: matrix multiplication



Convolution

Matrix Multiply (by Toeplitz Matrix)

Data is repeated

- Use existing optimized libraries
- Repeating Data

# Software for CPU & GPU: data reuse



- Keep data in caches
- Activations and / or weights