## Computer Architecture Final Project Report

B09901021 鄭定緯 B09901191 魏振宇

## 1. Record of execution cycle number of each instruction set:

| Instruction | Execution cycle |
|-------------|-----------------|
| 10          | 98              |
| I1          | 649             |
| I2          | 226             |
| I3          | 442             |

### 2. Register Table:

| Z. Register Table.                     |                                                        |                          |                        |                               |                        |                        |                        |                              |                               |
|----------------------------------------|--------------------------------------------------------|--------------------------|------------------------|-------------------------------|------------------------|------------------------|------------------------|------------------------------|-------------------------------|
| Register Name                          | Туре                                                   | Width                    | Bus                    | MB                            | AR                     | AS                     | SR                     | SS                           | ST                            |
| PC_reg<br>  PC_reg<br>  state_reg      | Flip-flop<br>  Flip-flop<br>  Flip-flop                | 31<br>  1<br>  4         | Y<br>  N<br>  Y        | N<br>  N<br>  N               | Y<br>  N<br>  Y        | N<br>  Y<br>  N        | N<br>  N<br>  N        | N  <br>  N  <br>  N          | N  <br>N  <br>N               |
| ====================================== | <br>  T <b>y</b> pe                                    | Width                    | =====<br>  Bus         | MB                            | AR                     | AS                     | SR                     | SS                           | ST                            |
| <br>  mem_reg<br>  mem_reg             | Flip-flop<br>  Flip-flop                               | 995<br>  29              | Y<br>  Y               | N<br>  N                      | Y<br>N                 | N<br>  Y               | N<br>  N               | N  <br>  N                   | N  <br>N                      |
| ====================================== | ========<br>  Type                                     | ======<br>  Width        | =====<br>  Bus         | =====<br>  MB                 | =====<br>  AR          | =====<br>  AS          | =====<br>  SR          | =====<br>  SS                | =====<br>ST                   |
|                                        | Flip-flop<br>  Flip-flop<br>  Flip-flop<br>  Flip-flop | 32<br>  6<br>  4<br>  64 | Y<br>  Y<br>  Y<br>  Y | N<br>  N<br>  N<br>  N<br>  N | N<br>  N<br>  Y<br>  Y | N<br>  N<br>  N<br>  N | N<br>  N<br>  N<br>  N | N  <br>  N  <br>  N  <br>  N | N  <br>N  <br>N  <br>N  <br>N |
| ====================================== | ========<br>  Type                                     | =======<br>  Width       | =====<br>  Bus         | =====<br>  MB                 | AR                     | AS                     | SR                     | SS                           | =====<br>ST                   |
| ====================================== | Flip-flop                                              | 2                        | Y                      | N                             | Υ                      | N                      | N                      | N                            | N                             |
| Register Name                          | ======================================                 | Width                    | Bus                    | MB                            | AR                     | AS                     | SR                     | SS                           | ST                            |
| read_hit_reg                           | Flip-flop                                              | 1                        | N                      | N                             | Υ                      | N                      | N                      | N                            | N                             |
| ====================================== | ========<br>  Type                                     | Width                    | Bus                    | MB                            | AR                     | AS                     | SR                     | SS                           | ST                            |
| read_hit_data_reg                      | Flip-flop                                              | 32                       | Y                      | N                             | Υ                      | N                      | N                      | N                            | N                             |

We can see that all the register type are Flip-flop.

#### 3. CPU architecture:

The following figure is our FSM of CPU:



According to the finite state machine depicted above, our ALU would follow the current state to perform calculations, while the CPU would wait if it requires access to memory or if it need to wait multi cycles.

The structure of the other components is the same as the figure shown in the lecture slides.

# 4. Describe how you design the data path of instructions not referred in the lecture slides

**JAL**: We use an adder to calculate pc + imm, and we make the mux choose pc + imm instead of pc + 4, and then we update pc.

**JALR**: We read rdata1 from register file, then we use an adder to calculate rdata1+ imm, and we make the mux choose rdata1+ imm instead of pc + 4, and then we update pc.

**AUIPC**: We input pc and imm to ALU and let it calculate pc + {imm,12'b0}, then we write back to rd with the value of ALU output.

### 5. Describe how you handle multi-cycle instructions

As described above, when the CPU needs to wait for the execution of a multiplication instruction, the current state will transition to WAIT\_MUL and wait for the multiplier. Once the multiplier completes its operation, it will raise the 'done' signal, and in the next cycle, the state will transition to IDLE.

When CPU need to wait for memory, the current state will transition to WAIT\_MEM, and once the memory is ready, it will set the 'stall' signal to zero, and in the next cycle, the state will transition to IDLE.

### 6. Cache Design

Our cache is using direct mapped with 128 blocks, 1 word, and using write through policy, in every block, there have 56 bits(1 Valid bit, 23 Tag bits and 32 Data bits).

The following figure is our FSM of cache:



The table below demonstrates how our cache improves time performance :

| Instruction | Execution cycle before cache | Execution cycle after cache |
|-------------|------------------------------|-----------------------------|
| 10          | 98                           | 98                          |
| I1          | 809                          | 649                         |
| I2          | 296                          | 226                         |
| I3          | 662                          | 442                         |

In I3 instruction, we can see that the speed up is 662/442 = 1.50.

### 7. Observation

When we design cache, we found that if we adjust the block size of cache to 256 or larger, the performance would be same as that of the block size of 128.

### 8. Work distribution table

| 鄭定緯 | CPU, report.   |
|-----|----------------|
| 魏振宇 | Cache, report. |