### **STP16CP05**



# Low voltage 16-bit constant current LED sink driver

Datasheet - production data



#### **Features**

- Low voltage power supply down to 3 V
- 16 constant current output channels
- Adjustable output current through external resistor
- Serial data IN/parallel data OUT
- Can be driven by a 3.3 V microcontroller
- Output current: 5 to 100 mA
- Max clock frequency 30 MHz
- ESD protection: 2 kV HBM, 200 V MM

### Description

The STP16CP05 is a monolithic, low voltage, low current power 16-bit shift register designed for LED panel displays. The STP16CP05 contains a 16-bit serial-in, parallel-out shift register that feeds a 16-bit, D-type storage register. In the output stage, sixteen regulated current sources provide from 5 mA to 100 mA constant current to drive the LEDs.

The output current setup time is 40 ns (typ.), thus improving the system performance.

The LEDs' brightness can be controlled by using an external resistor to adjust the STP16CP05 output current.

The STP16CP05 guarantees a 20 V output driving capability, allowing users to connect more LEDs in series. The high clock frequency, 30 MHz, makes the device suitable for high data rate transmission. The 3.3 V voltage supply is useful in applications that interface with a 3.3 V micro controller.

**Table 1: Device summary** 

| Order code    | Package                              | Packing             |
|---------------|--------------------------------------|---------------------|
| STP16CP05MTR  | STP16CP05MTR SO-24                   |                     |
| STP16CP05TTR  | TSSOP24 2500 parts pe                |                     |
| STP16CP05XTTR | STP16CP05XTTR TSSOP24 exposed pad 25 |                     |
| STP16CP05PTR  | QSOP-24                              | 2500 parts per reel |

### Contents

| 1 | Summa    | ry description                          | 3  |
|---|----------|-----------------------------------------|----|
|   | 1.1      | Pin connection and description          | 3  |
| 2 | Electric | al ratings                              | 4  |
|   | 2.1      | Absolute maximum ratings                | 4  |
|   | 2.2      | Thermal data                            | 4  |
|   | 2.3      | Recommended operating conditions        | 5  |
| 3 | Electric | al characteristics                      | 6  |
| 4 | Equival  | ent circuit and outputs                 | 8  |
| 5 | Timing   | diagrams                                | 11 |
| 6 | Typical  | characteristics                         | 14 |
| 7 | Test cir | cuit                                    | 17 |
| 8 | Packag   | e information                           | 19 |
|   | 8.1      | QSOP-24 package information             | 20 |
|   | 8.2      | SO-24 package information               | 22 |
|   | 8.3      | TSSOP24 package information             | 23 |
|   | 8.4      | TSSOP24 exposed pad package information | 25 |
|   | 8.5      | TSSOP24, TSSOP24 exposed pad and        |    |
|   |          | SO-24 packing information               | 27 |
| a | Ravisio  | n history                               | 20 |

### 1 Summary description

**Table 2: Typical current accuracy** 

| Output voltage | Current accuracy |                          | Output current | V               | Temperature |
|----------------|------------------|--------------------------|----------------|-----------------|-------------|
| Output voltage | Between bits     | Between bits Between ICs |                | V <sub>DD</sub> | remperature |
| ≥ 1.3 V        | ± 1.5 %          | ±5%                      | 20 to 100 mA   | 3.3 V to 5 V    | 25 °C       |

### 1.1 Pin connection and description

Figure 1: Pin connection





The exposed pad should be electrically connected to a metal land electrically isolated or connected to ground.

**Table 3: Pin description** 

| Pin n° | Symbol   | Name and function                                                        |  |  |  |
|--------|----------|--------------------------------------------------------------------------|--|--|--|
| 1      | GND      | Ground terminal                                                          |  |  |  |
| 2      | SDI      | Serial data input terminal                                               |  |  |  |
| 3      | CLK      | Clock input terminal                                                     |  |  |  |
| 4      | LE/DM1   | Latch input terminal                                                     |  |  |  |
| 5-20   | OUT 0-15 | Output terminal                                                          |  |  |  |
| 21     | OE/DM2   | Input terminal of output enable (active low)                             |  |  |  |
| 22     | SDO      | Serial data out terminal                                                 |  |  |  |
| 23     | R-EXT    | Input terminal for an external resistor for constant current programming |  |  |  |
| 24     | $V_{DD}$ | Supply voltage terminal                                                  |  |  |  |

Electrical ratings STP16CP05

### 2 Electrical ratings

### 2.1 Absolute maximum ratings

Stressing the device above the ratings listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other condition above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol           | Parameter                  | Value                   | Unit |
|------------------|----------------------------|-------------------------|------|
| $V_{DD}$         | Supply voltage             | 0 to 7                  | V    |
| Vo               | Output voltage             | -0.5 to 20              | V    |
| lo               | Output current             | 100                     | mA   |
| Vı               | Input voltage              | -0.4 to V <sub>DD</sub> | V    |
| Ignd             | GND terminal current       | 1600                    | mA   |
| f <sub>CLK</sub> | Clock frequency            | 50                      | MHz  |
| TJ               | Junction temperature range | -40 to +170             | °C   |

#### 2.2 Thermal data

Table 5: Thermal data

| Symbol           | Parameter                               |             | Value       | Unit |
|------------------|-----------------------------------------|-------------|-------------|------|
| T <sub>OPR</sub> | Operating temperature range             |             | -40 to +125 | °C   |
| T <sub>STG</sub> | Storage temperature range               |             | -55 to +150 | °C   |
|                  |                                         | SO-24       | 42.7        | °C/W |
|                  |                                         | TSSOP24     | 55          | °C/W |
| $R_{thJA}$       | Thermal resistance junction-ambient (1) | TSSOP24 (2) | 37.5        | °C/W |
|                  |                                         | exposed pad | 37.5        | C/VV |
|                  |                                         | QSOP-24     | 55          | °C/W |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup> According with JEDEC standard 51-7.

 $<sup>^{(2)}</sup>$  The exposed pad should be soldered directly to the PCB to realize the thermal benefits.

STP16CP05 Electrical ratings

# 2.3 Recommended operating conditions

@  $T_A = 25 \, ^{\circ}C$ 

Table 6: Recommended operating conditions

| Symbol                | Parameter            | Parameter Test conditions Mi                              |                     | Тур. | Max.                | Unit |
|-----------------------|----------------------|-----------------------------------------------------------|---------------------|------|---------------------|------|
| $V_{DD}$              | Supply voltage       |                                                           | 3.0                 | -    | 5.5                 | V    |
| Vo                    | Output voltage       |                                                           |                     | -    | 20                  | V    |
| lo                    | Output current       | OUTn                                                      | 3                   | -    | 100                 | mA   |
| Іон                   | Output current       | SERIAL-OUT                                                |                     | -    | +1                  | mA   |
| I <sub>OL</sub>       | Output current       | SERIAL-OUT                                                |                     | -    | -1                  | mA   |
| V <sub>IH</sub>       | Input voltage        |                                                           | 0.7 V <sub>DD</sub> | -    | $V_{DD}$            | V    |
| VIL                   | Input voltage        |                                                           | -0.3                | -    | 0.3 V <sub>DD</sub> | V    |
| twLAT                 | LE/DM1 pulse width   |                                                           | 6                   | -    |                     | ns   |
| twclk                 | CLK pulse width      |                                                           | 8                   | -    |                     | ns   |
| t <sub>wEN</sub>      | OE/DM2 pulse width   | V <sub>DD</sub> = 3.0 V to 5.0 V                          | 100                 | -    |                     | ns   |
| t <sub>SETUP(D)</sub> | Setup time for DATA  |                                                           | 5                   | -    |                     | ns   |
| thold(d)              | Hold time for DATA   |                                                           | 3                   | -    |                     | ns   |
| tsetup(L)             | Setup time for LATCH |                                                           | 18                  | -    |                     | ns   |
| f <sub>CLK</sub>      | Clock frequency      | Cascade operation <sup>(1)</sup><br>V <sub>DD</sub> = 5 V |                     | -    | 30                  | MHz  |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup> If the device is connected in cascade, it may not be possible achieve the maximum data transfer. Please consider the timings carefully.

Electrical characteristics STP16CP05

### 3 Electrical characteristics

 $V_{DD} = 3.3 \text{ V}$  to 5 V,  $T_A = 25 \,^{\circ}\text{C}$ , unless otherwise specified.

**Table 7: Electrical characteristics** 

| Symbol                | Parameter                                        | Test conditions                                                   | Min.                  | Тур.  | Max.                | Unit |
|-----------------------|--------------------------------------------------|-------------------------------------------------------------------|-----------------------|-------|---------------------|------|
| VIH                   | Input voltage high level                         |                                                                   | 0.7 V <sub>DD</sub>   |       | $V_{DD}$            | V    |
| VIL                   | Input voltage low level                          |                                                                   | GND                   |       | 0.3 V <sub>DD</sub> | V    |
| Іон                   | Output leakage current                           | V <sub>OH</sub> = 20 V                                            |                       |       | 1                   | μΑ   |
| Vol                   | Output voltage (serial-OUT)                      | IoL = 1 mA                                                        |                       |       | 0.4                 | V    |
| Vон                   | Output voltage (serial-OUT)                      | I <sub>OH</sub> = -1 mA                                           | V <sub>DD</sub> -0.4V |       |                     | V    |
| I <sub>OL1</sub>      |                                                  | $V_{O} = 0.3 \text{ V}, R_{ext} = 4.2 \text{ k}\Omega$            | 4.25                  | 5     | 5.75                |      |
| I <sub>OL2</sub>      | Output current                                   | $V_O = 0.3 \text{ V}, \text{ R}_{\text{ext}} = 1 \text{ k}\Omega$ | 19                    | 20    | 21                  | mA   |
| I <sub>OL3</sub>      |                                                  | $V_{O} = 1.3 \text{ V}, R_{ext} = 200 \Omega$                     | 96                    | 100   | 104                 |      |
| ∆l <sub>OL1</sub>     |                                                  | $V_0 = 0.3 \text{ V}, R_{\text{ext}} = 4.2 \text{ k}\Omega$       |                       | ± 5   | ± 8                 |      |
| $\Delta I_{OL2}$      | Output current error between bit (all output ON) | $V_O = 0.3 \text{ V}, R_{ext} = 1 \text{ k}\Omega$                |                       | ± 1.5 | ± 3                 | %    |
| Δlol3                 | (                                                | $V_0 = 1.3 \text{ V}, R_{\text{ext}} = 200 \Omega$                |                       | ± 1.2 | ± 3                 |      |
| R <sub>SIN(up)</sub>  | Pull-up resistor                                 |                                                                   | 150                   | 300   | 600                 | kΩ   |
| RsIN(down)            | Pull-down resistor                               |                                                                   | 100                   | 200   | 400                 | kΩ   |
| I <sub>DD(OFF1)</sub> | Cupply current (OFF)                             | R <sub>ext</sub> = 1 kΩ, OUT 0 to 15 = OFF                        |                       | 4     |                     |      |
| I <sub>DD(OFF2)</sub> | Supply current (OFF)                             | $R_{\text{ext}}$ = 250 Ω, OUT 0 to 15 = OFF                       |                       | 11.2  |                     | ^    |
| I <sub>DD(ON1)</sub>  | Supply current (ON)                              | $R_{\text{ext}} = 1 \text{ k}\Omega$ , OUT 0 to 15 = ON           |                       | 4.5   |                     | mA   |
| I <sub>DD(ON2)</sub>  | Supply current (ON)                              | R <sub>ext</sub> = 250 Ω, OUT 0 to 15 = ON                        |                       | 11.7  |                     |      |
| Thermal               | Thermal protection                               |                                                                   |                       | 170   |                     | °C   |

STP16CP05 Electrical characteristics

 $V_{DD} = 5 \text{ V}, T_A = 25 ^{\circ}\text{C}, \text{ unless otherwise specified.}$ 

**Table 8: Switching characteristics** 

| Symbol            | Parameter Test conditions Min. Typ. Max. U |                                                             |                          |   |      |      | Unit |
|-------------------|--------------------------------------------|-------------------------------------------------------------|--------------------------|---|------|------|------|
| - ,               | Propagation delay time,                    |                                                             | V <sub>DD</sub> = 3.3 V  | - | 45   | 74   |      |
| t <sub>PLH1</sub> | CLK- OUTn , LE/DM1 = H, OE/DM2 = L         |                                                             | V <sub>DD</sub> = 5 V    | - | 24   | 38   | ns   |
|                   | Propagation delay time,                    |                                                             | V <sub>DD</sub> = 3.3 V  | - | 48   | 77   |      |
| t <sub>PLH2</sub> | LE/DM1- OUTn , OE/DM2 = L                  |                                                             | V <sub>DD</sub> = 5 V    | - | 27   | 46   | ns   |
|                   | Propagation delay time,                    |                                                             | V <sub>DD</sub> = 3.3 V  | - | 75   | 128  |      |
| t <sub>PLH3</sub> | OE/DM2 - OUTn ,<br>LE/DM1 = H              |                                                             | V <sub>DD</sub> = 5 V    | - | 43   | 64   | ns   |
| tplh              | Propagation delay time,                    |                                                             | $V_{DD} = 3.3 \text{ V}$ | - | 19   | 28   |      |
| LPLH              | CLK-SDO                                    |                                                             | $V_{DD} = 5 \text{ V}$   | - | 11   | 16.5 | ns   |
|                   | Propagation delay time,                    | V <sub>IH</sub> = V <sub>DD</sub>                           | $V_{DD} = 3.3 \text{ V}$ | - | 15   | 23   |      |
| <b>t</b> PHL1     | CLK- OUTn , LE/DM1 = H, OE/DM2 = L         | $V_{IL} = GND$ $C_L = 10 pF$<br>$I_O = 20 mA$ $V_L = 3.0 V$ | V <sub>DD</sub> = 5 V    | - | 10   | 14   | ns   |
|                   | Propagation delay time,                    | $R_{\text{ext}}$ = 1 KΩ $R_{\text{L}}$ = 60 Ω               | V <sub>DD</sub> = 3.3 V  | - | 13   | 18.5 |      |
| t <sub>PHL2</sub> | LE/DM1 -OUTn , OE/DM2 = L                  |                                                             | V <sub>DD</sub> = 5 V    | - | 9    | 12   | ns   |
|                   | Propagation delay time,                    |                                                             | V <sub>DD</sub> = 3.3 V  | - | 17   | 24.5 |      |
| <b>t</b> PHL3     | OE/DM2 - OUTn ,<br>LE/DM1 = H              |                                                             | V <sub>DD</sub> = 5 V    | - | 14   | 19.5 | ns   |
| tphL              | Propagation delay time,                    |                                                             | $V_{DD} = 3.3 \text{ V}$ | - | 23   | 35   |      |
| LPHL              | CLK-SDO                                    |                                                             | $V_{DD} = 5 \text{ V}$   | - | 14   | 21   | ns   |
| tou               | Output rise time 10~90% of                 |                                                             | $V_{DD} = 3.3 \text{ V}$ | - | 35   | 68   |      |
| ton               | voltage waveform                           |                                                             | $V_{DD} = 5 V$           | - | 21   | 31.5 | ns   |
| toes              | Output fall time 90~10% of                 |                                                             | $V_{DD} = 3.3 \text{ V}$ | - | 10.5 | 15   |      |
| toff              | voltage waveform                           |                                                             | $V_{DD} = 5 \text{ V}$   | - | 11   | 15.5 | ns   |
| tr                | CLK rise time (1)                          |                                                             |                          | - |      | 5000 | ns   |
| $t_f$             | CLK fall time (1)                          |                                                             |                          | - |      | 5000 | ns   |

#### Notes:

 $<sup>^{(1)}</sup>$  In order to achieve high cascade data transfer, please consider tr/tf timings carefully.

# 4 Equivalent circuit and outputs

Figure 2: OE/DM2 terminal



Figure 3: LE/DM1 terminal



Figure 4: CLK, SDI terminal



Figure 5: SDO terminal



Figure 6: Block diagram



STP16CP05 Timing diagrams

### 5 Timing diagrams

Table 9: Truth table

| CLOCK | LE/DM1 | OE/DM2 | SERIAL-IN | OUT0 OUT7 OUT15      | SDO     |
|-------|--------|--------|-----------|----------------------|---------|
| _ _   | Н      | L      | Dn        | Dn Dn - 7 Dn -15     | Dn - 15 |
| _ _   | L      | L      | Dn + 1    | No change            | Dn - 14 |
| _ -   | Н      | L      | Dn + 2    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| - _   | Х      | L      | Dn + 3    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| - _   | Х      | Н      | Dn + 3    | OFF [                |         |



OUTn = ON when Dn = H OUTn = OFF when Dn = L.

Figure 7: Timing diagram





- 1 Latch and output enable terminals are level-sensitive and are not synchronized with rising or falling edge of CLK signal.
- 2 When LE/DM1 terminal is low level, the latch circuit holds previous set of data.
- 3 When LE/DM1 terminal is high level, the latch circuit refreshes new set of data from SDI chain.
- 4 When OE/DM2 terminal is at low level, the output terminals Out 0 to Out 15 respond to data in the latch circuits, either '1' for ON or '0' for OFF.
- 5 When OE/DM2 terminal is at high level, all output terminals are switched OFF.

Timing diagrams STP16CP05

Figure 8: Clock, serial-in, serial-out



Figure 9: Clock, serial-in, latch, enable, outputs



Figure 10: Outputs



# 6 Typical characteristics

Figure 11: Output current-R-EXT resistor



Table 10: Output current-R-EXT resistor

| R- <sub>EXT</sub> (Ω) | Output current (mA) |
|-----------------------|---------------------|
| 7370                  | 3                   |
| 4270                  | 5                   |
| 2056                  | 10                  |
| 1006                  | 20                  |
| 382                   | 50                  |
| 251                   | 80                  |
| 200                   | 100                 |

9 6 Bror (%) 3 0 10 100 lset (mA) GIPD051020151346MT

Figure 12: Output current vs  $\pm \Delta I_{OL}(\%)$  T<sub>A</sub> = 25 °C





Table 11: I<sub>SET</sub> vs dropout voltage (V<sub>drop</sub>)

| lout (mA) | Avg (mV) @ 3.3 V | Avg (mV) @ 5.0 V |
|-----------|------------------|------------------|
| 3         | 20               | 22               |
| 5         | 37               | 40               |
| 10        | 79               | 79               |
| 20        | 160              | 158              |
| 50        | 422              | 415              |
| 80        | 700              | 690              |
| 100       | 880              | 870              |

Figure 14: I<sub>DD</sub> ON/OFF, T<sub>A</sub> = 25 °C 16 14 12 10 -3.6V- OFF Idd (mA) 3.6V- ON 8 5.5V- OFF -5.5V- ON 6 4 2 0 0 20 40 60 80 100 Iset (mA) GIPD051020151353MT

STP16CP05 Test circuit

### 7 Test circuit

Figure 15: DC characteristic



Figure 16: AC characteristic



Test circuit STP16CP05

Figure 17: Typical application schematic



3

 $V_L$  will be determined by the  $V_F$  of the LEDs.

Test condition: temp. = 25 °C,  $V_{DD}$  = 3.0 V,  $V_{IN}$  =  $V_{DD}$ ,  $C_L$  = 10 pF, freq. = 1 MHz,  $Ch1 = \overline{OE/DM2}$ , Ch2 = SDI,  $Ch3 = V_{OUT}$ ,  $Ch4 = I_{OUT}$ 

Figure 18: Turn ON output current setup



Figure 19: Turn OFF output current setup



47/

STP16CP05 Package information

# 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.



# 8.1 QSOP-24 package information

Figure 20: QSOP-24 package outline



Package information

| Dim. | mm   |       |       |
|------|------|-------|-------|
|      | Min. | Тур.  | Max.  |
| А    | 1.54 | 1.62  | 1.73  |
| A1   | 0.10 | 0.15  | 0.25  |
| A2   |      | 1.47  |       |
| b    | 0.20 |       | 0.31  |
| С    | 0.17 |       | 0.254 |
| D    | 8.56 | 8.66  | 8.76  |
| Е    | 5.80 | 6.00  | 6.20  |
| E1   | 3.80 | 3.91  | 4.01  |
| е    |      | 0.635 |       |
| L    | 0.40 | 0.635 | 0.89  |
| h    | 0.25 | 0.33  | 0.41  |
| <    | 0°   |       | 8°    |

Table 12: QSOP-24 mechanical data

# 8.2 SO-24 package information

Figure 21: SO-24 package outline



Table 13: SO-24 mechanical data

| Dim. | mm    |      |       |
|------|-------|------|-------|
|      | Min.  | Тур. | Max.  |
| A    | 2.35  |      | 2.65  |
| A1   | 0.10  |      | 0.30  |
| В    | 0.33  |      | 0.51  |
| С    | 0.23  |      | 0.32  |
| D    | 15.20 |      | 15.60 |
| Е    | 7.40  |      | 7.60  |
| е    |       | 1.27 |       |
| Н    | 10.00 |      | 10.65 |
| h    | 0.25  |      | 0.75  |
| L    | 0.40  |      | 1.27  |
| k    | 0     |      | 8     |
| ddd  |       |      | 0.10  |

# 8.3 TSSOP24 package information

Figure 22: TSSOP24 package outline



Table 14: TSSOP24 mechanical data

| Dim. | mm   |          |      |
|------|------|----------|------|
|      | Min. | Тур.     | Max. |
| А    |      |          | 1.1  |
| A1   | 0.05 |          | 0.15 |
| A2   |      | 0.9      |      |
| b    | 0.19 |          | 0.30 |
| С    | 0.09 |          | 0.20 |
| D    | 7.7  |          | 7.9  |
| Е    | 4.3  |          | 4.5  |
| е    |      | 0.65 BSC |      |
| Н    | 6.25 |          | 6.5  |
| K    | 0°   |          | 8°   |
| L    | 0.50 |          | 0.70 |

STP16CP05 Package information

# 8.4 TSSOP24 exposed pad package information

Figure 23: TSSOP24 exposed pad package outline



Table 15: TSSOP24 exposed pad mechanical data

| Dim. | mm   |      |      |
|------|------|------|------|
|      | Min. | Тур. | Max. |
| А    |      |      | 1.20 |
| A1   |      |      | 0.15 |
| A2   | 0.80 | 1.00 | 1.05 |
| b    | 0.19 |      | 0.30 |
| С    | 0.09 |      | 0.20 |
| D    | 7.70 | 7.80 | 7.90 |
| D1   | 4.80 | 5.00 | 5.2  |
| Е    | 6.20 | 6.40 | 6.60 |
| E1   | 4.30 | 4.40 | 4.50 |
| E2   | 3.00 | 3.20 | 3.40 |
| е    |      | 0.65 |      |
| L    | 0.45 | 060  | 075  |
| L1   |      | 1.00 |      |
| k    | 0°   |      | 8°   |
| aaa  |      |      | 0.10 |

STP16CP05 Package information

# 8.5 TSSOP24, TSSOP24 exposed pad and SO-24 packing information

Figure 24: TSSOP24, TSSOP24 exposed pad and SO-24 reel outline



Table 16: TSSOP24 and TSSOP24 exposed pad tape and reel mechanical data

| Dim. | mm   |      |      |
|------|------|------|------|
|      | Min. | Тур. | Max. |
| А    |      | -    | 330  |
| С    | 12.8 | -    | 13.2 |
| D    | 20.2 | -    |      |
| N    | 60   | -    |      |
| Т    |      | -    | 22.4 |
| Ao   | 6.8  | -    | 7    |
| Во   | 8.2  | -    | 8.4  |
| Ko   | 1.7  | -    | 1.9  |
| Po   | 3.9  | -    | 4.1  |
| Р    | 11.9 | -    | 12.1 |

Table 17: SO-24 tape and reel mechanical data

| Dim. | mm   |      |      |
|------|------|------|------|
|      | Min. | Тур. | Max. |
| А    |      | -    | 330  |
| С    | 12.8 | •    | 13.2 |
| D    | 20.2 | •    |      |
| N    | 60   | -    |      |
| Т    |      | •    | 30.4 |
| Ao   | 10.8 | -    | 11.0 |
| Во   | 15.7 | •    | 15.9 |
| Ко   | 2.9  | •    | 3.1  |
| Po   | 3.9  | •    | 4.1  |
| Р    | 11.9 | -    | 12.1 |

STP16CP05 Revision history

# 9 Revision history

Table 18: Document revision history

| Date        | Revision | Changes                                                                                                                                                     |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-Jul-2006 | 1        | First release                                                                                                                                               |
| 21-Dec-2006 | 2        | Final datasheet                                                                                                                                             |
| 17-May-2007 | 3        | Updated Table 7 on page 6                                                                                                                                   |
| 10-Jul-2007 | 4        | Updated Table 9: Truth table on page 10                                                                                                                     |
| 12-Mar-2008 | 5        | Updated Table 15: TSSOP24 exposed-pad on page 23, added QSOP-24Table 12 and Figure 2 on page 19                                                             |
| 07-May-2008 | 6        | Updated Section 5 on page 10                                                                                                                                |
| 03-Dec-2008 | 7        | Updated cover page, Table 6 on page 5, Table 7 on page 6, Table 8 on page 7, Figure 2 on page 13, Table 10 on page 13, Figure 2, 2, and Figure 2 on page 15 |
| 12-May-2009 | 8        | Updated cover page, Table 6 on page 5, Table 7 on page 6, Table 8 on page 7                                                                                 |
| 22-Oct-2009 | 9        | Updated Note: on page 3                                                                                                                                     |
| 20-Jan-2010 | 10       | Updated Table 5 on page 4                                                                                                                                   |
| 18-Jun-2014 | 11       | Updated Section 8: Package mechanical data and Section 9: Packaging mechanical data.                                                                        |
| 01-Apr-2016 | 12       | Updated <i>Table 12:</i> "QSOP-24 mechanical data". Minor text changes.                                                                                     |
| 08-Mar-2017 | 13       | Updated Figure 5: "SDO terminal", Figure 8: "Clock, serial-in, serial-out" and Figure 9: "Clock, serial-in, latch, enable, outputs".  Minor text changes.   |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

