# 8-bit Full Adder Using NAND-Based Carry Look-Ahead Architecture

### **Project Task**

- An 8-bit full adder
- Adds two 8-bit inputs plus a carry-in
- Outputs an 8-bit sum and a final carry-out
- Verified with LTSpice simulations and Microwind layout

|      | <b>A</b> 7 | <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | <b>A</b> 3 | <b>A</b> 2 | Aı | $\mathbf{A}_0$ | <b>B</b> 7 | <b>B</b> 6 | <b>B</b> 5 | <b>B</b> 4 | <b>B</b> 3 | B2 | Bı | $\mathbf{B}_0$ | S | <b>S</b> 6 | <b>S</b> 5 | <b>S</b> 4 | $S_3$ | $S_2$ | $S_1$ | $S_0$ |
|------|------------|------------|------------|------------|------------|------------|----|----------------|------------|------------|------------|------------|------------|----|----|----------------|---|------------|------------|------------|-------|-------|-------|-------|
| 1    | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0              | 0          | 0          | 0          | 0          | 0          | 0  | 0  | 0              | 0 | 0          | 0          | 0          | 0     | 0     | 0     | 0     |
|      | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0              | 0          | 0          | 0          | 0          | 0          | 0  | 0  | 1              | 0 | 0          | 0          | 0          | 0     | 0     | 0     | 1     |
|      | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0              | 0          | 0          | 0          | 0          | 0          | 0  | 1  | 0              | 0 | 0          | 0          | 0          | 0     | 0     | 1     | 0     |
|      | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0              | 0          | 0          | 0          | 0          | 0          | 0  | 1  | 1              | 0 | 0          | 0          | 0          | 0     | 0     | 1     | 1     |
|      | 0          | 0          | 0          | 0          | 0          | 0          | 0  | 0              | 0          | 0          | 0          | 0          | 0          | 1  | 0  | 0              | 0 | 0          | 0          | 0          | 0     | 1     | 0     | 0     |
|      |            |            |            | •          | •          |            |    |                |            |            |            | •          | •          |    |    |                |   |            |            | •          | •     |       |       |       |
| s.   |            |            |            | :          | ,          |            |    |                |            |            |            | :          | :          |    |    |                |   |            |            | :          |       |       |       |       |
| Rows | 0          | 0          | 0          | 0          | 1          | 1          | 1  | 1              | 0          | 0          | 0          | 0          | 0          | 1  | 0  | 1              | 0 | 0          | 0          | 1          | 0     | 1     | 0     | 0     |
|      | 0          | 0          | 0          | 0          | 1          | 1          | 1  | 1              | 0          | 0          | 0          | 0          | 0          | 1  | 1  | 0              | 0 | 0          | 0          | 1          | 0     | 1     | 0     | 1     |
| 65K  | 0          | 0          | 0          | 0          | 1          | 1          | 1  | 1              | 0          | 0          | 0          | 0          | 0          | 1  | 1  | 1              | 0 | 0          | 0          | 1          | 0     | 1     | 1     | 0     |
|      | 0          | 0          | 0          | 0          | 1          | 1          | 1  | 1              | 0          | 0          | 0          | 0          | 1          | 0  | 0  | 0              | 0 | 0          | 0          | 1          | 0     | 1     | 1     | 1     |
|      |            |            |            | •          | •          |            |    |                |            |            |            | •          | •          |    |    |                |   |            |            | •          | •     |       |       |       |
|      |            |            |            | :          | ,          |            |    |                |            |            |            | :          | :          |    |    |                |   |            |            | :          |       |       |       |       |
|      | 1          | 1          | 1          | 1          | 1          | 1          | 1  | 1              | 1          | 1          | 1          | 1          | 1          | 1  | 0  | 1              | 1 | 1          | 1          | 1          | 1     | 1     | ٥     | ٥     |
|      | 1          | 1          | 1          | 1          | 1          | 1          | 1  | 1              | 1          | 1          | 1          | 1          | 1          | 1  | 1  | 0              | 1 | 1          | 1          | 1          | 1     | 1     | ۸     | 1     |
| 1    | , 1        | 1          | 1          | 1          | 1          | 1          | 1  | 1              | 1          | 1          | 1          | 1          | 1          | 1  | 1  | 1              | 1 | 1          | 1          | 1          | 1     | 1     | 1     | 1     |
| •    | 1          | 1          | 1          | 1          | 1          | 1          | 1  | 1              | 1          | 1          | 1          | 1          | 1          | 1  | 1  | 1              | 1 | 1          | 1          | 1          | 1     | 1     | 1     | U     |

Image 1: 8-bit full adder truth table [1]



# Introduction

**Goal:** Design a high-speed digital adder that improves performance over traditional approaches.

**Problem with RCA:** Ripple Carry Adders suffer from sequential carry propagation, which slows down computation as bit-width increases

**Our Solution:** Implement a Carry Look-Ahead Adder (CLA) that calculates carries in parallel.

**Key Constraint:** Build the entire system using only NAND gates, demonstrating their universality and enabling a uniform, reusable layout structure



Image 2: Circuit layout for a carry lookahead adder. [2]



### 1-bit Full Adder Basics

#### **Function of a full adder:**

- Inputs: A, B, and Carry-In (Cin)
- Outputs: Sum and Carry-Out

### Logic break down:

- Sum Logic: XOR of A, B, and Cin.
- Carry Logic: Combination of AND and OR gates.

 Our Design: Implemented entirely using NAND gates





Image 3: Full Adder Circuit. [3]

# Why NAND-Only Implementation?



| Pros                                                           | Cons                                                                     |  |  |
|----------------------------------------------------------------|--------------------------------------------------------------------------|--|--|
| Standardized layout: Same basic gate shape and size            | More gates needed compared to using mixed gates                          |  |  |
| Simplifies fabrication: Easier for uniform VLSI cell libraries | Increased power consumption (due to more transistors switching)          |  |  |
| Compact design: Easier to fit into tight layouts               | Could cause slightly slower individual gates (more stages for XOR, etc.) |  |  |

Image 6: Nand Gate Conversion [6]



## Ripple Carry Adder (RCA)

**Simple Structure:** Chains 1-bit full adders sequentially. (bit-by-bit)

Each carry-out feeds into the next adder's carry-in



Image 4: Block diagram of 4-bit Ripple Carry Adder [4]



## Carry Skip Adder (CSA)

#### Each block has:

- Full adders for sum and carry
- AND gates to check propagate condition
- OR gate for skip logic
- Skip Logic: If all bits propagate, the carry skips the block.

**CSA improves over Ripple Carry** by skipping over blocks, but it still involves some serial computation.

### Delay depends on:

- Time to compute block propagate (AND gate chain)
- Time to skip vs. ripple through the block





## Carry Look Ahead Adder (CLA)

Computes carries in parallel using Generate (G) and Propagate (P) signals



Carry values predicted early instead of waiting stage-by-stage

Removes cumulative delay seen in Ripple Carry Adders. As early as the mid 1800's, Charles Babbage realized propagation delay would be a problem in RCA circuits

First Modern CLA Patent Filed by IBM in 1957



## CLA Mathematics (Simple Form)

Generate signal (Gi) Creates a carry bit when... Gi= A<sub>i</sub> \* B<sub>i</sub>

Propagate signal (Pi)
Passes along an
incoming carry
when...Pi=A<sub>i</sub> ⊕ B<sub>i</sub>

Carry-out equation All carries computed in parallel  $Ci+1 = G_i + (P_i * C_i)$ 

### **CLA Truth Table**

| OLI CITATI TABIO |     |      |   |   |   |  |  |  |  |
|------------------|-----|------|---|---|---|--|--|--|--|
| A                | В   | C in | G | P | S |  |  |  |  |
| C                | 0   | 0    | 0 | 0 | 0 |  |  |  |  |
| C                | 0   | 1    | 0 | 0 | 1 |  |  |  |  |
| C                | 1   | 0    | 0 | 0 | 1 |  |  |  |  |
| C                | 1   | 1    | 0 | 1 | 0 |  |  |  |  |
| 1                | . 0 | 0    | 0 | 0 | 1 |  |  |  |  |
| 1                | . 0 | 1    | 0 | 1 | 0 |  |  |  |  |
| 1                | . 1 | 0    | 1 | 0 | 0 |  |  |  |  |
| 1                | 1   | 1    | 1 | 1 | 1 |  |  |  |  |

Image 6: Truth Table for Carry Look Ahead Adder

Final Sum  $S_i = Pi \oplus Ci = A_i \oplus B_i \oplus C_i$ 



### **CLA Block Structure**

### 8-bit CLA divided into two 4-bit CLA blocks....Why?



Image 7: Block diagram of two 4-bit Carry Look Ahead Adders making an 8-bit adder

- Simplifies design, simulation, and physical layout
- Enables reuse of logic



## LTSpice Gate-Level Simulation

| Bit      | Delay (s) | Delay (ns) |
|----------|-----------|------------|
| S1       | 2.48E-09  | 2.48       |
| S2       | 2.48E-09  | 2.48       |
| S3       | 2.48E-09  | 2.48       |
| S4<br>S5 | 2.48E-09  | 2.48       |
| S5       | 2.48E-09  | 2.48       |
| S6       | 2.48E-09  | 2.48       |
| S7       | 2.48E-09  | 2.48       |

- Consistent delays across all sum (S<sub>0</sub>-S<sub>7</sub>) and carry (C<sub>1</sub>-C<sub>7</sub>) outputs.
- Measured using .meas TRAN in LTspice simulations.
- Uniform delay confirms balanced logic.

| Bit | Delay (s) | Delay (ns) |
|-----|-----------|------------|
| C1  | 2.48E-09  | 2.48       |
| C2  | 2.48E-09  | 2.48       |
| C3  | 2.48E-09  | 2.48       |
| C4  | 2.48E-09  | 2.48       |
| C5  | 2.48E-09  | 2.48       |
| C6  | 2.48E-09  | 2.48       |
| C7  | 2.48E-09  | 2.48       |







## LTSpice Transistor-Level Simulation

| Sum<br>Bit     | Measured<br>Delay (ns) |
|----------------|------------------------|
| $S_0$          | 1.74 ns                |
| $S_1$          | 1.78 ns                |
| S <sub>2</sub> | 1.76 ns                |
| S <sub>3</sub> | 1.73 ns                |
| S <sub>4</sub> | 1.73 ns                |
| $S_5$          | 1.76 ns                |
| S <sub>6</sub> | 1.73 ns                |
| S <sub>7</sub> | 1.73 ns                |







### Delay variation across bits was observed:

- Carry outputs ranged from ~1.23 ns (C<sub>1</sub>) to ~2.06 ns (C<sub>6</sub>),
- Sum delays stayed between ~1.73–1.78 ns.
- Variation is due to gate loading and fanout differences,



## Microwind Layout – Full Adder

- Two 2 input XOR gates converted to NAND.
- Used in each stage
- Optimized for layout efficiency





## Microwind Layout

- Reused standard cell layouts from previous labs for modularity and consistency.
- Flipped Stages to reuse power rails; Mirrored and flipped the first block to create second block
- DRC clean!
- 6 layers of metal





## Microwind Layout – Stages



- First 4 bits make up first block of CLA, next 4 bits make up second block
- Starts at the top left and moves in a "U" pattern to end at top right





## Microwind Post-Layout Simulation



- Expected results
- Average delay from input to sum out of: 42ps
- Sum out are all available at the same time; demonstrates advantage of CLA



## Analysis & Key Takeaways

#### **Microwind CLA:**

 lower delays reflect an efficient and compact physical layout

#### **Gate-level CLA:**

 Uniform delay due to symmetrical logic and balanced fanout.

#### **Transistor-level CLA:**

 Delay variations from internal parasitics

| Metric                  | Gate-Level CLA<br>(20 fF) | Transistor-<br>Level CLA (20<br>fF) | Microwind Level<br>CLA (15fF) |
|-------------------------|---------------------------|-------------------------------------|-------------------------------|
| Sum<br>Delay<br>(avg)   | 2.48 ns                   | ~1.75 ns                            | 42ps                          |
| Carry<br>Delay<br>(avg) | 2.48 ns                   | ~1.92 ns                            | 58ps                          |



### Conclusion & Future Work

#### **Conclusion:**

- Accomplished goals and met all requirements
- Successfully implemented 8 bit Carry Look Ahead Adder in an areaoptimized layout

### **Main Challenges:**

- Gate count: ~125gates; ~500 transistors
- Layout complexity
- Carry logic requires some long traces

#### **Future:**

- Reduce parasitic capacitance from long traces to improve performance
- Attempt improved CLA such as Kogge-Stone adder or Brent-Kung
   Adder types of parallel-prefix CLA that allows less delay. [7]



### 64 Bit CLA Adder





# **Questions & Comments**









### References

- [1] Real Digital, "Carry Lookahead Adders," RealDigital.org. [Online]. Available: <a href="https://www.realdigital.org/doc/9eca319eb242a07d31574667ef02360a">https://www.realdigital.org/doc/9eca319eb242a07d31574667ef02360a</a>. [Accessed: 26-Apr-2025].
   [2] PrepBytes, "Carry Look Ahead Adder," PrepBytes.com, 2022. [Online]. Available:
- https://www.prepbytes.com/blog/computer-network/carry-look-ahead-adder/. [Accessed: 26-Apr-2025].
- [3] Ø. Holmeide, "Full Adder," Build-Electronic-Circuits.com. [Online]. Available: <a href="https://www.build-electronic-circuits.com/full-adder/">https://www.build-electronic-circuits.com/full-adder/</a>. [Accessed: 26-Apr-2025].
- [4] Virtual Labs, IIT Kharagpur, "Implementation of Adder Circuits," vlabs.iitkgp.ernet.in. [Online].
- Available: <a href="http://vlabs.iitkgp.ernet.in/coa/exp1/index.html">http://vlabs.iitkgp.ernet.in/coa/exp1/index.html</a>. [Accessed: 26-Apr-2025].
- [5] Virtual Labs, IIT Kharagpur, "Carry Lookahead Adder," vlabs.iitkgp.ac.in. [Online]. Available: <a href="http://vlabs.iitkgp.ac.in/coa/exp2/content.html">http://vlabs.iitkgp.ac.in/coa/exp2/content.html</a>. [Accessed: 26-Apr-2025].
- [6] user207421, "I am trying to implement a function using only NAND gates," *Electronics Stack Exchange*, 2022. [Online]. Available: <a href="https://electronics.stackexchange.com/questions/588189/i-am-trying-to-implement-a-function-using-only-nand-gates">https://electronics.stackexchange.com/questions/588189/i-am-trying-to-implement-a-function-using-only-nand-gates</a>. [Accessed: 26-Apr-2025].
- [7]Kogge-stone adder," *Computer Science Wiki*. <a href="https://computersciencewiki.org/index.php/Kogge-stone">https://computersciencewiki.org/index.php/Kogge-stone</a> adder (accessed Apr. 30, 2025).

