# LAB 0: BIT COMPARATOR

# Brandon Chin

CSC343 - Instructor: Prof. Izidor Gertner

#### Lab 0: Intro to VHDL (Comparator)

# **Objective:**

To learn the basics of VHDL and ModelSim by designing and testing 1-bit, 2-bit, and 8-bit comparators.

## **Functionality and Specifications:**

# 1-Bit Comparator

A comparator is designed to take in two inputs and check for equality. The comparator then returns the boolean true or false (0 = false, 1 = true). In this lab, we are comparing two bits, and checking if they are equal. We begin with 1-bit inputs, each having a value of either 0 or 1. The truth table is shown below,

| Input |    | Output |  |  |  |
|-------|----|--------|--|--|--|
| I0    | I1 | Eq     |  |  |  |
| 0     | 0  | 1      |  |  |  |
| 0     | 1  | 0      |  |  |  |
| 1     | 0  | 0      |  |  |  |
| 1     | 1  | 1      |  |  |  |

Truth table of a one-bit comparator

Our design uses only logical operators and represents a gate-level combinational circuit, composed of logic gates. The logical expression is Eq = [I0 and I1] or [(not I0) and (not I1)]. Here is the VHDL code describing the above expression:

```
Library ieee;
 2
      Use ieee.std_logic_1164.all;
 3
 4
    Entity equal is
    Port (
     IO, I1 : in std logic;
7
     Eq : out std logic);
8
     End equal;
9
10
    Architecture arch of equal is
11
     Signal PO, P1 : std_logic;
    □ begin
13
      Eq <= P0 or P1;
14
     PO <= (not IO) and (not I1);
15
     P1<= I0 and I1;
     End arch;
16
```

In the Entity block, we have defined an entity called equal, as well as its inputs and outputs.

The architecture of equal includes the logical expression stated above, which defines the behavior of the circuit.

#### **2-Bit Comparator**

Now, we're going to expand upon our 1-bit comparator and compare 2-bit numbers. This time we have twice as many possible inputs that our circuit could receive (00,01,10,11). There are two ways we can approach this: we can either derive a new logical expression for this circuit (we get Eq = [(not a(1))(not b(1))(not a(0))(not b(0))] + [(not a(1))(not b(1))a(0)b(0)] + [a(1)b(1)a(0)b(0)]), or we can use port maps to combine two 1-bit comparators to make a 2-bit comparator. The first method can become complicated, as you

might imagine, especially if we try to make larger comparators (*i.e.* 4-bit comparators, or 8-bit comparators, etc.), therefore, we will use the second method, and implement port maps. Before doing so, we must first redefine our entity:

```
Entity two bit equal port is
Port (
a, b: in std logic vector(1 downto 0);
                                          We are using a vector to store multiple bits for each input (i.e. input
aeqb : out std_logic);
                                          'a' has two bits, a(1) and a(0)).
End two_bit_equal_port;
Architecture arch of two_bit_equal_port is
-- component declaration...we are telling the compiler which
-- components we want to use from the library.
component equal
                                                                   Inside the architecture of this new
Port (
                                                                   entity, we must include the component
I0, I1: in std_logic;
                                                                   of the 1-bit comparator from before.
Eq : out std logic);
End component;
signal e0,e1: std logic;
begin
--instantiates two one-bit comparators
                                                                   Finally, we implement the port maps
H1: equal
port map(i0=>a(0), i1=>b(0), eq=>e0);
                                                                   between each component.
H2: equal
port map(i0=>a(1), i1=>b(1), eq=>e1);
-- a and b are equal if individual bits are equal.
aegb <= e0 and e1;
end arch:
```

#### 8-Bit Comparator

For the 8-bit comparator, we use the same method as the 2-bit comparator. Modified segments of the VHDL is shown below:

```
Entity eight_bit_equal_port is
Port (
a, b: in std_logic_vector(7 downto 0);
aeqb : out std_logic);
End eight_bit_equal_port;
```

```
signal e0,e1,e2,e3,e4,e5,e6,e7: std_logic;
begin
--instantiates eight one-bit comparators
H1: equal
port map(i0=>a(0), i1=>b(0), eq=>e0);
H2: equal
port map(i0=>a(1), i1=>b(1), eq=>e1);
H3: equal
port map(i0=>a(2), i1=>b(2), eq=>e2);
H4: equal
port map(i0=>a(3), i1=>b(3), eq=>e3);
H5: equal
port map(i0=>a(4), i1=>b(4), eq=>e4);
H6: equal
port map(i0=>a(5), i1=>b(5), eq=>e5);
H7: egual
port map(i0=>a(6), i1=>b(6), eq=>e6);
H8: equal
port map(i0=>a(7), i1=>b(7), eq=>e7);
 -- a and b are equal if individual bits are equal.
aeqb <= e0 and e1 and e2 and e3 and e4 and e5 and e6 and e7;
end arch;
```

#### **Simulation:**

We simulated and tested our circuit designs using test files written in VHDL, and running them through a waveform simulation on ModelSim.

# 1-Bit Comparator

```
Library ieee;
 2
      Use ieee.std logic 1164.all;
 3
 4
    Entity test equal is
 5
     End test_equal;
 6
7
    Architecture arch_test of test_equal is
8
9
    component equal
10
   □ Port (
11
     IO, I1: in std_logic;
12
     FEq : out std logic);
13
     End component;
14
15
     Signal p1, p0, pout : std_logic;
16
      Signal error : std logic := '0';
17
      begin
18
     uut: equal port map(I0 => p0, I1 => p1, Eq => pout);
19 🛱 process
20
      begin
      p0 <= '1';
21
22
      p1 <= '0';
23
      wait for 1 ns;
24
   if (pout = '1') then
25
     error <= '1';
26
     -end if;
```

```
wait for 200 ns;
28
     p0 <= '1';
    p1 <= '1';
29
30
     wait for 1 ns;
32
     error <= '1';
33
    end if;
34
     wait for 200 ns;
    p0 <= '0';
35
    p1 <= '1';
36
37
    wait for 1 ns;
38  if (pout = '1') then
39
     error <= '1';
    end if;
40
41
     wait for 200 ns;
    p0 <= '0';
42
    p1 <= '0';
wait for 1 ns;
43
44
error <= '1';
46
47
     -end if;
   wait for 200 ns;
48
50 自 if (error = '0') then
     report "No errors detected. Simulation successful" severity
failure;
51
52
   = else
53
    report "Error detected" severity failure; end if;
54
55
56
57
     end process;
     End arch_test;
 /test_equal/p1/test_equal/p0
  /test_equal/pout
  /test_equal/error
```

# 2-Bit Comparator

```
Library ieee;
  2
      Use ieee.std logic 1164.all;
  3
     Entity Test_two_bit_equal is
     End Test_two_bit_equal;
  5
  6
  7 P Architecture arch_test of test_two_bit_equal is
 8  component two_bit_equal_port -- MODIFIED
 9 🛱 Port (
 10 a, b: in std_logic_vector(1 downto 0);
11 aeqb : out std_logic);
 12
      End component;
 13
 14
      Signal p1, p0 : std logic vector(1 downto 0);
 15 Signal pout : std logic;
 16
      Signal error : std_logic := '0';
     begin
uut: two_bit_equal_port port map(a => p0, b => p1, aeqb => pout);
 17
 18
 19 🛱 process
 20 begin
      p0 <= "00";
 21
      p1 <= "00";
wait for 1 ns;
 22
 23
 25
      error <= '1';
 26 -end if;
27
     wait for 200 ns;
     p0 <= "01";
28
29 p1 <= "00";
30 wait for 1 ns;
31  fif (pout = '1') then
     error <= '1';
32
33
     end if;
34
     wait for 200 ns;
35
     p0 <= "01";
    p1 <= "11";
wait for 1 ns;
36
37
38  if (pout = '1') then
     error <= '1';
39
40
     end if;
     wait for 200 ns;
41
42
     p0 <= "11";
43
     p1 <= "00";
     wait for 1 ns;
44
45 pif (pout = '1') then
46 error <= '1';
47 end if;
```

```
48
      wait for 200 ns;
49 p0 <= "11";
     p1 <= "11";
50
     wait for 1 ns;
53 error <
54 end if;
      error <= '1';
55
     | wait for 200 ns;
56 p0 <= "10";
57 p1 <= "11";
58 wait for 1 ns;
59 | if (pout = '1') then
60 error <= '1';
61 end if;
     wait for 200 ns;
62
     p0 <= "10";
63
64 p1 <= "10";
65 wait for 1 ns;
66  if (pout = '0') then
      error <= '1';
67
68
     end if;
      wait for 200 ns;
69
70 | p0 <= "11";
71 p1 <= "01";
72 | wait for 1 ns;
73  if (pout = '1') then
74
     error <= '1';
75
     end if;
76
    wait for 200 ns;
78
    if (error = '0') then
79
    report "No errors detected. Simulation successful" severity
- failure;
80
81
   🗦 else
82
      report "Error detected" severity failure;
     end if;
83
84
    end process;
85
86 End arch test;
```

| /test_two_bit_equa (1)                   | 2'h1<br>0      | 2'h0 |       | 2'h3 | (2'h0 | (2'h3 |       | 2'h2 | / 2'h1 |
|------------------------------------------|----------------|------|-------|------|-------|-------|-------|------|--------|
| /(0) /test_two_bit_equa /(1)             | 1<br>2'h3<br>1 | 2'h0 | (2'h1 |      | (2'h3 |       | (2'h2 |      | ) 2'h3 |
| /test_two_bit_equa<br>/test_two_bit_equa | 0.00           |      |       |      |       |       |       |      |        |

8-Bit Comparator

```
1 Library ieee;
 2
     Use ieee.std_logic_1164.all;
 3
 4 PEntity Test_eight_bit_equal_port_map is
   End Test_eight_bit_equal_port_map;
 5
 6
 7 PArchitecture arch_test of Test_eight_bit_equal_port_map is
 9 🛱 Port (
     a, b: in std_logic_vector(7 downto 0);
10
     - aeqb : out std_logic);
11
12
     End component;
13
14
     | Signal p1, p0 : std_logic_vector(7 downto 0);
     Signal pout : std logic;
15
16
     | Signal error : std logic := '0';
     begin
17
     uut: eight_bit_equal_port_map port map(a => p0, b => p1, aeqb => pout);
18
19 process
     begin
20
     p0 <= "000000000";
21
     p1 <= "000000000";
22
     wait for 1 ns;
23
error <= '1';
25
26 - end if;
27 | wait for 200 ns;
     p0 <= "01010101";
28
     p1 <= "00010101";
29
30
     wait for 1 ns;
error <= '1';
32
     end if;
33
34 wait for 200 ns;

35 p0 <= "01100101";

36 p1 <= "11111001";

wait for 1 ns;
error <= '1';
39
     end if;
40
41 wait for 200 ns;
42 p0 <= "11110011";
43 p1 <= "00010100";
     wait for 1 ns;
44
45  if (pout = '1') then
     error <= '1';
46
     end if;
47
48 wait for 200 ns;
49 p0 <= "11001100";
50 p1 <= "11001100";
51 | wait for 1 ns;
```

```
□ if (pout = '0') then
53
     error <= '1';
     end if;
54
     wait for 200 ns;
55
     p0 <= "10010001";
56
    p1 <= "11100111";
57
     wait for 1 ns;
58
error <= '1';
60
     end if;
61
     wait for 200 ns;
62
     p0 <= "10111001";
63
     p1 <= "10111001";
64
65
     wait for 1 ns;
67
     error <= '1';
     end if;
68
     wait for 200 ns;
69
    p0 <= "11010011";
70
    p1 <= "01101001";
71
72
     wait for 1 ns;
74
     error <= '1';
75
   end if;
   wait for 200 ns;
76
77
78
   if (error = '0') then
    report "No errors detected. Simulation successful" severity
79
80
    - failure;
   🗦 else
81
82
    report "Error detected" severity failure;
83
    end if;
84
    end process;
End arch_test;
85
86
```



## **Conclusion:**

We began by building our 1-bit comparator based off a derived logical expression. Then we used this knowledge to make a 2-bit comparator. However, we learned that we did not need to derive another logical expression in order to make this. Instead, we learned how to optimize our circuit by using port maps in order to combine two 1-bit comparators together. Finally, we used port maps once again to expand our design into an 8-bit comparator. This technique became very useful because it allowed us to connect multiple comparators together so that we can build a unit that can compare binary strings of larger magnitudes. The concept behind port mapping can be used for many other types of circuits as well, for example, large full bit adders and subtractors.