# Lab 0: Comparator Quartus II

# Brandon Chin

CSC343 - Instructor: Prof. Izidor Gertner 2/27/2015

#### **Objective:**

In Lab 0, we designed an 8-Bit Comparator in ModelSim. Now we must modify the lab to work in Quartus II. Then we must assign pins in order to display the functionality of our design on a DE2 Circuit Board.

# **Functionality an Specifications**

### 1-Bit Comparator

First, a 1-bit comparator is created. This takes in two inputs, IO and I1, and returns one output, Eq. The 1-bit comparator will now compare these two inputs, and check for equality. The return value, Eq, will be 0 if the inputs are not equal to each other, or 1 if they are equal to each other.

### 1-bit comparator VHDL file:

```
Library ieee;
2
     Use ieee.std logic 1164.all;
3
4
  Entity equal is
5 Port(
    IO, I1 : in std_logic;
6
    Eq : out std logic);
7
8
    End equal;
9
10 Architecture arch of equal is
11
    Signal PO, P1 : std logic;
12
    ■begin
13
    Eq <= P0 or P1;
    PO <= (not IO) and (not I1);
14
     P1<= I0 and I1;
15
    End arch;
16
```

#### **8-Bit Comparator**

Now, we will use port mapping to connect eight 1-bit comparators together in order to create the 8-bit comparator. Our inputs are "a" and "b", where these are each 8 bits long, and our output is "aeqb", which is also 8 bits long.

8-bit comparator VHDL file:

```
1
     Library ieee;
 2
     Use ieee std logic 1164.all;
 3
 4 Entity eight bit equal port is
 5 ■ Port (
    a, b: in std logic vector(7 downto 0);
 6
7
    aeqb : out std logic);
8
    End eight bit equal port;
 9
10 Architecture arch of eight bit equal port is
11
12 =-- component declaration...we are telling the compiler which
    -- components we want to use from the library.
13
14 ≡ component equal
15 ■ Port (
16
    IO, I1: in std logic;
17
    Eq : out std logic);
18 End component;
20
    signal e0,e1,e2,e3,e4,e5,e6,e7: std logic;
21
     begin
     --instantiates eight one-bit comparators
22
23
     H1: equal
24
    port map(i0=>a(0), i1=>b(0), eq=>e0);
25
    H2: equal
     port map(i0=>a(1), i1=>b(1), eq=>e1);
26
27
    H3: equal
    port map(i0=>a(2), i1=>b(2), eq=>e2);
28
29
    H4: equal
30
     port map(i0=>a(3), i1=>b(3), eq=>e3);
31
    H5: equal
    port map(i0=>a(4), i1=>b(4), eq=>e4);
33
    H6: equal
34
    port map(i0=>a(5), i1=>b(5), eq=>e5);
35
    H7: equal
36
    port map(i0=>a(6), i1=>b(6), eq=>e6);
    H8: equal
37
38
    port map(i0=>a(7), i1=>b(7), eq=>e7);
39
    -- a and b are equal if individual bits are equal.
40
    aeqb <= e0 and e1 and e2 and e3 and e4 and e5 and e6 and e7;</pre>
41
    end arch;
```

#### Simulation

#### **Vector Waveform Simulation:**

In order to test the 8-bit comparator, we will create a vector waveform file (.vwf) for the comparator. Then we will run this simulation, and verify the results.

|            |            | 0 ps | 20.0 ns | 40.0 ns | 60.0 ns | 80.0 |
|------------|------------|------|---------|---------|---------|------|
|            | Name       | 0 ps |         |         |         |      |
| <b>₽</b> 0 | <b>±</b> a | 00   | X 01    | X 1E    | 3 X 80  | X    |
| <b>⊕</b> 9 | aeqb       |      |         |         |         |      |
| <b>1</b> 0 | <b>∄</b> b | H    | 00      | X1E     | 3 X 01  | =    |

Here, we can see that our results are indeed correct. Looking at the simulation, the following cases were tested (values are represented in hexadecimal notation):

Case 1: 
$$a = 00$$
  
 $b = 00$   
 $aeqb = 1$   
Case 2:  $a = 01$   
 $b = 00$   
 $aeqb = 0$   
Case 3:  $a = 1B$   
 $b = 1B$   
 $aeqb = 1$   
Case 4:  $a = 80$   
 $b = 01$ 

#### **DE2 Board Test:**

Before connecting to the DE2 board, we will first assign the correct pins to each component of the circuit. The inputs will be assigned to the board's toggle switches, and the output will assigned to the first red LED light.

Pin assignments text file:

aeqb = 0

```
1
    to, location
 2
 3
   a[0], PIN N25
 4
   a[1], PIN N26
    a[2], PIN P25
 5
 6 a[3], PIN AE14
7
   a[4], PIN AF14
    a[5], PIN AD13
8
    a[6], PIN AC13
9
10 a[7], PIN C13
11
12 b[0], PIN B13
13 B[1], PIN A13
14 b[2], PIN N1
15 b[3], PIN P1
    b[4], PIN P2
16
17 b[5], PIN T7
18 b[6], PIN U3
19
   b[7], PIN U4
20
21 aeqb, PIN_AE23
```

Now we can start the simulation. The first test will check two equal inputs and verify that the LED output light turns on, indicating "aeqb" returns true. Then we will check a case where the inputs are not equal, thus resulting in the LED output light turning off.

Test 1:



Test 2:



## **Conclusion:**

We began by importing our 1-bit comparator from the previous lab. Then we imported the 8-bit comparator which is built off port mapping eight 1-bit comparators in sequence. We learned how to run vector waveform simulations in Quartus II. We also learned how to test our circuit designs on a DE2 board, which serves as an extension to our Quartus II project. This can become very useful, and we intend to continue using Quartus II and the DE2 board for future labs.