# Lab 2: Static Random-Access Memory (SRAM)

# Brandon Chin

CSC343 - Instructor: Prof. Izidor Gertner 3/16/2015

#### **Objective**

We must design a static random-access memory chip (SRAM) using D-Latches. The SRAM chip must be able to store 4-bit strings of information at any of its 16 address locations (16x4 SRAM). We must then display the contents of our memory device in the 7-segment HEX displays on the DE2 Circuit Board.

#### **Functionality and Specifications**

An SRAM device is composed of multiple address locations which can each store strings of information. There are two operations that the SRAM can perform, read and write. We can first specify the address location, then we can choose to write to the address (this will overwrite any existing information that may have previously been stored at the location), or we can read from the location (this will display the contents of the address through the 7-segment HEX display on the DE2 Board).

In order to design the SRAM, a few components must be designed first:

**Latches:** A very basic storage element which can maintain a binary state until it is signaled to change states. Latches store one bit of information at a time and are classified as level-triggered, meaning the outputs respond to the inputs only during the period that the clock, or enable, is on a particular level, high or low.

**Flip-flops:** Another storage element which can store one bit of information at a time and can maintain this binary state until it is signaled to change. However, instead of being level-triggered, flip-flops are considered edge-triggered, meaning the outputs respond to the inputs at the moment the clock, or enable, transitions from one state to another.

- Positive Edge-Triggered Data is read on the rising edge of the clock/enable (transition from 0 to 1).
- Negative Edge-Triggered Data is read on the falling edge of the clock/enable (transition from 1 to 0).

**Registers:** Another storage element which is usually composed of several other storage elements (typically flip-flops) and can store multiple bits of information at a time (a register of n number of flip-flops can store n number of bits).

#### Component: SR-Latch

```
1 LIBRARY IEEE;
2 use IEEE.STD LOGIC 1164.ALL;
3
4 mentity SR Latch is
5  port(S, R : in STD_LOGIC;
         Q, notQ : buffer STD LOGIC );
7
   end SR_Latch;
8
9 architecture arch of SR Latch is
10 ■begin
        Q <= (R NOR notQ);
11
       notQ <= (S NOR Q);
12
13 end arch;
```

(SR Latch.vhdl)

An SR-Latch is composed of two inputs S and R, or Set and Reset respectively, and two outputs, Q and its complement Q'. There are two NOR gates used, and the output of one is redirected back into the input of the other. This is called **feedback** and is how the SR-Latch is able to retain memory.

| S | R | Q | ġ | State     |
|---|---|---|---|-----------|
| 1 | 0 | 1 | 0 | Set       |
| 0 | 0 | 1 | 0 | Set       |
| 0 | 1 | 0 | 1 | Reset     |
| 0 | 0 | 0 | 1 | Reset     |
| 1 | 1 | 0 | 0 | Undefined |

(SR-Latch Logic Table)

#### Component: Control SR-Latch

```
1 LIBRARY IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
 2
 3
 4
   mentity Control_SR_Latch is
 5  port(S, R, C : in STD_LOGIC;
6  Q, notQ : buffer STD_LOGIC);
7 end Control_SR_Latch;
8
9 architecture arch of Control SR Latch is
10
11
        signal set, reset : std_logic; -- S and R values
12
13 begin
14
           set <= (S NAND C);
15
            reset <= (R NAND C);
16
17
            Q <= (set NAND notQ);
18
            notQ <= (reset NAND Q);
19
20 end arch;
```

(Control\_SR\_Latch.vhdl)

Similar to the SR-Latch, but the control SR-Latch includes NAND gates, as opposed to NOR, and a control input C. The latch will only respond when C is 1, otherwise there will be no change, regardless of the values of S and R.

| C | S | R | State       |
|---|---|---|-------------|
| 0 | Χ | Χ | No Change   |
| 1 | 0 | 0 | No Change   |
| 1 | 0 | 1 | Reset (Q=0) |
| 1 | 1 | 0 | Set (Q=1)   |
| 1 | 1 | 1 | Undefined   |
| 1 | _ |   | Set (Q=1)   |

(Control SR-Latch Logic Table)

#### Component: D-Latch

```
1
   LIBRARY IEEE;
2
    use IEEE.STD LOGIC 1164.ALL;
3
4 mentity D Latch is
5  port( D, C : in STD LOGIC;
              Q, notQ : buffer STD LOGIC );
 6
7
    end D Latch;
8
9 = architecture arch of D_Latch is
10
        signal set, reset : std_logic; -- S and R values
11
12
13
   begin
14
            set <= (not D NAND C);
            reset <= (D NAND C);
15
16
            Q <= (reset NAND notQ);
17
            notQ <= (set NAND Q);
18
19
20 end arch;
```

(D\_Latch.vhdl)

The D-Latch eliminates the unwanted possibility of having S and R equal to 1 at the same time, thus preventing its undefined state. This is done so by replacing S and R with D, and simply passing D through one gate, and negating D through the other.

| С | D | State       |
|---|---|-------------|
| 0 | Χ | No Change   |
| 1 | 0 | Reset (Q=0) |
| 1 | 1 | Set (Q=1)   |

(D-Latch Logic Table)

#### Component: Master-Slave D-Flip-flop

```
LIBRARY IEEE;
 2
    use IEEE.STD_LOGIC_1164.ALL;
 3
 4 mentity Master Slave DFF is
5  port( Data, Clk : in STD_LOGIC;
6  Q, notQ : out STD_LOGIC);
7
    end Master Slave DFF;
8
9 = architecture arch of Master Slave DFF is
10
11
   ■ component D_Latch -- D_Latch component
        port ( D, C : in std logic;
12
13
                  Q, notQ : buffer std logic);
       end component;
14
15
        signal Inter, notInter : std_logic; -- intermediate values,
16
17
                                              -- between master and slave
18
       begin
            Master: D Latch port map(Data, Clk, Inter, notInter);
19
             Slave : D Latch port map(Inter, (not Clk), Q, notQ);
20
21
22 end arch;
```

(Master\_Slave\_DFF.vhdl)

Composed of two D-latches connected in sequence. The output of the first latch is fed into the input of the second latch. The clock is connected to both latches, however, it is inverted on the second latch. By doing this, we create a negative-edge triggered flip-flop, and so information is stored on the falling edge of the clock input.

#### Component: SRAM Cell

```
1 LIBRARY IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
 2
 3
 4 mentity sram_cell is
 5 port( DataIn, CS, WE : in STD LOGIC;
6 DataOut : out STD LOGIC);
 7
   end sram_cell;
8
9 marchitecture arch of sram cell is
10
                                  -- Master-Slave DFF component
11 🗏
      component Master Slave DFF
13
       Q, no
end component;
             Q, notQ : out STD_LOGIC);
14
15
       signal tri, notOut: std logic; -- tri-state buffer input, notQ output
16
17
18
       begin
           cell: Master_Slave_DFF port map(DataIn, (CS AND WE), tri, notOut);
19
20
21
            -- output changes on falling edge of WE
           DataOut <= tri when (CS = '1') else 'Z'; -- tri-state buffer
22
23
24 end arch;
```

(sram\_cell.vhdl)

An SRAM cell is created by extending the functionality of a master-slave D-Flip-flop. We have included a chip select (CS) and a write enable (WE) that must both be on in order to write to the flip-flop. The chip select activates the cell when it is high, otherwise you cannot write nor output data. The Write enable allows the cell to accept input, which is stored on the falling edge of the write enable input. The tri signal represents a tri-state buffer, which is a component that allows input to pass only if the chip select is high.

| Α | В | Out |
|---|---|-----|
| 0 | 1 | 0   |
| 1 | 1 | 1   |
| Х | 0 | Z   |

(Tri-State Buffer Logic Table)

#### Component: SRAM Register

```
1 LIBRARY IEEE;
    use IEEE.STD LOGIC 1164.ALL;
3
 4 mentity sram_register is
                DataIn : in STD_LOGIC_VECTOR(3 downto 0);
Sel, Write_Enable, Chip_Select, Output_Enable : in STD_LOGIC;
DataOut : out STD_LOGIC_VECTOR(3 downto 0));
 5 port( DataIn
                DataOut
 8
    end sram_register;
 9
10 architecture arch of sram register is
11
12 component sram_cell -- SRAM Cell component
13 port( DataIn, CS, WE : in STD_LOGIC;
14 DataOut : out STD_LOGIC);
15 end component:
        end component;
15
16
         signal tri: std logic vector(3 downto 0); -- tri-state buffer inputs
17
19
         begin
20
            cell0: sram_cell port map(DataIn(0), Sel, (Write_Enable AND Chip_Select), tri(0));
21
             cell1: sram_cell port map(DataIn(1), Sel, (Write_Enable AND Chip_Select), tri(1));
             cell2: sram_cell port map(DataIn(2), Sel, (Write_Enable AND Chip_Select), tri(2));
22
23
             cell3: sram cell port map(DataIn(3), Sel, (Write Enable AND Chip Select), tri(3));
24
25
              -- tri-state buffers
            DataOut(0) <= tri(0) when ((Chip_Select AND Output_Enable) = '1') else 'Z';
              DataOut(1) <= tri(1) when ((Chip_Select AND Output_Enable) = '1') else 'Z';
27
             DataOut(2) <= tri(2) when ((Chip_Select AND Output_Enable) = '1') else 'Z';
28
             DataOut(3) <= tri(3) when ((Chip_Select AND Output_Enable) = '1') else 'Z';
29
30
31 end arch;
```

(sram\_register.vhdl)

This register is composed of 4 SRAM cells, allowing it to store up to 4 bits of information. Once again, the output of each cell must pass through a tri-state buffer which allows the output to be projected only if both the chip select and the output enable is high. All contents will always be stored in the register, even if all inputs were to cut off.

# Component: 16x4 SRAM



(sram.bdf)

Here, we have connected 16 registers together, and the Reg input will determine which register will be written or read from. This makes up our entire SRAM unit.

#### Component: 4-to-16 Decoder

```
LIBRARY IEEE;
 2
    use IEEE STD LOGIC 1164 ALL;
 3
 4
   mentity decode4to16 is
   port( oct : in STD_LOGIC_VECTOR(3 downto 0);
 5
                       : out STD LOGIC VECTOR(15 downto 0));
 6
 7
     end decode4to16;
 8
9
   architecture arch of decode4to16 is
10 begin
11
             with oct select
                 dec <= "0000000000000001" when "0000",
12
                          "000000000000000010" when "0001",
13
                          "000000000000000100" when "0010",
14
15
                          "00000000000001000" when "0011",
                          "00000000000010000" when "0100",
16
                          "0000000000100000" when "0101",
17
                          "00000000010000000" when "0110",
18
19
                          "00000000100000000" when "0111",
                          "00000001000000000" when "1000",
20
21
                          "00000010000000000" when "1001",
                          "0000010000000000" when "1010",
22
23
                          "00001000000000000" when "1011",
                          "0001000000000000" when "1100",
24
25
                          "0010000000000000" when "1101",
                          "0100000000000000" when "1110",
26
                          "1000000000000000" when "1111",
27
28
                          "00000000000000000" when others;
29
     end arch;
```

(decode4to16.vhdl)

This decoder takes in a 4 bit string and returns a 16 bit string which will be connected to the Reg input of the SRAM. There are 16 possible outputs for this decoder meant for each of the 16 registers in the SRAM.

#### Component: Seven-Segment Hex Display Decoder

```
1 LIBRARY IEEE;
 2 use IEEE.STD LOGIC 1164.ALL;
 3
 4 mentity decode7seg is
 7
    end decode7seg;
 8
 9
   architecture arch of decode7seg is
10
11
         signal segment data: std logic vector(6 downto 0);
12
13  begin process(hex digit)
           begin case hex digit is -- each hex digit is four bits
                when "0000" => segment data <= "11111110";
                when "0001" => segment data <= "0110000";
16
                when "0010" => segment data <= "1101101";
17
                when "0011" => segment data <= "1111001";
18
                when "0100" => segment_data <= "0110011";</pre>
19
20
                when "0101" => segment_data <= "1011011";
21
               when "0110" => segment data <= "10111111";
22
               when "0111" => segment data <= "1110000";
               when "1000" => segment data <= "11111111";
23
24
               when "1001" => segment data <= "1110011";
25
                when "1010" => segment data <= "1110111";
26
                when "1011" => segment data <= "0011111";
                when "1100" => segment_data <= "1001110";
27
28
                when "1101" => segment_data <= "0111101";
29
                when "1110" => segment_data <= "1001111";
30
                when "1111" => segment data <= "1000111";
31
            end case;
32
        end process;
33
34
         -- must invert each bit because the LED driver circuit is inverted
        segment(6) <= not segment_data(6);</pre>
35
        segment(5) <= not segment_data(5);</pre>
36
       segment(4) <= not segment_data(4);</pre>
37
       segment(3) <= not segment_data(3);</pre>
38
        segment(2) <= not segment data(2);</pre>
39
40
       segment(1) <= not segment data(1);</pre>
41
        segment(0) <= not segment data(0);</pre>
42
43 end arch;
```

(decode7seg.vhdl)

#### Complete Design

```
LIBRARY IEEE;
 2
     use IEEE STD LOGIC 1164 ALL;
 3
 4
    entity completeSRAM is
                           : in STD LOGIC VECTOR(3 downto 0);
 5
       port ( DataIn
                           : in STD LOGIC VECTOR(3 downto 0);
 6
              Address
 7
               WE, CS, OE : in STD LOGIC;
 8
                           : buffer STD LOGIC VECTOR(3 downto 0);
                            : out STD LOGIC VECTOR(6 downto 0));
 9
              Hex
10
    end completeSRAM;
11
    architecture arch of completeSRAM is
12
13
         component decode4to16 -- address decoder component
14
    : in STD_LOGIC_VECTOR(3 downto 0);
15
    port (oct
                         : out STD LOGIC VECTOR(15 downto 0));
16
                  dec
17
         end component;
18
        component sram -- SRAM component
19
    : in STD LOGIC VECTOR(3 downto 0);
20 =
            port (DataIn
                               : in STD LOGIC VECTOR(15 downto 0);
21
                  Reg
22
                  WE, CS, OE
                            : in STD LOGIC;
23
                  DataOut
                              : out STD LOGIC VECTOR(3 downto 0));
24
        end component;
25
        component decode7seg
                              -- 7-segment display decoder component
26
    port (hex_digit : in STD_LOGIC_VECTOR(3 downto 0);
27
    : out STD LOGIC VECTOR(6 downto 0));
28
                  segment
29
         end component;
30
         31
32
33
        begin
            AddressPort: decode4to16 port map(Address, A);
34
35
36
           sram chip: sram port map(DataIn, A, WE, CS, OE, DataOut);
37
38
            display: decode7seg port map(DataOut, Hex);
39
40
     end arch:
```

#### (completeSRAM.vhdl)



#### **Simulation**

# Vector Waveform: SR-Latch



# Vector Waveform: Control SR-Latch



# Vector Waveform: D-Latch



# Vector Waveform: Master-Slave D-Flip-flop



# Vector Waveform: SRAM Cell



# Vector Waveform: SRAM Register



# Vector Waveform: 16x4 SRAM



# Vector Waveform: Complete Design



#### **DE2 Circuit Board Test**

Before connecting to the DE2 board, we must first assign the correct pins to each component of the circuit. The inputs (DataIn, Address, WE, OE, and CS) will be assigned to the board's toggle switches, the outputs (DataOut) will be assigned to the red LED lights, and the outputs (Hex) will be assigned to the first seven-segment hex display.

#### Pin assignments text file:

```
1
    to, location
 3 DataIn[0], PIN N25
 4 DataIn[1], PIN N26
 5 DataIn[2], PIN P25
6 DataIn[3], PIN AE14
8 Address[0], PIN_AF14
9 Address[1], PIN AD13
10 Address[2], PIN AC13
11 Address[3], PIN C13
12
13 WE, PIN U4
14 OE, PIN V1
15 CS, PIN V2
17 DataOut[0], PIN AE23
18 DataOut[1], PIN AF23
19 DataOut[2], PIN AB21
20 DataOut[3], PIN_AC22
21
22 Hex[6], PIN AF10
23 Hex[5], PIN_AB12
24 Hex[4], PIN_AC12
25 Hex[3], PIN_AD11
26 Hex[2], PIN AE11
27 Hex[1], PIN V14
28 Hex[0], PIN V13
```

Now we can begin board testing:

Instance 1:



First we are storing the value 1 into register 1.

Instance 2:



Then we are storing the value 3 into the register 15.

#### Instance 3:



Finally, we are reading the value that we previously stored into register 1. The display shows the value 1, despite the input data being 0. This means that we have successfully stored the data into a register without the need to always be inputting that data.

#### Conclusion

Beginning with basic components, we continued to extend upon the functionality of our circuit. The major component was the SRAM device composed of multiple address locations which can each store strings of information. There are two operations that the SRAM can perform, read and write. We have demonstrated that after specifying an address location, we can choose to write to the address (this will overwrite any existing information that may have previously been stored at the location), or we can read from the location (this will display the contents of the address through the 7-segment HEX display on the DE2 Board).