# **Blocking and Non-blocking Assignments**

#### Introduction

- Sequential statements within procedural blocks ("always" and "initial") can use two types of assignments:
  - a) Blocking assignment
    - Uses the '=' operator
  - b) Non-blocking assignment
    - Uses the '<=' operator

# Blocking Assignment (using '=')

- Most commonly used type.
- The target of assignment gets updated before the next sequential statement in the procedural block is executed.
- A statement using blocking assignment blocks the execution of the statements following it, until it gets completed.
- Recommended style for modeling combinational logic.

# Non-Blocking Assignment (using '<=')

- The assignment to the target gets scheduled for the end of the simulation cycle.
  - Normally occurs at the end of the sequential block.
  - Statements subsequent to the instruction under consideration are not blocked by the assignment.
- Recommended style for modeling sequential logic.
  - Can be used to assign several 'reg' type variables synchronously, under the control of a common clock.

#### Some Rules to be Followed

- Verilog synthesizer ignores the delays specified in a procedural assignment statement.
  - May lead to functional mismatch between the design model and the synthesized netlist.
- A variable cannot appear as the target of both a blocking and a nonblocking assignment.
  - Following is not permissible:

```
value = value + 1;
value <= init;</pre>
```

```
// Up-down counter (synchronous clear)
module counter (mode, clr, ld, d in, clk, count);
    input mode, clr, ld, clk;
    input [0:7] d in;
    output [0:7] count;
    reg [0:7] count;
    always @ (posedge clk)
        if (ld)
            count <= d in;</pre>
        else if (clr)
                    count <= 0;
             else if (mode)
                        count <= count + 1;
                  else
                         count <= count - 1;
endmodule
```

```
// Parameterized design:: an N-bit counter
module counter (clear, clock, count);
    parameter N = 7;
    input clear, clock;
    output [0:N] count;
    req [0:N] count;
    always @(negedge clock)
        if (clear)
             count <= 0;
        else
            count <= count + 1;</pre>
endmodule
```

#### **Example: Ring Counter**

```
module ring counter (clk, init, count);
    input clk, init;
    output [7:0] count;
    reg [7:0] count;
    always @(posedge clk)
    begin
        if (init)
            count = 8'b10000000;
        else begin
                 count = count << 1;
                 count[0] = count[7];
              end
    end
endmodule
```

## **Example: Ring Counter (Modified version 1)**

```
module ring counter (clk, init, count);
    input clk, init;
    output [7:0] count;
    reg [7:0] count;
    always @ (posedge clk)
    begin
        if (init)
             count = 8'b10000000;
        else begin
                  count <= count << 1;</pre>
                  count[0] <= count[7];</pre>
               end
    end
endmodule
```

## **Example: Ring Counter (Modified version 2)**

```
module ring counter (clk, init, count);
    input clk, init;
    output [7:0] count;
    reg [7:0] count;
    always @(posedge clk)
    begin
        if (init)
            count = 8'b10000000;
        else begin
                 count = {count[6:0], count[7]};
              end
    end
endmodule
```

## **About "Loop" Statements**

- Verilog supports four types of loops:
  - 'while' loop
  - 'for' loop
  - 'forever' loop
  - 'repeat' loop
- Many Verilog synthesizers supports only 'for' loop for synthesis:
  - Loop bound must evaluate to a constant.
  - Implemented by unrolling the 'for' loop, and replicating the statements.

## **Modeling Memory**

- Synthesis tools are usually not very efficient in synthesizing memory.
  - Best modeled as a component.
  - Instantiated in a design.
- Implementing memory as a two-dimensional register file is inefficient.

```
module memory example (en, clk, adbus, dbus, rw);
   parameter N = 16;
    input en, rw, clk;
    input [N-1:0] adbus;
    output [N-1:0] dbus;
    ROM Mem1 (clk, en, rw, adbus, dbus);
endmodule
```

# **Modeling Finite State Machines**

#### Introduction

- Two types of FSMs:
  - a) Moore Machine



b) Mealy Machine



## **Moore Machine: Example 1**

- Traffic Light Controller
  - Simplifying assumptions made
  - Three lights only (RED, GREEN, YELLOW)
  - The lights glow cyclically at a fixed rate
    - Say, 10 seconds each
    - The circuit will be driven by a clock of appropriate frequency



```
le traffic light (clk, light);
input clk;
output [0:2] light; reg [0:2] light;
parameter S0=0, S1=1, S2=2;
parameter RED=3'b100, GREEN=3'b010, YELLOW=3'b001;
req [0:1] state;
                                                     default: begin
always @(posedge clk)
                                                                light <= R
   case (state)
                                                                state <= S
       S0: begin // S0 means RED
                                                              end
                light <= YELLOW;</pre>
                                                  endcase
                state <= S1;</pre>
                                          endmodule
            end
       S1: begin // S1 means YELLOW
                light <= GREEN;</pre>
                state <= S2;
            end
       S2: begin // S2 means GREEN
             light <= RED;</pre>
             state <= S0;
          end
```

#### Comment on the solution

- Five flip-flops are synthesized
  - Two for 'state'
  - Three for 'light' (outputs are also latched into flip-flops)
- If we want non-latched outputs, we have to modify the Verilog code.
  - Assignment to 'light' made in a separate 'always' block.
  - Use blocking assignment.

```
module traffic light nonlatched op (clk, light);
   input clk;
   output [0:2] light; reg [0:2] light;
   parameter S0=0, S1=1, S2=2;
   parameter RED=3'b100, GREEN=3'b010, YELLOW=3'b001;
   reg [0:1] state;
   always @(posedge clk)
       case (state)
          S0: state <= S1;
          S1: state <= S2;
          S2: state <= S0;</pre>
          default: state <= S0;</pre>
       endcase
   always @(state)
       case (state)
          S0: light = RED;
          S1: light = YELLOW;
          S2: light = GREEN;
          default: light = RED;
       endcase
endmodule
```

## **Moore Machine: Example 2**

Serial parity detector



```
module parity gen (x, clk, z);
    input x, clk;
   output z; reg z;
   reg even odd; // The machine state
   parameter EVEN=0, ODD=1;
   always @(posedge clk)
       case (even odd)
           EVEN: begin
                     z \le x ? 1 : 0;
                     even odd \leq x ? ODD : EVEN;
                  end
           ODD: begin
                     z \le x ? 0 : 1;
                    even odd <= x ? EVEN : ODD;</pre>
                  end
```

endcase

• If no output latches need to be synthesized, we endmodule

can follow the principle shown in the last example to the synthesized of the synthesized.

## **Mealy Machine: Example**

• Sequence detector for the pattern '0110'.



```
ule seq detector (x, clk, z)
input x, clk;
output z; reg z;
parameter S0=0, S1=1, S2=2, S3=3;
reg [0:1] PS, NS;
always @(posedge clk)
    PS <= NS;
 always @ (PS or x)
    case (PS)
        S0: begin
                    = x ? 0 : 0;
                NS = x ? S0 : S1;
            end;
        S1:
            begin
                    = x ? 0 : 0;
                    = x ? S2 : S1;
                NS
             end;
```

```
S2: begin
             = x ? 0 : 0;
         Z
             = x ? S3 : S
         NS
      end;
 S3: begin
             = x ? 0 : 1;
             = x ? S0 : S
         NS
      end;
  endcase
endmodule
```

# **Example with Multiple Modules**



```
ule complementor (Y, X, comp);
input [7:0] X;
input comp;
output [7:0] Y;
reg [7:0] Y;
always @(X or comp)
    if (comp)
        Y = \sim X;
    else
        Y = X;
module
```

```
module parity_checker (out_par, in_word);
  input [8:0] in_word;
  output out_par;

always @(in_word)
  out_par = ^(in_word);
endmodule
```

```
// Top level module
module add sub parity (p, a, b, add_sub);
   input [7:0] a, b;
   input add sub; // 0 for add, 1 for subtract
   output p;
                    // parity of the result
   wire [7:0] Bout, sum;
   wire carry;
   complementor M1 (Bout, B, add sub);
   adder M2 (sum, carry, A, Bout, add sub);
   parity checker M3 (p, {carry, sum});
endmodule
```