

# 8288 BUS CONTROLLER FOR IAPX 86, 88 PROCESSORS

- Bipolar Drive Capability
- Provides Advanced Commands
- Provides Wide Flexibility in System Configurations
- 3-State Command Output Drivers
- Configurable for Use with an I/O Bus
- Facilitates Interface to One or Two Multi-Master Busses

The Intel® 8288 Bus Controller is a 20-pin bipolar component for use with medium-to-large iAPX 86, 88 processing systems. The bus controller provides command and control timing generation as well as bipolar bus drive capability while optimizing system performance.

A strapping option on the bus controller configures it for use with a multi-master system bus and separate I/O bus.



Figure 1. Block Diagram

Figure 2. Pin Configuration



Table 1. Pin Description

| Symbol                                           | Туре | Name and Function                                                                                                                                                                                                                                                                                       |  |  |  |
|--------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Vcc                                              |      | Power: +5V supply.                                                                                                                                                                                                                                                                                      |  |  |  |
| GND                                              |      | Ground.                                                                                                                                                                                                                                                                                                 |  |  |  |
| S <sub>0</sub> , S <sub>1</sub> , S <sub>2</sub> | _    | Status Input Pins: These pins are the status input pins from the 8086, 8088 or 8089 processors. The 8288 decodes these inputs to generate command and control signals at the appropriate time. When these pins are not in use (passive) they are all HIGH. (See chart under Command and Control Logic.) |  |  |  |
| CLK                                              | -    | Clock: This is a clock signal from the<br>8284 clock generator and serves to estab-<br>lish when command and control signals<br>are generated.                                                                                                                                                          |  |  |  |
| ALE                                              | 0    | Address Latch Enable: This signal serves to strobe an address into the address latches. This signal is active HIGH and latching occurs on the falling (HIGH to LOW) transition. ALE is intended for use with transparent D type latches.                                                                |  |  |  |
| DEN                                              | 0    | Data Enable: This signal serves to enable data transceivers onto either the local or system data bus. This signal is active HIGH.                                                                                                                                                                       |  |  |  |
| DT/R                                             | 0    | Data Transmit/Receive: This signal establishes the direction of data flow through the transceivers. A HIGH on this line indicates Transmit (write to I/O or memory) and a LOW indicates Receive (Read).                                                                                                 |  |  |  |
| AÉN                                              | 1    | Address Enable: ĀEN enables command outputs of the 8288 Bus Controller at least 115 ns after it becomes active (LOW). ĀEN going inactive immediately 3-states the command output drivers. ĀEN does not affect the I/O command lines if the 8288 is in the I/O Bus mode (IOB tied HIGH).                 |  |  |  |
| CEN                                              |      | Command Enable: When this signal is LOW all 8288 command outputs and the DEN and PDEN control outputs are forced to their inactive state. When this signal is HIGH, these same outputs are enabled.                                                                                                     |  |  |  |
| IOB                                              | I    | Input/Output Bus Mode: When the IOB is strapped HIGH the 8288 functions in the I/O Bus mode. When it is strapped LOW, the 8288 functions in the System Bus mode. (See sections on I/O Bus-and System Bus modes).                                                                                        |  |  |  |

| Symbol      | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AIOWC       | 0    | Advanced I/O Write Command: The AIOWC issues an I/O Write Command earlier in the machine cycle to give I/O devices an early indication of a write instruction. Its timing is the same as a read command signal. AIOWC is active LOW.                                                                                                                                                                               |
| <u>īowc</u> | 0    | I/O Write Command: This command line instructs an I/O device to read the data on the data bus. This signal is active LOW.                                                                                                                                                                                                                                                                                          |
| IORC        | 0    | I/O Read Command: This command line instructs an I/O device to drive its data onto the data bus. This signal is active LOW.                                                                                                                                                                                                                                                                                        |
| AMWC        | 0    | Advanced Memory Write Command: The AMWC issues a memory write command earlier in the machine cycle to give memory devices an early indication of a write instruction. Its timing is the same as a read command signal. AMWC is active LOW.                                                                                                                                                                         |
| MWTC        | 0    | Memory Write Command: This command line instructs the memory to record the data present on the data bus. This signal is active LOW.                                                                                                                                                                                                                                                                                |
| MRDC        | 0    | Memory Read Command: This command line instructs the memory to drive its data onto the data bus. This signal is active LOW.                                                                                                                                                                                                                                                                                        |
| ÎNTĂ        | 0    | Interrupt Acknowledge: This command line tells an interrupting device that its interrupt has been acknowledged and that it should drive vectoring information onto the data bus. This signal is active LOW.                                                                                                                                                                                                        |
| MCE/PDEN    | 0    | This is a dual function pin.  MCE (IOB is tied LOW): Master Cascade Enable occurs during an interrupt sequence and serves to read a Cascade Address from a master PIC (Priority Interrupt Controller) onto the data bus. The MCE signal is active HIGH.  PDEN (IOB is tied HIGH): Peripheral DEA Enable enables the data bus transceiver for the I/O bus that DEN performs for the system bus. PDEN is active LOW. |



### FUNCTIONAL DESCRIPTION

# Command and Control Logic

The command logic decodes the three 8086, 8088 or 8089 CPU status lines  $(\overline{S_0}, \overline{S_1}, \overline{S_2})$  to determine what command is to be issued.

This chart shows the meaning of each status "word".

|   | S <sub>2</sub> | Ī, | <u>s</u> | Processor State       | 8288 Command |
|---|----------------|----|----------|-----------------------|--------------|
|   | 0              | 0  | 0        | Interrupt Acknowledge | ĪNTĀ         |
|   | 0              | 0  | 1        | Read I/O Port         | IORC         |
|   | 0              | 1  | 0        | Write I/O Port        | IOWC, AIOWC  |
| - | 0              | 1  | 1        | Halt                  | None         |
|   | 1              | 0  | 0        | Code Access           | MRDC         |
|   | 1              | 0  | 1        | Read Memory           | MRDC         |
|   | 1              | 1  | 0        | Write Memory          | MWTC,AMWC    |
|   | 1              | 1  | 1        | Passive               | None         |
|   |                |    |          |                       |              |

The command is issued in one of two ways dependent on the mode of the 8288 Bus Controller.

I/O Bus Mode - The 8288 is in the I/O Bus mode if the IOB pin is strapped HIGH. In the I/O Bus mode all I/O command lines (IORC, IOWC, AIOWC, INTA) are always enabled (i.e., not dependent on AEN). When an I/O command is initiated by the processor, the 8288 immediately activates the command lines using PDEN and DT/R to control the I/O bus transceiver. The I/O command lines should not be used to control the system bus in this configuration because no arbitration is present. This mode allows one 8288 Bus Controller to handle two external busses. No waiting is involved when the CPU wants to gain access to the I/O bus. Normal memory access requires a "Bus Ready" signal (AEN LOW) before it will proceed. It is advantageous to use the IOB mode if I/O or peripherals dedicated to one processor exist in a multi-processor system.

System Bus Mode — The 8288 is in the System Bus mode if the IOB pin is strapped LOW. In this mode no command is issued until 115 ns after the AEN Line is activated (LOW). This mode assumes bus arbitration logic will inform the bus controller (on the AEN line) when the bus is free for use. Both memory and I/O commands wait for bus arbitration. This mode is used when only one bus exists. Here, both I/O and memory are shared by more than one processor.

#### **COMMAND OUTPUTS**

The advanced write commands are made available to initiate write procedures early in the machine cycle. This signal can be used to prevent the processor from entering an unnecessary wait state.

The command outputs are:

MRDC — Memory Read Command

MWTC - Memory Write Command

IORC — I/O Read Command IOWC — I/O Write Command

AMWC — Advanced Memory Write Command

AIOWC - Advanced I/O Write Command

INTA - Interrupt Acknowledge

INTA (Interrupt Acknowledge) acts as an I/O read during an interrupt cycle. Its purpose is to inform an interrupting device that its interrupt is being acknowledged and that it should place vectoring information onto the data bus.

#### **CONTROL OUTPUTS**

The control outputs of the 8288 are Data Enable (DEN), Data Transmit/Receive (DT/R) and Master Cascade Enable/Peripheral Data Enable (MCE/PDEN). The DEN signal determines when the external bus should be enabled onto the local bus and the DT/R determines the direction of data transfer. These two signals usually go to the chip select and direction pins of a transceiver.

The MCE/PDEN pin changes function with the two modes of the 8288. When the 8288 is in the IOB mode (IOB HIGH) the PDEN signal serves as a dedicated data enable signal for the I/O or Peripheral System bus.

#### INTERRUPT ACKNOWLEDGE AND MCE

The MCE signal is used during an interrupt acknowledge cycle if the 8288 is in the System Bus mode (IOB LOW). During any interrupt sequence there are two interrupt acknowledge cycles that occur back to back. During the first interrupt cycle no data or address transfers take place. Logic should be provided to mask off MCE during this cycle. Just before the second cycle begins the MCE signal gates a master Priority Interrupt Controller's (PIC) cascade address onto the processor's local bus where ALE (Address Latch Enable) strobes it into the address latches. On the leading edge of the second interrupt cycle the addressed slave PIC gates an interrupt vector onto the system data bus where it is read by the processor.

If the system contains only one PIC, the MCE signal is not used. In this case the second Interrupt Acknowledge signal gates the interrupt vector onto the processor bus.

#### ADDRESS LATCH ENABLE AND HALT

Address Latch Enable (ALE) occurs during each machine cycle and serves to strobe the current address into the address latches. ALE also serves to strobe the status (50, S<sub>1</sub>, S<sub>2</sub>) into a latch for halt state decoding.

### **COMMAND ENABLE**

The Command Enable (CEN) input acts as a command qualifier for the 8288. If the CEN pin is high the 8288 functions normally. If the CEN pin is pulled LOW, all command lines are held in their inactive state (not 3-state). This feature can be used to implement memory partitioning and to eliminate address conflicts between system bus devices and resident bus devices.



# **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias         | 0°C to 70°C |
|--------------------------------|-------------|
| Storage Temperature            |             |
| All Output and Supply Voltages |             |
| All Input Voltages             |             |
| Power Dissipation              |             |

\*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **D.C. CHARACTERISTICS** ( $V_{CC} = 5V \pm 10\%$ , $T_A = 0$ °C to 70°C)

| Symbol          | Parameter                                                 | Min.       | Max.       | Unit   | Test Conditions                                    |
|-----------------|-----------------------------------------------------------|------------|------------|--------|----------------------------------------------------|
| V <sub>C</sub>  | Input Clamp Voltage                                       |            | -1         | >      | I <sub>C</sub> = -5 mA                             |
| lcc             | Power Supply Current                                      |            | 230        | mA     |                                                    |
| 1 <sub>F</sub>  | Forward Input Current                                     |            | -0.7       | mA     | V <sub>F</sub> = 0.45V                             |
| I <sub>B</sub>  | Reverse Input Current                                     |            | 50         | μΑ     | V <sub>R</sub> = V <sub>CC</sub>                   |
| V <sub>OL</sub> | Output Low Voltage<br>Command Outputs<br>Control Outputs  |            | 0.5<br>0.5 | v<br>v | I <sub>OL</sub> = 32 mA<br>I <sub>OL</sub> = 16 mA |
| V <sub>OH</sub> | Output High Voltage<br>Command Outputs<br>Control Outputs | 2.4<br>2.4 |            | v<br>v | I <sub>OH</sub> = -5 mA<br>I <sub>OH</sub> = -1 mA |
| VIL             | Input Low Voltage                                         |            | 0.8        | V      |                                                    |
| ViH             | Input High Voltage                                        | 2.0        |            | ٧      |                                                    |
| loff            | Output Off Current                                        |            | 100        | μΑ     | $V_{OFF} = 0.4 \text{ to } 5.25 \text{V}$          |

# A.C. CHARACTERISTICS ( $V_{CC} = 5V \pm 10\%$ , $T_A = 0$ °C to 70°C)

## **TIMING REQUIREMENTS**

| Symbol | Parameter                  | Min. | Max. | Unit | Test Conditions   |
|--------|----------------------------|------|------|------|-------------------|
| TCLCL  | CLK Cycle Period           | 100  |      | ns   |                   |
| TCLCH  | CLK Low Time               | 50   |      | ns   |                   |
| TCHCL  | CLK High Time              | 30   |      | ns   |                   |
| TSVCH  | Status Active Setup Time   | 35   |      | ns   |                   |
| TCHSV  | Status Active Hold Time    | 10   |      | ns   |                   |
| TSHCL  | Status Inactive Setup Time | 35   |      | ns   |                   |
| TCLSH  | Status Inactive Hold Time  | 10   |      | ns   |                   |
| TILIH  | Input, Rise Time           |      | 20   | ns   | From 0.8V to 2.0V |
| TIHIL  | Input, Fall Time           |      | 12   | ns   | From 2.0V to 0.8V |

7-106 AFN-01504B



# A.C. CHARACTERISTICS (Continued) TIMING RESPONSES

| IMING RESPU      | J110E0                             |      | <del>,                                      </del> |      |           |                                |
|------------------|------------------------------------|------|----------------------------------------------------|------|-----------|--------------------------------|
| Symbol           | Parameter                          | Min. | Max.                                               | Unit | Tes       | t Conditions                   |
| TCVNV            | Control Active Delay               | 5    | 45                                                 | ns   |           |                                |
| TCVNX            | Control Inactive Delay             | 10   | 45                                                 | ns   |           |                                |
| TCLLH,<br>TCLMCH | ALE MCE Active Delay (from CLK)    |      | 20                                                 | ns   |           |                                |
| TSVLH,<br>TSVMCH | ALE MCE Active Delay (from Status) |      | 20                                                 | ns   |           |                                |
| TCHLL            | ALE Inactive Delay                 | 4    | 15                                                 | ns   | MRDC      |                                |
| TCLML            | Command Active Delay               | 10   | 35                                                 | ns   | IORC      |                                |
| TCLMH            | Command Inactive Delay             | 10   | 35                                                 | ns   | MWTC      | $I_{OL} \approx 32 \text{ mA}$ |
| TCHDTL           | Direction Control Active Delay     |      | 50                                                 | ns   | IOWC      | $I_{OH} = -5 \text{ mA}$       |
| TCHDTH           | Direction Control Inactive Delay   |      | 30                                                 | nş   | INTA      | $C_L \approx 300 \text{ pF}$   |
| TAELCH           | Command Enable Time                |      | 40                                                 | ns   | AMWC      |                                |
| TAEHCZ           | Command Disable Time               |      | 40                                                 | ns   | AIOWC     |                                |
| TAELCV           | Enable Delay Time                  | 115  | 200                                                | ns   |           | ( I <sub>OL</sub> = 16 mA      |
| TAEVNV           | AEN to DEN                         |      | 20                                                 | ns   | Other     | l <sub>OH</sub> = −1 mA        |
| TCEVNV           | CEN to DEN, PDEN                   |      | 25                                                 | ns   | _         | ( C <sub>L</sub> ≈ 80 pF       |
| TCELRH           | CEN to Command                     |      | TCLML                                              | ns   | <u></u>   |                                |
| TOLOH            | Output, Rise Time                  |      | 20                                                 | ns   | From 0.8\ | / to 2.0V                      |
| TOHOL            | Output, Fall Time                  |      | 12                                                 | ns   | From 2.0\ | / to 0.8V                      |

# A.C. TESTING INPUT, OUTPUT WAVEFORM



# TEST LOAD CIRCUITS—3-STATE COMMAND OUTPUT TEST LOAD





# **WAVEFORMS**





# **WAVEFORMS (Continued)**



