Chair for Integrated Systems
Department of Electrical and Computer Engineering
Technical University of Munich



## **Simulator Support for Dynamic Data Migration**

#### **Master thesis**

Author: Iffat Brekhna

Advisor: Sven Rheindt M.Sc

Supervisor: Prof. Dr. sc. techn. Andreas Herkersdorf

Submission date: May 31, 2018

## **Abstract**

An abstract is defined as an abbreviated accurate representation of the contents of a document. – American National Standards Institute (ANSI)

# **Contents**

| Li | ist of Figure                                                                     | es.                                         |                                                 |                                            |                                      |                                           |                             |  |                     |    |      |   |                 |   |   |                 |      |      |      | 5                                |
|----|-----------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|--------------------------------------|-------------------------------------------|-----------------------------|--|---------------------|----|------|---|-----------------|---|---|-----------------|------|------|------|----------------------------------|
| Li | ist of Tables                                                                     | 5                                           |                                                 |                                            |                                      |                                           |                             |  |                     |    |      |   |                 |   |   |                 |      |      |      | 6                                |
| 1  | Introduction 1.1 Motive 1.2 Overve 1.3 Outline                                    | vatio<br>view                               | ·                                               |                                            |                                      |                                           |                             |  |                     |    |      |   |                 |   |   |                 |      |      |      | 8                                |
| 2  | Related W 2.1 Main 2.1.1 2.1.2 2.1.3 2.1.4 2.2 Data 2.3 Task/ 2.4 Data- 2.5 Dynas | Ca<br>Ca<br>Ca<br>Ta<br>Plaa<br>/Thi<br>+Th | npor<br>LM<br>ache<br>ache<br>LM<br>cem<br>read | nents e .  E .  E .  ME  Lent/ l Pla  d Mi | s ex<br><br>ats<br>M I<br>Mig<br>Cen | xpla<br><br>Mo<br>Mo<br>gra<br>gra<br>nen | dule<br>dule<br>tion<br>t . |  | <br><br><br>ach<br> | es | <br> |   | · · · · · · · · |   |   | · · · · · · · · | <br> | <br> | <br> | 11<br>11<br>11<br>11<br>12<br>13 |
| 3  | Approach 3.1 Conce                                                                |                                             |                                                 |                                            |                                      |                                           |                             |  |                     |    |      | • |                 | • | • |                 |      |      |      | <b>15</b>                        |
| 4  | Evaluation                                                                        | 1                                           |                                                 |                                            |                                      |                                           |                             |  |                     |    |      |   |                 |   |   |                 |      |      |      | 19                               |
| 5  | Conclusion                                                                        | n an                                        | nd C                                            | Outlo                                      | ook                                  | ζ.                                        |                             |  |                     |    |      |   |                 |   |   |                 |      |      |      | 20                               |
| Bi | ibliography                                                                       |                                             |                                                 |                                            |                                      |                                           |                             |  |                     |    |      |   |                 |   |   |                 |      |      |      | 21                               |

# **List of Figures**

| Figure 1.1 | Invasic Architecture [11]                                         | 8  |
|------------|-------------------------------------------------------------------|----|
| _          | Diagram showing overview of the modules used                      |    |
| Figure 1.3 | Diagram showing where the trace file is placed                    | Ĝ  |
| Figure 2.1 | A tile                                                            | 12 |
| Figure 3.1 | Diagram showing approach of the solution                          | 16 |
| Figure 3.2 | Flowchart showing process inside cache_stats module               | 16 |
| Figure 3.3 | Flowchart showing how the free address space in TLM is calculated | 17 |
| Figure 3.4 | Flowchart showing process inside central TLM_STATS module         | 18 |

# **List of Tables**

## 1 Introduction

This chapter serves as an introduction to the thesis. It explains the motivation for undertaking this work and the approach and concepts used in building the simulator support for dynamic data migration. Finally, the outline of the work is presented.

#### 1.1 Motivation

Current research in semi-conductor industry is towards developing a single chip multi-tile multi-core processor. Hence, parallel programming is experiencing a rapid growth with the advent of architectures like the Invasic architecture as shown in Figure 1.1. Because of multiple tiles and cores on one chip these processors deal with data processing at a high scale and complexity. Therefore, the bottleneck have shifted from computational complexities to data management capacities.

Since modern, scalable multiprocessor system-on-chip (MPSoC) platforms have Non-Uniform Memory Access (NUMA) properties, application performance is highly influenced by data-to-task locality. The goal is to bring tasks and data closer together to increase overall performance. This is a twofold and complementary problem consisting of data and or task migration. In this thesis, we will look into data placement and see how it improves the performance of the MPSoC.

Figure 1.1 show a multi-tile multi-core processor architecture. Each tile has four Central Processing Units (CPU's) and a Tile Local Memory (TLM) which can be accessed by other tiles CPU's. Hence, there are local and remote accesses to the TLM. We need dynamic data placement in order to reduce these remote accesses at run time so that the distance of data from the core requesting the data is localized(minimized). Previously data was placed on the TLM's statically at compile time. However, this is not a very efficient or realistic way since in real life we don't know how an application or program will behave in the future. A more realistic way would be to dynamically place the data by examining the behavior of the processor for a given time interval and taking data placement decisions on that basis.

#### 1 Introduction



Figure 1.1: Invasic Architecture [11]

#### 1.2 Overview

Figure 1.2 shows the overview of the modules involved in dynamic migration scheme. Every cache module is connected to a cache\_stats module. All these cache\_stats modules and the TLM\_MEM modules report to the central TLM Stats module at every given time interval ( $T_{interval}$ ). The central TLM Stats module does evaluation of this data and triggers migration if needed.

Also, there is a vector address table which sits between the trace file and the CPU's as shown in Figure 1.3. This table contains the address translation of all the addresses from the DRAM to the TLM. At start all TLM's are empty which means every instruction has to access data from the DRAM. The vector address table is updated if the DRAM is accessed or if migration is triggered by the central TLM Stats module and that migration takes place.

### 1.3 Outline

The work is structured as follows. In Chapter 1, a brief introduction of the problem is given along with the motivation to solve it and then a brief overview of the solution is given.

In Chapter 2, the overview of the existing system along with the current functionalities is given.



Figure 1.2: Diagram showing overview of the modules used



Figure 1.3: Diagram showing where the trace file is placed

In Chapter 3, the solution/approach is explained in detail and it is shown how the solution has been implemented.

In Chapter 4, the results are presented. It shows how the performance has changed with the proposed solution implementation.

#### 1 Introduction

In Chapter 5 a summary is given and some suggestions for future works in this domain.

# 2 Related Work/Background

In this chapter the necessary background information is introduced in order to understand the thesis. The architecture is explained first followed by how data migration is handled in state-of-the art.

## 2.1 Main components explained

#### 2.1.1 TLM

TLM stands for Tile Local Memory. Each tile has its own TLM which is shared among all the processors of the tile [5]. This memory is cachable by the L1 cache of the tile it sits on and by the L2 cache of any remote tile. The TLM from one tile can be accessed by the processor of another tile.

#### 2.1.2 Cache

lskjdlsa

#### 2.1.3 Cache Stats Module

The cache\_Stats module is connected to the L1 and L2 Cache modules and is continuously getting updates from them regarding cache hits, misses, evictions etc per cache line. This module bring all the data together and at the end of the simulation prints the compulsory misses, conflict misses, evictions, local misses, remote misses, local hits, remote hits for all the caches. This module also calculates the number of local and remote access to the TLM block by using all the metrics mentioned above.

#### 2.1.4 TLM\_MEM Module

The TLM\_MEM module ??



Figure 2.1: A tile

### 2.2 Data Placement/Migration for Caches

Alot of work have been done on data-placement in the shared last level cache in order to reduce the distance of data from the core requesting the data and to take care of load balancing across the chip.

In static data placement [1], [4] the whole address space is divided into subsets and every subset is mapped to a LLC slice regardless of the location of the requesting core which leads to unnecessary on-chip traffic. It's advantage is that it evenly distributes the data among the available LLC slices and reduces off-chip accesses. In dynamic data placement [1], [13], [9] the data blocks are placed such as to reduce the distance between the data block's home node and the core requesting it. This eliminates the unnecessary on-chip traffic. It requires a lookup mechanism to locate the dynamically selected home node for each data block. In reactive data placement data is classified as private or shared using the operating systems page tables at page granularity [9], [10]. Because all placement is performed at page granularity level there is load imbalance as some LLC slices might have higher accesses compared to others. This load imbalance leads to hotspots [10].

There is a hybrid data placement [10] which combines the best features of static and dynamic data placement techniques. It optimizes data locality and also takes care of load balancing of the shared data. Hybrid data placement differs from Reactive data placement in regard to allocation of shared data among the cores i.e in Hybrid data placement, data is also classified as private or shared using the operating systems page tables but when a page is classified as shared (in hybrid data placement) it is allocated to a cluster of LLC slices and within this cluster the page is statically interleaved at the granularity of cache lines [10]. This balances the load

among the LLC slices.

## 2.3 Task/Thread Placement

Placing threads that share data on the same core improves performance [3]. However, finding the optimal mapping between threads and cores is a NP-hard problem [6] and cannot be scaled. One way to solve this problem is by monitoring the data accesses to determine the interaction between threads and the demands on cache memory [7]. In [7] a mechanism is there to transform the number of memory accesses from different threads to communication patterns and used these patterns to place the threads that share data on cores that share levels of cache. They generate a communication matrix using the number of accesses to the same memory location by two threads and then maps the threads with highest communication to the same core. The disadvantage of this method is that generating the communication matrix through simulation is slow and they propose the application vendor provides this matrix with the application.

In [2] a thread scheduling mechanism is proposed which uses the performance monitoring unit (PMU) with integrated hardware performance counters (HPCs) available in today's processors to automatically re-cluster threads online. Using HPSs they monitor the stall breakdowns to check if cross chip communication is the reason for the stalls. If that is so, they detect the sharing pattern between the threads using the data sampling feature of the PMU. For every thread they maintain a summary vector called the shMap which holds the signature of data regions accessed by the thread which resulted in cross-chip communication. These shMaps are analyzed i.e threads with high degree of sharing will have similar shMaps and will be placed to the same cluster. The OS then migrates the threads with higher sharing to the same cluster and place them as close as possible [2].

### 2.4 Data+Thread Migration

In [8] a mechanism called CDCS is presented which using a combination of hardware and software techniques jointly places threads and data in multi-cores with distributed shared caches. CDCS takes a multi-step approach to solve the various interdependencies. It places data first and then places threads such that the threads are close to the center of mass of their data. Then using the thread placement it again re-place the data and once again for this data it re-places the threads to get a optimum placement. This technique improves performance and energy efficiency

#### 2 Related Work/Background

for both thread clustering and NUCA techniques [8].

## 2.5 Dynamic Data Migration for TLM

In [12] the authors have proposed a dynamic page migration scheme for a multiprocessor architecture using point-to-point interconnects with a distributed global memory. They use the *pivot* mechanism to regulate the dynamic migration of pages by keeping track of the access pattern to every local page in every distributed memory module. If the access pattern is unbalanced then the page pivots to the nearest neighbor in the direction which caused the unbalanced access pattern.

## 3 Approach

### 3.1 Concept

Fig. 3.1 shows the concept of the dynamic migration scheme. It shows what messages/data are exchanged between the different modules explained/introduced above. At every given time interval (T<sub>interval</sub>) the cache\_stats module sends the number of local and remote accesses of a TLM block to the central TLM Stats module and the TLM\_MEM module sends its free address space to the central TLM stats module. This block size is equal to a number of cache lines and can be varied. The central TLM Stats module evaluates this data and sends a migrate command to the L2 Cache\_stats module if migration shall be done.

Fig. 3.2 shows the how the metric for local access and remote access is calculated in the cache\_stats module. The TLM which is being accessed is compared with the current tile. If the two values are equal it means it is a request to the TLM of the same tile which means its a local access. If the two values are different it means it is a request for another tile's TLM and it is checked whether there is a L1 cache hit. If there is a L1 cache hit it means it is a local access and if it is a miss it is checked whether it is a L2 cache hit. If it is a hit it means it is a local access and if it is a miss it means it is a remote access.

Figure 3.3 shows how the free address space is calculated in the TLM\_MEM module. The vector address table is checked first and if it is empty it means all TLM's are empty. If the table is not empty and there is free space in a TLM, the starting and ending address of free space is extracted. If there is so free space in a TLM that is sent to the central TLM\_Stats module.

Figure 3.4 shows the algorithm for determining when migration shall take place and which TLM block to migrate. First it is determined which node to migrate the TLM block to. This decision is based on the local and remote accesses to the specific TLM block. The tile with the maximum remote accesses to the TLM block is found and if these remote accesses are greater than local accesses to that TLM block it means it has to be migrated to the tile with the highest remote accesses. Then it is determined whether there is free space in the TLM of the tile to which the TLM block is to be migrated. If there is free space, a migration command is send to L2 Cache.—Stats module. The migrate command is split to two commands,



Figure 3.1: Diagram showing approach of the solution



Figure 3.2: Flowchart showing process inside cache\_stats module



Figure 3.3: Flowchart showing how the free address space in TLM is calculated

first reading data from the location from where data has to be migrated and then writing data at the new location. Once, the data is read a invalidation command is sent for that TLM Block/Cache Line(s) and the vector address table is updated. However, if there is no free space the block with the least number of local accesses is found in the TLM and that metric is compared with the remote accesses of the TLM block to be migrated. If the remote accesses metric is higher than the local accesses of the block with least number of local accesses a migration command is send to the L2 Cache.—Stats module for this block i.e this block is migrated back to the DDR and free space is made for the incoming TLM block. Now with free space in the TLM a migration command is send to the L2 Cache.—Stats module for the block to be migrated.



Figure 3.4: Flowchart showing process inside central TLM\_STATS module

# 4 Evaluation

# 5 Conclusion and Outlook

## **Bibliography**

- [1] D. Burger C. Kim and S. W. Keckler. An adaptive, non-uniform cache structure for wire-delay dominated on-chip caches. International Conference on Architectural Support for Programming Languages and Operating Systems, 2002.
- [2] R. Azimi D. Tam and M. Stumm. Thread clustering: Sharing-aware scheduling on smp-cmp-smt multiprocessors. Proceedings of the 2nd ACM SIGOPS/EuroSys European Conference on Computer Systems, 2007.
- [3] P. Navaux E. Rodrigues, F. Madruga and J. Panetta. Multi-core aware process mapping and its impact on communication overhead of parallel applications. IEEE Symposium on Computers and Communications, 2009.
- [4] C. Fensch and M. Cintra. An os-based alternative to full hardware coherence on tiled cmps. International Symposium on High Performance Computer Architecture, 2008.
- [5] Ankit Kalbande. Hardware support for configurable cache-coherency in tiled many-core architectures, 2015.
- [6] R. Koppler. Geometry-aided rectilinear partitioning of unstructured meshes. Lecture Notes in Computer Science, 1999.
- [7] H.U. Heiss F.L Madrunga E. R. Rodrigues M.A.Y. Alves M. Diener, J. Schneider and P.O.A Navaux. Evaluating thread placement based on memory access patterns for multi-core processors. 12th IEEE International Conference on High Performance Computing and Communications, 2010.
- [8] P. Tsai N. Beckmann and D. Sanchez. Scaling distributed cache hierarchies through computation and data co-scheduling. Proceedings of the 21st International Symposium on High Performance Computer Architecture (HPCA), 2015.
- [9] B. Falsafi N. Hardavellas, M. Ferdman and A. Ailamaki. Reactive nuca: Near-optimal block placement and replication in distributed caches. International Symposium on Computer Architecture, 2009.
- [10] F. Hijaz Q. Shi and O. Khan. Towards efficient dynamic data placement in noc-based multicores. IEEE 31st International Conference on Computer Design (ICCD), 2013.

#### Bibliography

- [11] Sven Rheindt. inetworkadapter documenation, 2016.
- [12] Christoph Scheurich and Michel Dubois. Dynamic page migration in multiprocessors with distributed global memory. IEEE Transactions on Computers, 1989.
- [13] M. Zhang and K. Asanovic. Victim replication: Maximizing capacity while hiding wire delay in tiled chip multiprocessors. International Symposium on Computer Architecture, 2005.

## Confirmation

| Herewith I   | , Iffat | Brekhna,   | confirm  | that I  | indeper  | ndently | prepared  | this w | ork.  | No   |
|--------------|---------|------------|----------|---------|----------|---------|-----------|--------|-------|------|
| further refe | erences | or auxilia | ary mear | is exce | ot those | declare | d in this | docum  | ent l | have |
| been used.   |         |            |          |         |          |         |           |        |       |      |

| Munich, May 31, 2018 |
|----------------------|
|                      |
|                      |
| Iffat Brekhna        |