THERE'S BEEN A LOT OF CONFUSION OVER 1024 VS 1000, KBYTE VS KBIT, AND THE CAPITALIZATION FOR EACH.

HERE, AT LAST, IS A SINGLE, DEFINITIVE STANDARD:

| SYMBOL | NAME                          | SIZE                        | NOTES                                                   |
|--------|-------------------------------|-----------------------------|---------------------------------------------------------|
| kB     | KILOBYTE                      | 1024 BYTES OR<br>1000 BYTES | 1000 BYTES DURING LEAP<br>YEARS, 1024 OTHERWISE         |
| KB     | KELLY-BOOTLE<br>STANDARD UNIT | 1012 BYTES                  | COMPROMISE BETWEEN<br>1000 AND 1024 BYTES               |
| ΚīΒ    | IMAGINARY<br>KILOBYTE         | 1024 J-7 BYTES              | USED IN QUANTUM<br>COMPUTING                            |
| kЬ     | INTEL<br>KILOBYTE             | 1023.937528<br>BYTES        | CALCULATED ON<br>PENTIUM F.P.U.                         |
| Кь     | DRIVEMAKER'S<br>KILOBYTE      | CURRENTLY<br>908 BYTES      | SHRINKS BY 4 BYTES EACH YEAR<br>FOR MARKETING REASONS   |
| KBa    | BAKER'S<br>KILOBYTE           | 1152 BYTES                  | 9 BITS TO THE BYTE SINCE<br>YOU'RE SUCH A GOOD CUSTOMER |

xkcd

### Exam 2



High: 97 Low: 10 Average 60.4

### Roadmap to end of semester

- Project 4 Friday 12/6 (Due tonight at 11:59 w/ 3 slip days)
- Homework 7 Tuesday 12/7 (Tomorrow)
- Final Exam Monday 12/16 10:30 am 12:30 pm
   make sure you don't have a conflict...

- Virtual Memory
  - Physically Addressed & Virtually Addressed
  - Hierarchical Page Tables

- Hard Drives
  - Overview
  - Access Time

General Review

Virtual Memory

Concepts

Physical Addresses are in?

Virtual Addresses are in?

What does the TLB hold?

Virtual Memory

Concepts

Physical Addresses are in?

Hardware

Virtual Addresses are in?

Software

What does the TLB hold?

**Physical Page Numbers** 

Caches

Problem:

Where do we put the cache in a VM system?





#### Caches

### Performance Problem

|             | Hit Rate | Access Time      |
|-------------|----------|------------------|
| TLB         | 99%      | 1 cycle          |
| Cache       | 90%      | 1 cycle          |
| Main Memory | 99.99%   | 100 cycles       |
| Disk        | 100%     | 1,000,000 cycles |

Find memory latency for virtually addressed and physically addressed systems.

### Caches





### **Hierarchical Page Tables**

32-bit virtual addresses

Page Size: 8kB

Page Entry Size: 8B

How many levels of page tables must there be?

Where do each of the address bits go?

### Hierarchical Page Tables

32-bit virtual addresses

Page Size: 8kB

Page Entry Size: 8B

How many levels of page tables must there be?

2 levels

Where do each of the address bits go?

10-bit superpage table, 9-bit subpage table, 13-bit page offset



### Hard Drive Disk

Picture of one side of a platter

A - Sector

B - Track



#### Hard Drive Disk

#### **Access Time**

- Seek Time Moving to correct track
- Rotational Delay Waiting for correct sector
- Transfer Time Reading data from disk
- Wait Time & Controller Overhead Additional delays

Is Random Access or Sequential Access better?

#### Hard Drive Disk

#### **Access Time**

5400 RPM

2 kB Sectors

512 Sectors per Track

8 ms Seek Time

No overhead

What is the time to access one sector?

**Exam Review** 

There will be two exam review sessions

Thursday, 4-6 pm, Chrysler 220

Sunday, 1-3 pm, Chrysler 220

### **Exam Review**

- How does C work?
- LC2K Instructions



#### **Exam Review**

- ARM Addressing
- Struct Data Layout
- Conditional Assembly



#### **Exam Review**

- Caller / Callee Saved Registers
- Memory Layout
- Linking & Object Files



#### **Exam Review**



- Floating Point
- Finite State Machines
- Combinational Logic
- Sequential Logic



**Exam Review** 

Discussion 5

Single Cycle Datapath

### **LC2Kx Datapath Implementation**



### **Exam Review**

### Discussion 6

Multi Cycle Datapath





### **Exam Review**

- Pipelined Processor
- Data Hazards



### **Exam Review**

- Control Hazards
- Branch Prediction



Discussion 9

Caches



#### **Exam Review**

#### Discussion 10

Exam Review

#### Discussion 11

Virtual Memory

- Virtual Memory
- Disks