

**SMBC** 

### Exam 2

Solutions posted online

- Will be returned in next discussion (12/9)
  - Grades hopefully up on CTools earlier

## Roadmap to end of semester

- Homework 7 Thursday 12/5
- Project 4 Friday 12/6
- Final Exam Monday 12/16 10:30 am 12:30 pm make sure you don't have a conflict...

- Project 4
  - Overview
  - Tips
  - Example

- Virtual Memory
  - Motivation
  - Page Tables
  - Translation Lookaside Buffer
  - Hierarchical Page Table

Project 4

Start from correct P1 code

- remove printstate()
- add printaction()

What are the three times you access memory?

Project 4

Start from correct P1 code

- remove printstate()
- add printaction()

What are the three times you access memory? LW, SW, and Fetch

Project 4

Implement an arbitrary cache

- 2D array of structs, perhaps

Possible Function Prototypes:

- int load(int address)
- void store(int address, int data)

#### Project 4

```
[0-3] from the memory to the cache ← Cache Miss
                 [0-0] from the cache to the processor ← Fetch
                 [4-7] from the memory to the cache ← Cache Miss
                 [6-6] from the processor to the cache ← SW
SW 0 1 6
                 [1-1] from the cache to the processor ← Fetch
lw 0 1 23
                 [4-7] from the cache to the memory \leftarrow Eviction (dirty)
lw 0
      1 30
                 [20-23] from the memory to the cache ← Cache Miss
                 [23-23] from the cache to the processor ← LW
halt
                 [2-2] from the cache to the processor← Fetch
                 [20-23] from the cache to nowhere ← Eviction (clean)
                 [28-31] from the memory to the cache Cache Miss
                 [30-30] from the cache to the processor ← LW
                 [3-3] from the cache to the processor← Fetch
```

**Virtual Memory** 

Virtual Addresses map to Physical Addresses

Software sees:

Hardware sees:

**Virtual Memory** 

Virtual Addresses map to Physical Addresses

Software sees:

Virtual Addresses

Hardware sees:

**Physical Addresses** 













Virtual Memory

Motivation - Efficiency

This wouldn't happen if we could split up programs into smaller chunks

0x0Program 3 **Wasted Space** Program 2 **Wasted Space OxFF** 

**Address Space** 

### Virtual Memory

#### Motivation - Size





**Virtual Memory** 

**Motivation - Size** 

Programs bigger than main memory simply can't be run?

How do I play Civ 5 then? (6.98 GB)



**Virtual Memory** 

**Address Space** 

**Motivation - Security** 

Program 1 (Operating System)

Program 2 (Written by you)

0x0Program 1 Program 2 **OxFF** 





#### Virtual Memory

#### Solution:

Program is split into smaller chunks (pages)
Virtual Addresses map to where page is actually stored
Could be Main Memory or Disk

Memory acts like a cache for the disk



#### Virtual Memory

#### Motivation - Size

Program 1 (1/4)

Program 1 (2/4)

Program 1 (3/4)

Program 1 (4/4)

#### **Address Space**

Program 1 (1/4)

Program 1 (2/4)

Program 1 (3/4)

0x0

0xFF

#### Virtual Memory

#### Motivation - Size

Program 1 (1/4)

Program 1 (2/4)

Program 1 (3/4)

Program 1 (4/4)

#### **Address Space**

Program 1 (1/4)

Program 1 (4/4)

Program 1 (3/4)

0x0

0xFF

Virtual Memory

We can also protect memory

Check addresses during translation only allow writes from the correct programs

Mark entire pages as read-only

**Virtual Memory** 

Page Table

Data Structure for address translation
Indexed by Virtual Page Number

Each entry has

**Physical Page Number** 

Valid Bit

Dirty Bit

LRU Policy for evictions

Virtual Memory

Page Table is usually stored in Main Memory

What's the problem here?

Virtual Memory

Page Table is usually stored in Main Memory

What's the problem here?

Two memory accesses per memory access

**SUPER SLOW!** 

Virtual Memory

Solution:

Translation Lookaside Buffer (TLB)
special cache for Page Table entries only





#### **Virtual Memory**

#### Hierarchical Page Tables:

Page Table points to locations of other Page Tables Bottom level points to actual Physical Address

Uses much less space on average Uses much more space at worst

### Virtual Memory

