## 1. C.8

[15] <C.5> Construct a table like that shown in Figure C.22 to check for WAW stalls in the RISC V FP pipeline of Figure C.30. Do not consider FP divides.

| Opcode field of ID/EX (ID/EX.IR <sub>05</sub> ) | Opcode field of IF/ID<br>(IF/ID.IR <sub>06</sub> )                 | Matching operand fields                   |  |  |
|-------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------|--|--|
| Load                                            | Register-register ALU, load,<br>store,<br>ALU immediate, or branch | <pre>ID/EX.IR[rd] == IF/ ID.IR[rs1]</pre> |  |  |
| Load                                            | Register-register ALU, or branch                                   | <pre>ID/EX.IR[rd] == IF/ ID.IR[rs2]</pre> |  |  |

**Figure C.22** The logic to detect the need for load interlocks during the ID stage of an instruction requires two comparisons, one for each possible source. Remember that the IF/ID register holds the state of the instruction in ID, which potentially uses the load result, while ID/EX holds the state of the instruction in EX, which is the load instruction.



**Figure C.30** A pipeline that supports multiple outstanding FP operations. The FP multiplier and adder are fully pipelined and have a depth of seven and four stages, respectively. The FP divider is not pipelined, but requires 24 clock cycles to complete. The latency in instructions between the issue of an FP operation and the use of the result of that operation without incurring a RAW stall is determined by the number of cycles spent in the execution stages. For example, the fourth instruction after an FP add can use the result of the FP add. For integer ALU operations, the depth of the execution pipeline is always one and the next instruction can use the results.

## ECE 786 Advanced Computer Architecture: Data Parallel Processors Spring 2023 Huiyang Zhou HW 1

Table 1: Detecting WAW Stalls at the ID Stage

| Opcode field of ID/EX | Opcode field of IF/ID      | Matching operand fields                 |  |  |
|-----------------------|----------------------------|-----------------------------------------|--|--|
| FMUL                  | FADD                       | <pre>ID/EX.IR[rd] == IF/ID.IR[rd]</pre> |  |  |
| (Integer) MUL         | Integer ALU/ ALU immediate | <pre>ID/EX.IR[rd] == IF/ID.IR[rd]</pre> |  |  |
| FADD                  | Load                       | <pre>ID/EX.IR[rd] == IF/ID.IR[rd]</pre> |  |  |
| FMUL                  | Load                       | <pre>ID/EX.IR[rd] == IF/ID.IR[rd]</pre> |  |  |

Answer is in Table 1 above. Essentially, any case where there is a instruction with lower latency in IF/ID than the one in ID/EX will hit a WAW dependency, because the newer instruction in IF/ID can finish earlier than the older one in ID/EX. Thus a stall is needed. The table lists those scenarios. Since enumerating all of the stages is tedious, it's also important to mention that ID/EX also includes the *pipelined registers within the execution unit*.

ECE 786 Advanced Computer Architecture: Data Parallel Processors
Spring 2023 Huiyang Zhou HW 1

## 2. C.9.a

[20/22/22] <C.4, C.6> In this exercise, we will look at how a common vector loop runs on statically and dynamically scheduled versions of the RISC V pipeline. The loop is the so-called DAXPY loop (discussed extensively in Appendix G) and the central operation in Gaussian elimination. The loop implements the vector operation Y = a \* X + Y for a vector of length 100. Here is the MIPS code for the loop:

```
foo:
        fld
               f2, 0(x1)
                             ; load X(i)
        fmul.d f4, f2, f0
                             ; multiply a*X(i)
        fld
               f6, 0(x2)
                               load Y(i)
        fadd.d f6, f4, f6
                               add a*X(i) + Y(i)
               0(x2), f6
        fsd
                               store Y(i)
        addi
               x1, x1, 8
                               increment X index
        addi
               x2, x2, 8
                               increment Y index
               x3, x1, done; test if done
        sltiu
        bnez.
               x3, foo
                              ; loop if not done
```

For parts (a) to (c), assume that integer operations issue and complete in 1 clock cycle (including loads) and that their results are fully bypassed. You will use the FP latencies (only) shown in Figure C.29, but assume that the FP unit is fully pipelined. For scoreboards below, assume that an instruction waiting for a result from another function unit can pass through read operands at the same time the result is written. Also assume that an instruction in WB completing will allow a currently active instruction that is waiting on the same functional unit to issue in the same clock cycle in which the first instruction completes WB.

a. [20]<C.5> For this problem, use the RISCV pipeline of Section C.5 with the pipeline latencies from Figure C.29, but a fully pipelined FP unit, so the initiation interval is 1. Draw a timing diagram, similar to Figure C.32, showing the timing of each instruction's execution. How many clock cycles does each loop iteration take, counting from when the first instruction enters the WB stage to when the last instruction enters the WB stage?

## ECE 786 Advanced Computer Architecture: Data Parallel Processors Spring 2023 Huiyang Zhou HW 1

For this solution, I assumed in-order memory WB. It takes (24 - 4) 20 clock cycles to do one iteration of loop. Stalls also happened before execution in this solution, and since pipeline is fully bypassed, instructions greedily executed once results were available in the pipeline registers. For ALU/EX units, EX/MEM registers are fully bypassed to the next stage. Since 1d has data ready at the end of the cycle in the MEM stage, we bypass MEM/WB registers to the EX stage when needed, instead of EX/MEM. The timing diagram is shown below.

| EX/MEM. The timing diagram is shown below. |               |            |              |              |         |  |  |
|--------------------------------------------|---------------|------------|--------------|--------------|---------|--|--|
| Instruction                                | 1   2   3     | 4   5      | 6   7        | 8            | 9       |  |  |
| 1. fld f2, 0(x1)                           | IF   ID   EX  | MEM   WB   | ĺ            | i i          | Ī       |  |  |
| 2. fmul.d f4, f2, f0                       | IF            | ID   FMUL1 | FMUL2   FMUI | .3   FMUL4   | FMUL5   |  |  |
| 3. fld f6, $0(x2)$                         | 1 1 1 1       | IF   ID    | 1            | 1 1          | 1       |  |  |
| 4. fadd.d f6, f4, f6                       | 1 1 1 1       | IF         | 1            | 1 1          | 1       |  |  |
| 5. fsd 0(x2), f6                           |               | 1 1        | 1            | 1 1          | I       |  |  |
| 6. addi x1, x1, 8                          | 1 1 1         | 1 1        | 1            | 1 1          | 1       |  |  |
| 7. addi x2, x2, 8                          | 1 1 1         | 1 1        | 1            | 1 1          | 1       |  |  |
| 8. sltiu x3, x1, done                      |               | 1 1        | 1            |              | 1       |  |  |
| 9. bnez x3, foo                            |               | 1 1        | 1            | I I          | I       |  |  |
|                                            |               |            |              |              |         |  |  |
| T.,                                        | L 40 L 44     | L 40 L 40  |              | 1.40         | 1 47 1  |  |  |
| Instruction                                | 10   11       | 12   13    | 14   15      | 16           | 17      |  |  |
| 1. fld f2, 0(x1) 2. fmul.d f4, f2, f0      | FMUL6   FMUL7 | MEM   WB   | 1 1          | l<br>I       | 1 1     |  |  |
| 3. fld f6, 0(x2)                           | FMOLO   FMOL1 | EX   MEM   | I WB         | i<br>I       |         |  |  |
| 4. fadd.d f6, f4, f6                       | 1 1           | ID         | FADD1   FAI  | DD2   FADD3  | FADD4   |  |  |
| 5. fsd 0(x2), f6                           | 1 1           | IF         | ID           | /DZ   1 NDDO | I NDD I |  |  |
| 6. addi x1, x1, 8                          | i i           |            | IF           | i            | i il    |  |  |
| 7. addi x2, x2, 8                          | i i           | i i        | i i          | i            | i il    |  |  |
| 8. sltiu x3, x1, done                      | i i           | i i        | i i          | i            | i i     |  |  |
| 9. bnez x3, foo                            |               | 1          | 1            | 1            | 1       |  |  |
|                                            |               |            |              |              |         |  |  |
| Instruction                                | 18   19   20  | 21   22    | 23   24      |              |         |  |  |
| 1. fld f2, 0(x1)                           |               | 1 1        | 1 1          |              |         |  |  |
| 2. fmul.d f4, f2, f0                       |               |            | 1 1          |              |         |  |  |
| 3. fld f6, $0(x2)$                         |               | 1 1        |              |              |         |  |  |
| 4. fadd.d f6, f4, f6                       | MEM   WB      | 1 1        |              |              |         |  |  |
| 5. fsd $0(x2)$ , f6                        | EX            |            |              |              |         |  |  |
| 6. addi x1, x1, 8                          | ID            |            |              |              |         |  |  |
| 7. addi x2, x2, 8                          | IF   ID   EX  |            |              |              |         |  |  |
| 8. sltiu x3, x1, done                      | IF   ID       |            | WB           |              |         |  |  |
| 9. bnez x3, foo                            |               | ID   EX    | MEM   WB     |              |         |  |  |