# Program Assignment 2: GPGPU-Sim

#### Brian Park

North Carolina State University, Computer Engineering 786

March 2023

#### 1 Task 1: Instruction Semantic

For this task, I chased down where possible the add instruction would be implemented instructions.cc. There were two possible options: add\_impl and addp\_impl. It seems like the p version was predicate version, so I tried modifying add\_impl and it worked. It was pretty simple to modify based on the information I knew, so it's only a one line change. I only modified the FP32 instructions to do power.

On line 1061:

```
void add_impl(const ptx_instruction *pI, ptx_thread_info *thread) {
    // data.f32 = src1_data.f32 + src2_data.f32;
    data.f32 = pow(src1_data.f32, src2_data.f32);
}
diff --git a/src/cuda-sim/instructions.cc b/src/cuda-sim/instructions.cc
index 8936fa8..dfa599b 100644
--- a/src/cuda-sim/instructions.cc
+++ b/src/cuda-sim/instructions.cc
@ -967,7 +967,7 @ void addp_impl(const ptx_instruction *pI, ptx_thread_info *thread) {
       data.f16 = src1_data.f16 + src2_data.f16;
       break; // assert(0); break;
     case F32_TYPE:
       data.f32 = src1_data.f32 + src2_data.f32;
       data.f32 = src1_data.f32 + src2_data.f32 + src2_data.f32;
       break;
     case F64_TYPE:
     case FF64_TYPE:
@Q -1058,7 +1058,7 @Q void add_impl(const ptx_instruction *pI, ptx_thread_info *thread) {
       data.f16 = src1_data.f16 + src2_data.f16;
       break; // assert(0); break;
     case F32_TYPE:
       data.f32 = src1_data.f32 + src2_data.f32;
       data.f32 = pow(src1_data.f32, src2_data.f32);
       break;
     case F64_TYPE:
     case FF64_TYPE:
```

# 2 Task 2: Benchmark Performance Study

Note that the argument -gpgpu\_max\_insn 100000000 was added to gpgpusim.config to limit the number of instructions. Also, for tasks 3 and 4 use SM6\_TITANX configs.



Here, we measure IPC. This indicates a higher number is better. The IPCs are abnormally high. Trusting the output of GPGPU-Sim, the only conclusion for this high IPC must be that the instructions must be decoupled per SM to give such a high IPC (instructions are aggregated across multiple SMs and divided by total number of cycles for one SM).

Assuming that SM7 TitanV is a succeeding generation of SM6 TitanX microacrchitecture (based on the naming), we see that it outperforms SM6 TitanX on BFS, LIB, NN, and NQU. Only LPS is where SM6 is better, but only by a little bit.

### 3 Task 3: Branch Instructions and Divergence

The total number of instructions that were conditional branches turned out to be 31900 instructions, while the number of those which diverged is 19604. That means 61.45% of the branches incurs divergence, showing that maybe this code is not optimal for GPU or needs to be carefully performance tuned in software for optimal performance.

For sanity check, I ran this on vectorAdd.cu, and I get only 0 conditional branches with no divergence. That sounds correct, as there are no conditional branches in vector addition and no divergence. Although there is an if (tid < n) statement, it probably is optimized out of the compiler.

The code changed in simulator is pretty straightforward, by modifying scheduler\_unit::cycle(), I can insert conditional statements that checks the active mask whether it is set to 0xffffffff or not and whether or not the instruction to be executed is a branch instruction. Because we know warp size is 32, the active mask 0xffffffff indicates that all the threads are active and there is no divergence. Thus, if the condition is not met, then there is a diverence. The code is shown below:

To clarify, the results can be reproduced and counters are printed as:

```
./ispass-2009-LPS > result.txt
```

```
cat result.txt | grep conditional
>>>
conditional_branch_instr = 31900
conditional_branch_instr_diverged = 19604
```

### 4 Task 4: Memory Access Space

There are 448400 global memory accesses and 448400 local memory accesses. This aligns with what is already outputted in gpgpu\_n\_mem\_read\_global + gpgpu\_n\_mem\_write\_global and gpgpu\_n\_mem\_read\_local + gpgpu\_n\_mem\_write\_local. Global and local memory accesses being the same shows that there is no cache reuse of the L1 or local memory.

The code modified is in ldst\_unit::memory\_cycle

```
bool ldst_unit::memory_cycle(warp_inst_t &inst,
                             mem_stage_stall_type &stall_reason,
                             mem_stage_access_type &access_type) {
    } else if (inst.space.is_global()) { // global memory access
    // skip L1 cache if the option is enabled
   m_stats->global_memory_accesses++;
    if (m_core->get_config()->gmem_skip_L1D && (CACHE_L1 != inst.cache_op))
      bypassL1D = true;
  }
  if (bypassL1D) {
    m_stats->local_memory_accesses++;
  }
}
   To clarify, the results can be reproduced and counters are printed as:
./ispass-2009-LPS > result.txt
cat result.txt | grep memory_accesses
global_memory_accesses = 448400
local_memory_accesses = 448400
```