AN OVERVIEW

The 780

The Lynx uses a 280 microprocessor which was originally designed by Zilog, Inc., but today it is 'second sourced' by Mostck, Sharp, SGS ATES, and others. It is very popular chip, both for home and business computers, and for industrial control applications because it has a powerful instruction set which includes all the instructions offered by a popular earlier microprocessor, the Intel 8080, and so can run its software, which includes PDA.

The Lynx makes provision for you to experiment with machine code, both from the familiar world of Basic and through the Machine Code Monitor. But remember that when you program in Basic the operating system protects you from crashing the computer — by detecting errors and displaying warnings. When you program in machine code the 280 will obey your instructions without question; if program crashes you will probably have to start again — by resetting with the [BREAK] key (see Chapter 19) or by switching the Lynx off and on again.

But a crash is not as terrible as it sounds: microprocessors do not know how to read a keyboard, put characters on a screen, and so on, they can only do so by following a precise sequence of instructions. If you interfere with the flow of these instructions, the computer will not be able to carry out normal operations and will seem to crash, but inside, the hardware will still be executing your instructions.

If you want to experiment with machine code, you will need to know some of the principles of Lynx hardware — so read the rest of this chapter — and you will need a 280 programming manual (details of two popular books are given in Chapter 16). Then you can refer to the sections describing CODE statements in Basic programs and the Machine Code Monitor (see Chapter 17).

The 6845 Cathode Ray Tube Controller

The 6845 was originally designed by Motorola, and is now second sourced by Hitachi, Synettek and others. Its function is much simpler than the 280, since it is essentially a collection of counters. But if, for example, you want to adjust the format of the screen, or alter scrolling, you need to know how it works.

The 6845 can be described as a Programmable Address Sequencer. It 'counts' its way through video memory, from top to bottom, selecting each byte of data in turn and sending it to the TV or monitor (both Cathode Ray Tubes devices) where the Cathode Ray (electron beam) sweeps cross the screen at high speed depositing the data from the video memory onto the screen. The 6845 and the electron beam are synchronised together, with the 6845 in control. For more about the 6845, see later in this Chapter.

1

I

1

High Resolution Video

The Lynx has a high resolution hit mapped colour display. Bit rapped simply means that each point on the screen corresponds to a bit in video memory; more precisely, each point has three primary colours associated with it, red, blue and green, and each of these is either set on or off according to the value of a bit in video memory. Some computers do not have bit mapped screens because many users are satisfied with a text display. Moreover, high resolution takes up a lot of memory. If the computer stores its picture of the screen as ASUI values — which character number is displayed in which character position—and generates the picture of the character from special hardware, the screen requires much less memory. But unfortunately, it is very difficult to draw a straight line, a circle, or to rediffine characters on this sort of screen. The Lynx is able to display not only text but also sophisticated graphics.

To see how the Lynx handles its screen, let's look at the hardware and software processes involved in displaying a single dot.

The screen memory is arranged with each byte of video memory appearing as a horizontal row of eight bits on the screen. Writing one dot must not change the other seven pixels (bits) in the screen byte, so we need a read-modify-write operation; and this must be done for up to 3 colours. A further complication is that the 280 can't access the the screen memory whilst the 8845 is accessing it without interfering with the display, so it must be synchronised with the line and frame blanking periods when the electron beam is flying back to start a new line or new frame and normal scanning is suspended.

The procedure for writing a character is equivalent to writing several dots. Accessing the screen via machine code or ROM routines is covered in detail later in this chapter. (See also Chapter 14 for a description of the Basic commands available for controlling the screen).

+

H

Bank Switching

H

I

The Lynx can be expanded to 192K or 256K of RAM, together with up to 40K of ROM including external ROM. But the 280 can only address a total of 64K of memory. 'Bank witching' is a technique which allows it to address more --theoretically, as much as you need. It requires special hardware built around the 280 and software to drive it. In this section we'll explore the concepts involved in bank switching -- we'll look at the details later!

Normally, in a single bank system, the 280 is kept busy scanning the keyboard, writing to the screen and executing programs. This also happens in the Lynx, except when you want to access the screen. The screen memory is not in this "normal" bank -- the Lynx screen can use up to 128K, so it has to have 2 dedicated banks.

The video banks are a bit like a parallel world -- you can't peek and poke for them, you have to find the switch that let's you pass through into them. The 280 can throw the switch by writing to a port. But remember that the 280 is continually moving through memory in an orderly manner, executing instructions one after another. If you switch banks, all the addresses it manipulates now refer to a different block of physical memory (the parallel world). It is not

directly aware of the hank switch, but it must still recieve the correct sequence of instructions to maintain control of the computer. So program flow must carry on across the boundary: before you switch banks you must place executable code into the target bank plus a mechanism for retuining to the normal bank again. You need to be careful!

because each bank can be seperately read and write enabled you can be fetching instructions from one bank whilst you are writing to another. You can pass a large block of code to a bank, then execute it by transferring control to that bank when you're ready.

One complication is that is that the ROM bank (bank O) can be simultaneously read enabled with another bank — this is ordinarily not possible since the two banks would conflict — and takes priority over the other bank for all addresses from

0000H to SFFFH

and also

COOOH to DFFFH if XROMI (external ROM) is present

and

E000H to FFFFH if XROMI is present.

This means that Basic need not concern itself with bank switching except when it is accessing the screen. A bank of RON enabled alone is of little use since even for the smallest programs you usually need some RAM.

Input/Output and System expansion

The Lynx allows for "general purpose" expansion via the forty-way connector at the back. You can attach peripherals such as parallel printer, joystick and disk drives using special expansion packs. These can be ganged together, to a maximum of 3 packs -- limited by the Lynx power supply which is not rated to drive more.

There is provision for up to 16K of external ROM and also a fourth memory bank of up to 64K which would allow the Lynx to run CP/Mt -- an enhanced version of CP/Ms.

The forty-way connector gives you access to all the main internal bus signals (data, address and control) so you can attach home made hardware -- the electrical details are given later in the chapter,

A number of dedicated I/O signals are provided via the DIN sockets  $\ \ --$  full electrical details are given later.

The cassette socket allows you record and replay Basic programs, blocks of memory and blocks of data store. It also provides a high level analogue output

· 4

The RGR socket lets you use a colour relitor display (nd provides the signals for a Peritel display).

models

on French

The serial socket provides serial data channels, both in and out, togather with handshake in both directions. It can be used with many different band rates and transmitting formats, allowing you to communicate with the majority of 'RS232' type devices and other Lynxes (see Chapter 13).

The light pen socket offers 3 useful signals: light pen: a composite vibousignal, to drive black and white monitor; and an analogue to digital input.

Finally there is a UHF output suitable for running domestic colour or black and white  ${\rm TV}$ . In some countries this may be  ${\rm VHF}$  output.

The Lynx offers several different memory options. The following table summarises their different specifications:

|                | MCEP   | MCEP VINEA | 1                  |            |
|----------------|--------|------------|--------------------|------------|
| LYNX           | MEMORY | MEMORY     | VIDEO<br>REOLUTION | CAPASILITY |
| 48K            | 16K    | 32K        | 952×957            | No         |
| 64K            | 32K    | 32K        | 256×256            | No         |
| 96K            | GK     | 32K        | 957×957            | No         |
| 128K           | GAK    | 64K        | 512×256            | yes        |
| 192Kcp/m+ 128K | 128K   | 6AK        | 64K 512×256        | YES        |
| 192K WHM       | 64K    | 128K       | 128K 512x512       | YES        |
| 256K           | 188K   |            | 128K 512x512       | YES        |
|                |        |            |                    |            |

All graphics commands in Basic are compatible with the different screen resolutions.

HARDWARE FEATURES IN DETAIL

•

WAIT states

.

WAIT states slow down the operation of the machine. The 280 is continually executing one machine cycle after another; normally each machine cycle involves a transaction (read or write) between the microprocessor and either memory or an 1/0 device. Each device (memory or 1/0) external to the 280 has a specified access time. If this time is not met the device may not operate correctly.

WAIT states are inserted by the hardware to lengthen certain machine cycles so that the timings are met. Each machine cycle is measured in 't states' --

Ξ

진

there may be 3, 4, 5 or 6 depending on the type of instruction. One t state lasts on sixth of microsecond. A WAII state is an extra t state added to the normal number.

If you know where t states have been added, and how many, you can work out the length of each machine cycle and time a program precisely.

the following table summarises the rules governing MAFF states. The example shows how to predict where extra f states will occur.

| Description                  | 2               | Effect             |
|------------------------------|-----------------|--------------------|
| XROM READ                    | M1 cycles       | TWO extra t stated |
| ALL OTHER                    | M1 cycles       | one extra tstartc  |
| BANKÓ ENABLED<br>MEMORY READ | M2,3,4,5 cycles | ONE extra t stant  |
| ANY                          | T/O CYCLES      | ONE extra t start  |
| ANY OTHER                    | CYCLE           | No extra t start   |

An XROM read cycle is a memory read from bank  $\boldsymbol{0}$  external ROM -- addresses COOOH to FFFFH.

An NI cycle is any machine cycle where the machine brings the  $\overline{\rm MI}$  signal (280 pin 27) low -- enables it. This comprises op-code fetches (note that some instructions have a two byte op-code, each byte requiring an NI cycle) and the interrupt acknowledge cycles (maskable and non-maskable).

An I/O cycle is any machine cycle that reads from or writes to a port. Note that the WAIT STATE added here is additional to the one the 280 always inserts into I/O operations.

#### WAIT STATE example

Assume that the bank switch contains 00H nd so both bank 0 ROM and bank 1 RAM are accessible, also suppose that there is external ROM present from E000H to FFFFH.

| CASE 1                                           |  |
|--------------------------------------------------|--|
| LD(HL),A<br>M1 fetch opcode<br>N2 send A to (HL) |  |
| E8FE                                             |  |

E900 JP (7530) ;ju M1 ferch opcode CAS

; jump out of XROM into RAM CASE 1

|                                                             |                                              | switch out bank O<br>ASE 2<br>ASE 3<br>ASE 4                                    |                                                                                           |
|-------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| CASE 3                                                      | CASE 2<br>CASE 3                             | switch<br>CASE 2<br>CASE 3<br>CASE 4                                            | CASE 2<br>CASE 2<br>CASE 5<br>CASE 5                                                      |
| M2 fetch first address hyto<br>M3 fetch second address hyto | LD A,<br>MI fetch opcode<br>M2 fetch operand | OUT(82),A<br>Ml fetch opcode<br>M2 fetch port address<br>M3 output byte to port | RLC(HL) M1 fetch first opcode byte M1 fetch second opcode byte M2 fetch (HL) M3 send (HL) |
|                                                             | 7530                                         | 7532                                                                            | 7535                                                                                      |

#### INTERRUPTS

A 280 program can be interrupted so that it can respond quickly to unpredictable or infrequent events. There are two types of interrupt --maskable and non-maskable. Two seperate pins on the 280 recieve the different signals:  $\overline{\rm INT}$  (pin 16) recieves the maskable and  $\overline{\rm NMI}$  (pin 17) the non-maskable. These are brought out of the forty-way expansion connector pins 23 (maskable) and 22 (non-maskable). Both interrupts are used by the Lynx itself, you can still use them yourself.

The maskable interrupt pin of the microprocessor can be activated either by the [BREAK] key (for as long as it's pressed) or by the CURSOR signal from the 6845 (pin 19). The CURSOR output is a programmable signal normally intended to generate a visible cursor on a monitor screen, using extra hardware which brightens or inverts the video signal at the appropriate point. But the Lynx the frame blanking period.

When you switch the machine on, the 6845 is initialised to generate the desired picture format and the CURSOR signal is programmed to activate briefly (0.66 us) at the very bottom right hand corner of the screen, just before the beginning of the frame blanking period. This signal is "stretched" so it's easier to detect (40 us +- 8 us) and can be used to divert the microprocessor to updating the screen at a time when the picture will not be corrupted (no snow!).

The computer needs to detect the difference between a CURSOR interrupt and a [BREAK] interrupt. This is possible because the CURSOR signal is brief, whilst the [BREAK] key is held down for a long time (in computer terms).

You can use the maskable interrupt with external equipment since the CURSOR signal can be turned off by reprogramming the 6845 (see the following section). The [BREAK] key cannot be disabled.

| NOR/       | NORMAL 6845 REGISTER VALMES | ES        |
|------------|-----------------------------|-----------|
| RØ         | Horizontal total            | 5F Mx     |
| 잒          | Horizantal displayed        | 46 hex    |
| 22         | Hanzantal Sync patition     | 4c hax    |
| <b>K</b> 3 | Horizantal syncimien        | 37 hex    |
| <b>季</b>   | Vertical total              | 46 kex    |
| 83         | Vertical total adjust       | 1C hex    |
| 8          | Vertical displayed          | 3F hex    |
| Ø          | Vertical sync partion       | 44 hex    |
| 82         | Interface itskew            | DD hex    |
| \$         | Chanacter raster count      | 63 hex    |
| S<br>S     | Gustor start raster address | / 03 hex  |
| 17         | Consor and raster address   | , \$ hux  |
| R12,13     | Start address               | 00,40 hx  |
| R14,15     | Consor address              | OF, FF MX |
| R16,17     |                             |           |

R. J

The non-maskable interrupt pin of the 280 has only one internal use on the Lynx -- single stepping. The single step feature of the Lynx monitor (see Chapter 17) allows you to execute a program one instruction at a time. The hardware, being activated by an input from port 84 causes a non-maskable interrupt an exact number of instructions later, returning control to the monitor, which displays the new register values. When it's not being used for single stepping, the non-maskable interrupt can be used via the forty-way expansion port.

If you want to experiment and substitute your own interrupt routines, it's easy to trace the ordinary program flow to the system interrupt handlers, and redirect it to your own routines, since they're both vectored through RAM calls. Note that you should select only maskable interrupt mode 1, the other two modes are not supported by the hardware.

# Programming the Lynx's 6845

H

7

The 6845 has seventeen internal registers. When you switch the Lynx on, one of the first things the Operating System Software does is initialise the 6845. If this is not done correctly the picture will not be stable.

The essence of TV or monitor display is timing. The picture is redrawn exactly 50 times a second, each line on the screen is scanned in 64us, each individual pixel is present for one twelfth of a micro second. The display device (TV or monitor) needs information in a video signal to distinguish successive lines of picture data (a line SYNC), and to indicate the end of the whole frame (a frame SYNC). These signals trigger the flyback of the electron beam to the start of a new line or frame. The 6845 provides the majority of these timing signals.

Let's look at some of the internal structures of the IC. For example, Register I is the "horizontal displayed" register and works like this: it contains the number of bytes to be displayed along one scan line. Associated with it is a counter register which starts with a value of zero at the beginning of a line, then increments each time a byte is sent to the screen. (This register is 'invisible' to the programmer). The two registers have their contents combined by a device called a comparator which detects when the registers have the same value -- when 32 bytes have been displayed -- and turns the display off.



The other parts of the IC use similar mechanisms: the 6845 is really nothing more than a series of counters. We'll now look at each of its registers in II5

Lurn -- read the section as a whole because important points are covered where appropriate. Remember that the 684a7 is byte-oriented it is not aware of individual pixels, which are clocked out by special hardware.

RO Horizontal Jotal

RO stores the total number of byte periods in one scan.

To work out the value, take the number of bytes displayed, and add the number that could be displayed up to the end of the next line, while the electron beam is turned off, then subtract one from the total, une byte is displayed every 2/3 us; TVs and mentions are designed to have a line scan time of 64 us, so RO is initialised to 42 decimal or 2A hex, Changing this value is not recommended because it would interfere with correct TV or mention operation.

Rl Horizontal Displayed

Rl stores the number of displayed byte periods in one horizontal line,

The 128K Lynx normally displays 64 bytes across the screen, so this register is initialised with 64 decimal or 40 hex. Changing the value will affect the width of the screen displayed and disrupt the normal picture, causing a skewing of successive character lines. This skewing happens because supposing you reduce RI to 63, for example -- the character which was at the mounts up as it moves down the screen. Moreover, the skew is based on the 6845s character blocks, which are 4 pixels high (see below).

R2 Horizontal Sync position

The horizontal sync is used by the TV or monitor to trigger the flyback of the electron beam to the start of the next line. This sync is usually placed roughly central in the line blanking period — its position will affect the left-right positioning of the picture. Taking the first displayed byte of the line as number zero, the register holds the number of the byte where the sync is located. The 128K Lynx initialises this to 4C hex.

R3 Horizontal Sync Width

The horizontal sync width can be adjusted in terms of byte periods, to match the specification of the TV or monitor involved, and the duration of the byte period. The 128K lynx initialises this register with 37 hex and unless you're using a non-standard monitor you shouldn't need to change it. A value of zero would remove the sync pulse altogether.

R4 Character Row Total

This register is associated with the total number of horizontal scans in one frame, including those which are not displyed. A frame is displayed every 20 ms, and a scan line takes 64 us, so there are roughly 312 scans. But the 6845 is oriented towards character based displays and in this case its characters are set to 4 scan lines high -- the register is initialised with 46 hex -- not large enough to store 312 -- so the characters have to be more than 2 pixels high. The value chosen had to be a power of 2 so that the video memory 116.

could be adressed in one continuous block.

A value of (M-1) in the register will give total of M character lines por frame. But you shouldn't need to alter the initilisation value.

R5 Vertical Total Adjust

I

This register is needed because R4 is too coarse a way of defining the frame duration -- it must be as close to 50Hz as possible. The adjustment is done in scan line units and put into P4. It is initialised at 10 hex, and adjusting it may result in a poor picture.

R6 Character Row Displayed

I

This register holds the total number of displayed 6845 character rows minus one; the display can only be a multiple of 6845 character rows. The initialisation value of R6 is 3F hex.

R7 Vertical Sync Position

The vertical sync is used by the TV or monitor to trigger the flyback of the electron beam to the top of the screen. It is programmed in multiples of 6845 character rows (the required number minus one) and is initialised to 44 hex which positions the picture centrally on the screen.

R8 Interlace Mode

This is a 2 bit register which selects mode operation and on the 128K Lynx it is initialised to select a non-interlaced display.

An interlaced display is a means of producing a high resolution picture without losing speed, using up too much memory or needing a very expensive monitor. To produce a display with 512 horizontal lines, alternate frames display alternate sets of 256 lines -- in a particular frame only every other line of the picture is displayed.

R9 Maximum Raster Address

1

H

I

H

The 6845 uses characters 4 pixels high but this has no effect on the height of the characters actually displayed since they are under software control. R9 sets the number of scan lines in a character row -- the pixel height of the characters. It is initialised to 3 (one less than the number of scan lines needed. Any adjustments to this register really need to be supported by hardware changes to achieve anything useful.

R10 Cursor Start Raster and R11 Cursor End Raster

The 6845 provides the signal to generate a "hardware cursor" on a display. The Lynx's flashing block cursor is generated by software; and the hardware cursor is used to interrupt the Z80 at the very end of the visible screen, and indicate that frame blanking is about to begin. R10 and R11 select which rows, or bytes, of the 6845 character the cursor is covering generate the cursor signal. The Lynx needs only one interrupt per screen, at the very base of the screen, so both R10 and R11 are set to 3. The upper 3 bits of R10 control

11

curson blinking, but do not apply, so bit 6 is set to zero. If bit 5 is set, the cursor signal will disappear altogether; so you can use 23H to disable cursor interrupts.

#### Ply and El3 Stait Address

This ld bit register determines the memory address from which the first byte on the sament is totched. Soluthing can be restraited via this register; but there is no control over the raster start address, and verticl scrolling is by four pixel increments.

Strictly spenking, this register holds a character address (we'll look at the actual memory address a character occupies later, when we consider the memory map of the video system). The 6845 -- with its "characters" -- was originally designed for use in low resolution displays using a character ROM rather than high resolution display.

Character addresses increase from left to right, and from top to bottom, in much the same way as the screen is scanned, except that a character row contains 4 scan lines. Adding or subtracting 64 from the start address causes a one character line scroll (4 pixels). You can obtain an imperfect form of horizontal scroll by using other values.

### R14 and R15 Cursor Position

The cursor position register holds the address of 6845 character on the screen (see RIO and RII for the special use made of the cursor). The cursor is placed at the bottom right hand corner of the screen on initialisation; R14 is loaded with OF hex and R15 with FF hex.

# R16 and R17 Light Pen Position

The light pen position register is a read only register which will contain the character address of a light pen, providing the necessary electrical connections have been made. Note that this limits the accuracy of a light pen to a rectangle 8 pixels x 4 pixels, although this can be improved with clever software!

## Driving a Bit Mapped Screen

The 128K Lynx has 64K bytes of memory for the display and 64k for User RAM. These occupy two seperate banks and you need to control the bank switch to access video memory. In this section we'll look at the memory map and some examples of how to access the screen using machine code.

In the previous section we saw that the 6845 has characters which are 8 pixels wide and 4 pixels deep. The following diagram illustrates how these chracters cover the screen in 63 rows and 64 columns, and how each of the characters has three colour planes, blue, red and green (together with alternative green, which can be displayed instead of ordinary green -- for more details see Chapter 19.

¥



Note that the start address can be attered, in which case all the rather above will be displaced by the same amount



each. The tollowing diagram shows bow these addresses are mapped to the physical serven. Bote that if you change the 6845 start address, this Will four colour blocks (red, blue, green and alternative green) taking up The screen is further subdivided into individual byte addresses, each of

ms, so is suited to larger transfers of data. Remember that if you don't the end of each visible line and can be used for single byte transfers; frame Planking lasts much longer -- about 3.4 ms -- but occurs only once every 20 synchronise screen accesses you'll get brief 'blackouts' -- tiny black lines kead or write accesses to the sereen should be synchronised to either the line elanging of the frame blanking period. The Banding lasts for about 22 us at -- on the part of the picture currently being drawn. The following examples show how you can read and write bytes during interline access bit of port 80 is used to make the Z80 wait until the next frame this is invisible to the programmer, and is achieved by "bus requesting" the CPU, to suspend operation. The CPU access bit of port 80 is The first example executes code entirely in user RAM. The interline used to give access to the video memory. blanking period; blanking.

# WRITING A BYTE TO THE SCREEN

| HL points into video RAM | ;D holds byte to be written | •               | ;enable write to bank 2, disable bank l |                |              | ••             |             | •••       | ;clear A register | ;disable CPU access | ;reset bank latch |      |
|--------------------------|-----------------------------|-----------------|-----------------------------------------|----------------|--------------|----------------|-------------|-----------|-------------------|---------------------|-------------------|------|
| AB 16 LD HL, 16ABH       | LD D, 7BH                   | LD A, 11000000B | OUT (82H),A                             | LD A,11000000B | OUT (80H), A | LD A,00100000B | OUT (80H),A | LD (HL),D | XOR A             | OUT (80H), A        | OUT (82H),A       | RET  |
| 21 AB 16                 | 16 7B                       | 3E C0           |                                         | 3E 40          | D3 80        | 3E 20          | D3 80       | 7.2       | ΑF                | D3 80               | D3 82             | 60   |
| 8000                     | 8003                        | 8005            | 8007                                    | 8008           | 8008         | 800D           | 800F        | 8010      | 8011              | 8012                | 8014              | 8016 |

The second example is more complex because to read a value from the screen you also have to be reading op-codes (only one bank can be read enabled at a time).

write routine above. Interline synchronisation and CPU access is achieved as before, but the bank switch is now done after these operations because it's The first part copies 5 bytes of code across into the video RAM using the only after you've achieved synchronistion and access that you can fetch opcodes from bank 2 video RAM.

#### READING A BYTE FROM THE SCREEN (uses write byte routine)

| I ;HL poin  |  |
|-------------|--|
| LD HL,804EH |  |
| 21 4E 80    |  |
| 8030        |  |

| ;HL points to code to be moved to video RAM | <pre>;B is loop counter ;D holds byte of code</pre> |
|---------------------------------------------|-----------------------------------------------------|
| . 4Е 80 LD HL,804ЕН                         | 05 LD B, 5H<br>LD D, (HL)                           |
| 3030 21 4                                   | 3033 06 (<br>3035 56                                |

50



| 8039<br>803A<br>803C<br>803E |                 |          |                 |                                    |
|------------------------------|-----------------|----------|-----------------|------------------------------------|
| 803A<br>903C<br>803E         | <b>~</b> ;      |          | INC HE          |                                    |
| 3608                         | 10              | 6.3      | DJNZ F9H        | ; Loop to copy live bytes          |
| RO 3F                        | Ξ               | 08 09 10 | Lb BC, 806off   | ;BC is destination address in used |
| 80.3F                        |                 |          |                 | RAM                                |
|                              | 2.1             | 4E 80    | LD HL, 804EH    | ;III, is source address in video   |
| 6008                         | *               | 3E 40    | L.D A.01010000B |                                    |
| 8044                         | p3              | 80       | OUT (80H),A     | ;set OPU access bit                |
| 30.46                        | :. <del>.</del> | 06       |                 |                                    |
| 81048                        | 113             | 80       | DUT (80H),A     | ;set CPU access bit                |
| 8048                         | 3E              | 0.E      |                 |                                    |
| 8046                         | 1) }            |          | OUT (82H),A     | ;enable read from video, write to  |
|                              |                 |          |                 | user, now fetching opcodes from    |
|                              |                 |          |                 | video                              |
| 804E                         | 7E              |          | LD A, (HL)      | ;read byte from video              |
| 804F                         | 02              |          | LD (BC),A       | ;write byte to user RAM            |
| 8050                         | AF              |          | XOR A           | ; clear A                          |
| 8051                         | D3              | 82       | OUT (82H), A    | ;restore bank latch; now fetching  |
|                              |                 |          |                 | opcodes from user RAM              |
| 8053                         | D3              | 8.0      | OUT (80H), A    | ;reset CPU access                  |
| 8055                         | 60              |          | RET             | ;return                            |

BANK ARCHITECTURE AND CONTROL

The 128K Lynx's bank architecture is shown in the diagram.

Bank 0 is read only and contains the Basic RONs. Bank 1 is roughly divided as shown for Basic, or else can be turned over completely to  ${\rm CP/N}$ . Note that banks 3 and 4 are available for expansion of video and user RAM respectively.

## THE THE THE PARE PARE CORD EDRA

|                       | HOIZHA       | ZEK KAM EXP | FOR N            | ∃78471                                     | ΑVA        | BYNK |  |  |  |  |  |
|-----------------------|--------------|-------------|------------------|--------------------------------------------|------------|------|--|--|--|--|--|
|                       |              | NOIZNA9X3 ( | OR VIDEC         | וראפוב ד                                   | AVA        | BANK |  |  |  |  |  |
| svitve<br>ns          | notha<br>ong | GREEN       |                  | BLNE                                       | β∉ρ        | BANK |  |  |  |  |  |
| IK STORE RAM          |              |             |                  |                                            |            |      |  |  |  |  |  |
| EXTERNAL<br>ROM<br>II |              | 37841IAV    | A TON            |                                            | BASIC KOWS | BANK |  |  |  |  |  |
| EQØØ<br>-FFFF         | -DEEE        | MAP AGAG    | PADORY<br>IEMORY | ØØØ₽<br>================================== | 128K L)    |      |  |  |  |  |  |

123

|                             | ┯    |          | _      |     | -       |   |    |   | _      | ,٧       |     |       |    |                           |                       | 3                                    | ٧                                  |                                 | 2014                      |                                        |                       |                |
|-----------------------------|------|----------|--------|-----|---------|---|----|---|--------|----------|-----|-------|----|---------------------------|-----------------------|--------------------------------------|------------------------------------|---------------------------------|---------------------------|----------------------------------------|-----------------------|----------------|
| Ø86Ø                        | NI   | 1        | Ø      |     |         | Q | 0  | I | ø      | $\phi$ 1 |     |       |    | STER                      | 7                     | $\rightarrow$                        | RETURN                             |                                 | +                         |                                        |                       |                |
| Ø88Ø                        |      | Q        | $\phi$ |     |         | g | 3  | Ø | ø      | $\phi$   | 7   | П     |    |                           | 9                     | ם                                    | 1                                  |                                 | :                         |                                        |                       |                |
| Ø8LØ                        | 7    | Q        | 9      |     |         | ¢ |    | T | T      | τø       | 5   |       | Τ  | Ø                         | d                     | 7                                    | •                                  |                                 | •                         |                                        |                       | 1              |
| Ø89Ø                        | 7    | <u> </u> | Ø      |     |         | Ø | 9  | Ø | t      | TR       | 5   |       | T  | Ь                         | I                     | 0                                    | ۲                                  |                                 | K                         |                                        |                       | 1              |
| Ø85P                        | NI   | Q        | 9      |     |         | g | 9  | ī | ø      | I s      | 8   |       |    | 7                         | 8                     | VI                                   | W                                  |                                 | 2                         |                                        |                       |                |
| Ø8 79                       | NI   |          | Ø      |     |         | Ø |    |   |        | TR       |     |       |    | 9                         | 1                     | Н                                    | 37A9c                              | 7                               | å                         |                                        |                       | ]              |
| Ø88Ø                        | +    | ++       | Ø      | +   | $\perp$ | Ø | +- | - |        | ø        | _   |       |    | ۶                         | K                     | 上                                    | Λ                                  | b                               | 크                         |                                        |                       |                |
| Ø87ø                        | NI   |          | Ø      |     |         | Ø | )  | Ø | T      | Ø        | 4   |       |    | 2                         | Q                     | М                                    | Z                                  | S                               | A                         | CONTROL                                |                       |                |
| 081\$                       | NI   | P        | ø      |     |         | Ø | 3  | I | $\phi$ | 0/2      | 5   |       |    | Σ                         | 1                     | 3                                    | X                                  | Φ                               | )                         |                                        |                       |                |
| 080                         | N    | Ø        | Ø      |     |         | Ø | 3  | Ø | Ø      | ØØ       |     |       | T  | T                         |                       |                                      | SHIFT                              | 1                               | 1                         | ESCAPE                                 | T=1H2                 | KEYBOARD       |
| 78                          | NI   | 7        | Ø      |     |         | ø |    |   |        |          |     |       |    | H/S<br>ZEEJAL             | SERIAL<br>DATA<br>1/1 | CASS.<br>ANALOGME<br>M               |                                    |                                 |                           |                                        | מדסמור                | SERIAL         |
| 48                          | NI   | Ø        | Ţ      |     |         | ø | 5  |   |        |          |     |       |    |                           |                       |                                      |                                    |                                 | 50.5                      |                                        |                       | SLEP<br>SINGLE |
| <i>L</i> 3                  | 71   |          | ī      |     |         | Ø | 5  |   |        |          |     |       |    | $\leftarrow$              |                       | 51ER                                 | REGNS<br>EGNSTE                    | MIDNS K                         | SELE<br>SBY PRE<br>ROM RE | DEFINE<br>DEFINE                       | $\rightarrow$         | CRTC<br>READ   |
| 08                          | TN0  | Ø        | \$     |     |         | ø |    |   |        |          |     |       |    | SPEAKER<br>ACTIVE<br>HIGH | SERIAL<br>H/SONT      | CASSETTE<br>ENABLE<br>ACTIVE<br>HIGH | CASSENE<br>Morbe<br>ACTIVE<br>HIGH | GRV<br>GRV<br>GRV<br>GRV<br>GRV | ACTIVE<br>ACCESS          | 14 TERUNE<br>CONTROL<br>ACTIVE<br>HIGH | SERIAL<br>ATAD<br>ONT | VIDEO          |
| 38                          | INO  | 1        | φ      |     |         | Ø |    |   |        |          |     |       |    | RDENT                     | KDENS                 | KDEP/J                               | KDB10                              | MKENT                           | 73510)                    | MKENS                                  | MKENJ                 | BANK LATCH     |
| <b>₽</b> 8                  | TNO  | Ø        | Ţ      |     |         | ø | 5  |   |        |          |     |       |    | RØ<br>13B                 | T.9                   | 79                                   | SB                                 | B4                              | 85<br>MSB                 |                                        |                       | HJ1AJ A/0      |
| 98                          | TNO  | øΤ       | T      |     |         | Ø | 5  |   |        |          |     |       |    | $\leftarrow$              |                       |                                      |                                    | 703132                          | STER                      | - Regi                                 | $\rightarrow$         |                |
|                             | TNO  |          | 1      |     |         | Ø | 1  |   |        |          |     |       |    | 4                         |                       |                                      |                                    | - ATA                           | 1 ASTZ                    | - מבפו                                 | <del></del>           | CRTC           |
| Convention<br>S257 Add PS25 | ED/E | ØI       | 5      | Σ   | 7       | 9 | 1  | 8 | اط     | 21 11    | 21  | 14 15 | 51 | Ød                        | Ia                    | DZ                                   | DS                                 | D¢                              | 20                        | 90                                     | La                    |                |
|                             |      |          |        | ٠., |         |   |    | - | _+     | di       | ٠., |       |    |                           | <b></b>               |                                      | ·                                  |                                 | ·,                        | ATAO                                   |                       | FUNCTION       |
|                             |      |          |        |     |         |   |    |   |        |          |     |       | _  | 0/                        | <del>/ + -  </del>    | EKNY                                 | INI                                | VNZT                            | 78K                       |                                        |                       |                |

LYNX BE EXTERNAL I/O MAP

| 2 - 11 CO 11 |                        | <del></del>    |            | 7               |            |           |           |             |    |    |             |     | _  |    | _    | <del></del> |           |
|--------------|------------------------|----------------|------------|-----------------|------------|-----------|-----------|-------------|----|----|-------------|-----|----|----|------|-------------|-----------|
| 1            | ATAQ<br>8              | ATAQ<br>T      | ATA0       | ATA 4           | ATAQ<br>\$ | ATAQ<br>E | ATAQ<br>S | ATA 1       | *  | I  | T           | I   | t  | T  | Ţ    | Ø           | WRITE     |
| INTERFACE    | d                      | SINTE          | K 141      | €∐Α∏            | IS 35      | 14N-É     | -         |             | *  | t  | Į           | ī   | t  | I  | ø    | T           | K/M       |
| CENTRONICS   | PRIN.                  | 2 XIIT         | NTAT:      | DW 2,           | Q30        | 735       | ∃d        | RNSY        | *  | I  | T           | Ţ   | I  | I  | ø    | ø           | KEYD      |
|              | SPARE                  | SPARE          | 394        | 33492           | RIGHT      | निवा      | роми      | dи          | *  | I  | I           | I   | T  | ø  | T    | T           | READ      |
| JOYSTICK     | SPARE                  | SPAKE          | FIRE       | SPARE           | RIGHT      | 7431      | DOWN      | đи          | *  | T  | T           | t   | I  | ø  | t    | Ø           | READ      |
|              | 21=1251ns<br>\$4=250ns | LKECOM<br>J=Nº | NC         | EPROM<br>BVABLE | MOTOR      | BOIS      | 735       | <b></b> ₩-1 | *  | I  | ø           | T   | T  | ø  | ø    | Ø           | WRITE     |
|              |                        |                | Ţ          | SPL             | β          | -65       | (         |             | *  | I  | ø           | t   | Ø  | I  | 4 ØØ | Ζtο         | WRITE     |
| <b>DISK</b>  |                        |                | τ          | SPL             | βy         | -R3       |           |             | *  | Ţ  | ø           | t   | ø  | φ  | g øø | प           | KEAD      |
|              | LA                     | 90             | DQ         | <b>t</b> a      | <b>Σ</b> α | DS        | M         | Øa          | ΤA | ?∀ | 54          | ₽₩  | ΣĄ | SA | τ¥   | Ø¥          | PIRECTION |
| DESCRIPTION  |                        |                | <b>A</b> Q | AT.             |            |           |           |             | /፲ | 0, | <b>4</b> DD | יצ∈ | SS |    |      |             | ATAC      |

Me versa, a wint to a reas par results in acts being put onto the bus.

\*\* = " power come"