## STN21xx

# Multiprotocol OBD to UART Interpreter Datasheet



## **Table of Contents**

| 1.0   |          | W                                              |    |
|-------|----------|------------------------------------------------|----|
| 2.0   |          | e Highlights                                   |    |
| 3.0   |          | Applications                                   |    |
| 4.0   |          | 5                                              |    |
| 4.1   |          | 2100                                           |    |
| 4.2   |          | 2120                                           |    |
| 4.3   |          | ut Summary                                     |    |
| 4.4   |          | iled Pin Descriptions                          |    |
| 5.0   |          | nes for Getting Started with STN21xx           |    |
| 5.1   |          | Connection Requirements                        |    |
| 5.2   |          | oupling Capacitors                             |    |
| 5.3   |          | Capacitors                                     |    |
| 5.4   |          | and AVss Pins                                  |    |
| 5.5   |          | nal Voltage Regulator Filter Capacitor         |    |
| 5.6   |          | llator Pins                                    |    |
| 5.7   |          | ce Reset Pin                                   |    |
| 5.8   |          | Reset Input                                    |    |
| 5.9   |          | n Drain Outputs                                |    |
| 5.10  |          | er and Sleep Considerations                    |    |
| 5.1   |          | sed Inputs and Unused Open Drain Outputs       |    |
| 6.0   |          | nce Schematics                                 |    |
| 6.1   |          | ommended Minimum Connections                   |    |
| 6.2   |          | cal Configuration                              |    |
| _     |          | TN2100 IC                                      |    |
|       |          | TN2120 IC                                      |    |
|       |          | oltage Sense                                   |    |
| _     |          | EDs                                            |    |
|       |          | BD Port Connector and ESD Protection           |    |
|       |          | overvoltage Protection Circuit                 |    |
| _     |          | ower Supplies                                  |    |
|       |          | witched Power Control                          |    |
|       |          | SO 9141/ISO 14230 Transceiver                  |    |
|       | 5.2.10 H | ligh-Speed and Medium-Speed CAN Transceiver    | 24 |
|       |          | Iternative (MCP2551) HS-CAN/MS-CAN Transceiver |    |
|       |          | ingle Wire CAN Transceiver                     |    |
|       |          | AE J1850 Transceiver                           |    |
| 7.0   |          | cal Characteristics                            |    |
| 7.1   |          | olute Maximum Ratings                          |    |
| 7.2   |          | rical Characteristics                          |    |
| 8.0   |          | ling Diagrams and Parameters                   |    |
| 8.1   |          | 2100 QFN-S (MM) Package                        |    |
| 8.2   |          | 2100 QFN-S (MM) Land Pattern                   |    |
| 8.3   |          | 2120 QFN (ML) Package                          |    |
| 8.4   |          | 2120 QFN (ML) Land Pattern                     |    |
| 9.0   |          | ng Information                                 |    |
|       |          | Revision History                               |    |
| Apper | ndix B:  | Contact Information                            | 37 |

www.obdsol.com

STN21xxDSA

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your OBD Solutions products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please visit our web site at http://www.obdsol.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., STN21xxDSA is version A of document STN21xxDS).

## All rights Reserved. Copyright © 2018 OBD Solutions

Every effort is made to verify the accuracy of information provided in this document, but no representation or warranty can be given, and no liability assumed by OBD Solutions with respect to the accuracy and/or use of any products or information described in this document. OBD Solutions will not be responsible for any patent infringements arising from the use of these products or information and does not authorize or warrant the use of any OBD Solutions product in life support devices and/or systems. OBD Solutions reserves the right to make changes to the device(s) described in the document in order to improve reliability, function, or design.

## 1.0 Overview

This datasheet summarizes the features of the STN21xx devices. It is not intended as a comprehensive reference source. To complement the information in this datasheet, refer to the **OBDLink® Family Reference and Programming Manual (FRPM).** We encourage you to download the latest FRPM from the OBD Solutions website (<a href="www.obdsol.com">www.obdsol.com</a>).

The STN2120 and STN2100 are OBD to UART interpreter ICs designed to provide bi-directional, half-duplex communication with the vehicle's On-Board Diagnostic system (OBD-II). They support all legislated OBD-II protocols, the STN2120 supports two additional proprietary networks: GM Single Wire CAN (GMLAN), and Ford Medium Speed CAN (MS CAN).

A wealth of information can be obtained by tapping into the OBD bus, including the status of the

malfunction indicator light (MIL), diagnostic trouble codes (DTCs), inspection and maintenance (I/M) information, freeze frames, VIN, hundreds of real-time parameters, and more.

The STN21xx is fully compatible with the *de facto* industry standard ELM327 command set. Based on a 16-bit processor core, the STN21xx offers more features and better performance than any other ELM327 compatible IC.

## 2.0 Feature Highlights

- · Stable, field-tested firmware
- Fully compatible with the ELM327 AT command set
- Fully backwards compatible with the STN1110 and STN1170<sup>2</sup> command set
- Extended ST command set
- UART interface (baud rates from 62 bps to 8 Mbps¹)
- Secure bootloader for easy firmware updates
- Support for all legislated OBD-II protocols:
  - ISO 15765-4 (CAN)
  - o ISO 14230-4 (Keyword Protocol 2000)
  - ISO 9141-2 (Asian, European, Chrysler vehicles)
  - SAE J1850 VPW (GM vehicles)
  - o SAE J1850 PWM (Ford vehicles)
- Support for non-legislated OBD protocols:
  - o ISO 15765
  - o ISO 11898 (raw CAN)
  - o GMLAN Single Wire CAN<sup>2</sup> (GMW3089)
  - Ford Medium Speed CAN<sup>2</sup> (MS CAN)
- Support for the heavy-duty SAE J1939 OBD protocol
- Superior automatic protocol detection algorithm
- Large message buffer
- Sophisticated PowerSave Sleep/Wakeup Triggers
- Available in QFN package
- RoHS compliant

**Note 1:** Maximum theoretical baud rate. Actual maximum baud rate is application dependent and may be limited by driver hardware.

Note 2: STN2120 IC only

## 3.0 Typical Applications

- Vehicle telematics
- Fleet management and tracking applications
- Usage-based insurance (UBI)
- OBD data loggers
- Automotive diagnostic scan tools and code readers
- Digital dashboards

## 4.0 Pinouts

## 4.1 STN2100

LED\_OBD\_ACT/RST\_NUM/GP22 LED\_HOST\_ACT/GP24 J1850\_BUS\_VH/GP4 ANALOG\_IN AVSS AVDD ■ 5V tolerant pins 25□ 24 VPW\_RX/GP1 21 LED\_STATUS/GP26 PWM\_RX/GP0 2 20 PWR\_CTRL/GP19 SLEEP/GP18 3 19 UART\_RX STN2100-I/MM GP30 4 18 **I** UART\_TX VSS 5 17 [ **VCAP** OSC1 6 16[ VSS OSC2 15 ISO\_L\_TX/GP7 10 12 7 J1850\_BUS+\_TX/GP2 VDD J1850\_BUS-\_TX/GP3 SO\_K\_TX/GP6 CAN\_RX/GP8 CAN\_TX/GP9 ISO\_RX/GP5

Figure 1 - STN2100 QFN(1)

Note 1. The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

## 4.2 STN2120

Figure 2 - STN2120 QFN<sup>(1)</sup>



Note 1. The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

## 4.3 Pinout Summary

**Table 1: Pinout Summary** 

| Pin Name                 | STN2100<br>Pin Type | STN2120<br>Pin Type | Pin Description                                                                                            |
|--------------------------|---------------------|---------------------|------------------------------------------------------------------------------------------------------------|
| GP28                     | _                   | 5V, 8x,             | General purpose I/O pin                                                                                    |
| GP29                     |                     | 5V, 4x              | General purpose I/O pin                                                                                    |
| GP30                     | 4x                  | 5V, 4x              | General purpose I/O pin                                                                                    |
| UART_TX                  | OD, 5V, 8x          | OD, 5V, 4x          | UART transmit output                                                                                       |
| UART_RX                  | I, 5V, 8x           | I, 5V, 4x           | UART receive input                                                                                         |
| Vss                      | Р                   | Р                   | Ground reference for logic and I/O pins                                                                    |
| VCAP                     | Р                   | Р                   | CPU logic filter capacitor connection                                                                      |
| HS_CAN_TX/GP9            | OD, 5V, 4x          | OD, 5V, 8x          | High-speed CAN transmit output                                                                             |
| MS_CAN_TX/GP11           |                     | OD, 5V, 8x          | Medium-speed CAN transmit output                                                                           |
| HS_CAN_RX/GP8            | I, 5V, 4x           | I, 5V, 8x           | High-speed CAN receive input                                                                               |
| MS_CAN_RX/GP10           |                     | I, 5V, 8x           | Medium-speed CAN receive input                                                                             |
| LED_OBD_ACT/RST_NVM/GP22 | OD/I, 5V, 8x        | OD/I, 5V, 4x        | Active low OBD activity LED output and active low input to reset non-volatile settings to factory defaults |
| LED_HOST_ACT/GP24        | OD, 5V, 8x          | O, 4x               | Active low host activity LED output                                                                        |
| LED_STATUS/GP26          | 5V, 8x              | O, 8x               | Status LED output                                                                                          |
| GP31                     | _                   | 5V, 8x              | General purpose I/O pin                                                                                    |
| AVss                     | Р                   | Р                   | Analog ground reference                                                                                    |
| AVDD                     | Р                   | Р                   | Analog positive supply                                                                                     |
| RESET                    | I, 5V, 4x           | I, 5V               | Active low device reset input                                                                              |
| ANALOG_IN                | А                   | Α                   | Analog voltage measurement input                                                                           |
| GP32                     | _                   | 4x                  | General purpose I/O pin                                                                                    |
| ISO_RX/GP5               | I, 8x               | I, 4x               | Active low ISO 9141/ISO 14230 K-line input                                                                 |
| VPW_RX/GP1               | I, 4x               | I, 4x               | SAE J1850 VPW receive input                                                                                |
| PWM_RX/GP0               | I, 4x               | I, 4x               | SAE J1850 PWM receive input                                                                                |
| J1850_BUS+_TX/GP2        | 5V, 4x              | O, 4x               | SAE J1850 Bus+ transmit output                                                                             |
| J1850_BUS∓_VH/GP4        | O, 4x               | O, 4x               | SAE J1850 PWM/VPW Bus+ high voltage select output                                                          |
| GP33                     | _                   | 4x                  | General purpose I/O pin                                                                                    |
| SLEEP/GP18               | I, 4x               | I, 4x               | External sleep control input                                                                               |
| VDD                      | Р                   | Р                   | Positive supply for logic and I/O pins                                                                     |
| Vss                      | Р                   | Р                   | Ground reference for logic and I/O pins                                                                    |
| OSC1                     | I                   | I                   | 16.000 MHz oscillator crystal input                                                                        |
| OSC2                     | 0                   | 0                   | 16.000 MHz oscillator crystal output                                                                       |
| PWR_CTRL/GP19            | OD, 5V, 8x          | OD, 4x              | External power control output                                                                              |
| J1850_BUSTX/GP3          | O, 8x               | O, 4x               | SAE J1850 Bus- transmit output                                                                             |

## STN21xx

| Pin Name          | STN2100<br>Pin Type | STN2120<br>Pin Type | Pin Description                                               |
|-------------------|---------------------|---------------------|---------------------------------------------------------------|
| SW_CAN_LOAD/GP16  | _                   | O, 8x               | Single-wire CAN high-speed tool load enable output            |
| SW_CAN_MODE0/GP14 | _                   | OD, 8x              | Single-wire CAN transceiver operating mode selection output 0 |
| SW_CAN_MODE1/GP15 | _                   | OD, 8x              | Single-wire CAN transceiver operating mode selection output 1 |
| GP34              |                     | 5V, 4x              | General purpose I/O pin                                       |
| GP35              | _                   | 5V, 4x              | General purpose I/O pin                                       |
| Vss               | Р                   | Р                   | Ground reference for logic and I/O pins                       |
| VDD               | Р                   | Р                   | Positive supply for logic and I/O pins                        |
| SW_CAN_TX/GP13    | _                   | OD, 4x              | Single-wire CAN transmit output                               |
| SW_CAN_RX/GP12    |                     | I, 5V, 4x           | Single-wire CAN receive input                                 |
| ISO_K_TX/GP6      | O, 8x               | O, 8x               | Active low ISO 9141/ISO 14230 K-line output                   |
| ISO_L_TX/GP7      | 5V, 8x              | O, 8x               | Active low ISO 9141/ISO 14230 L-line output                   |
| PAD               | Р                   | Р                   | Thermal pad                                                   |

Legend: - Schmitt trigger input with CMOS levels

A P - analog input - power pin

O – digital output 2x - 2x source/sink driver OD – open drain output 5V – 5 volt tolerant pin

4x - 4x source/sink driver 8x - 8x source/sink driver

Note 1: Excessive continuous power cycling may cause failure of the IC. See Section 5.10 "Power and Sleep Considerations" General purpose pins (GPIO) can be configured for open drain outputs or pull ups. See Section 4.4 "GPxx".

Note 2:

## 4.4 Detailed Pin Descriptions

#### ANALOG IN

Analog voltage measurement input (AVDD max). By default, this input is calibrated for an external 62 k $\Omega$ /10 k $\Omega$  voltage divider connected to battery positive. Connect to AVSs if unused.

#### **AV**DD

Analog positive supply. Must be connected to VDD or an external voltage reference (between VDD - 0.3V or 3.0V, whichever is greater and VDD + 0.3V or 3.6V, whichever is less). AVDD may be decoupled from digital supply by connecting it to VDD via a 10  $\Omega$  resistor or a small (10  $\mu H$  – 47  $\mu H$ ) inductor.

#### **AVss**

Analog ground reference. Must be connected to analog "clean" ground (between Vss - 0.3V and Vss + 0.3V) or Vss.

#### **GPxx**

General purpose input/output (GPIO) pins. There are two types of GPIOs: dedicated and multiplexed.

Dedicated GPIO pins support only GPIO functionality and are Hi-Z inputs by default. GPIO pins have internal pull-ups that can be enabled when the corresponding pin is configured as an input. GPIO pins can also be configured as open-drain outputs. When configured as open-drain outputs, GPIO pins must be connected to external pull-up resistors; do not leave them floating. Connect unused dedicated GPIO pins to Vss.

Multiplexed GPIOs share the physical pin with other functions (e.g., OBD transceivers, LEDs). The name of the pin defines the priority of each function associated with the pin. Attempting to control GPIO pins when the default multiplexed functionality is not disabled can lead to unpredictable behavior. For example, before HOST\_ACT\_LED/GP24 pin can be used as GPIO, LEDs must be disabled (see STUIL command description in OBDLink® FRPM). Consult individual pin descriptions for instructions on what to do when the pin is unused.

## HS\_CAN\_RX

High-speed CAN receive input. Compatible with 3.3V and 5V logic. Pull up to VDD if unused.

#### **HS CAN TX**

High-speed CAN transmit output. Open drain – requires a pull-up to VDD or 5V. Pull-up value depends on CAN baud rates used and the trace length (higher resistor values can be used with lower baud rates and shorter traces); recommended value is 1 k $\Omega$ . Pull up to VDD via 100 k $\Omega$  resistor if unused.

## ISO RTX

Active low ISO 9141/ISO 14230 K-line output. When the pin is logic high, K-line should be low. Leave unconnected if unused.

## ISO-L-TX

Active low ISO 9141/ISO 14230 L-line output. When the pin is logic high, L-line should be low. Leave unconnected if unused.

### ISO RX

Active low ISO 9141/ISO 14230 K-line receive input. When K-line is high (recessive), this pin should be at a logic low level. Connect to Vss if unused.

## J1850\_BUS+\_TX

SAE J1850 Bus+ transmit output. When the pin is high, Bus+ should be high (dominant). Leave unconnected if unused.

#### J1850 BUS- TX

SAE J1850 Bus- transmit output. When the pin is high, Bus- should be low (dominant). Leave unconnected if unused.

### J1850 BUS+ VH

The firmware uses this pin to control the voltage level of the SAE J1850 PWM/VPW Bus+ supply. When the PWM protocol is selected, it outputs a logic high to switch the supply voltage to a nominal 5V. When the VPW protocol is selected, it outputs a logic low to switch the supply voltage to a nominal 8V. Leave unconnected if unused.

## LED HOST ACT

Active low host activity LED output. Leave unconnected if unused.

## LED\_OBD\_ACT/RST\_NVM

Active low OBD activity LED output and active low input to reset NVM to factory defaults. Must be pulled up to Vdd via a 100 k $\Omega$  resistor for proper device operation.

### LED STATUS

Status LED output. This pin will output constant high when the device is running and will output low with 5 ms high pulses every 3 seconds when in sleep mode. Leave unconnected if unused.

## MS CAN RX

Medium-speed CAN receive input. Compatible with 3.3V and 5V logic. Pull up to Vdd if unused.

### MS CAN TX

Medium-speed CAN transmit output. Open drain – requires a pull-up to Vdd or 5V. Pull-up resistor value depends on CAN baud rates used and the trace length (higher resistor values can be used with lower baud rates and shorter traces); recommended value is 1 k $\Omega$  (1.5 k $\Omega$ , if pulled up to 5V). Pull up to Vdd via 100 k $\Omega$  resistor if unused.

### OSC1, OSC2

16.000 MHz oscillator crystal connection.

#### **PAD**

The metal plane on the bottom of the device (QFN package only). It is not connected to any pins internally. Connect to Vss externally.

## **PWM RX**

SAE J1850 PWM receive input. When the SAE J1850 bus is in the recessive state (Bus+ is low, Bus- is high), this pin should be at a logic low level. When the SAE J1850 bus is in the dominant (Bus+ is high) state, this pin should be at a logic high level. Connect to Vss if unused.

#### **PWR CTRL**

External power control output. Used to switch external circuitry into low-power (sleep) state. Polarity can be configured in firmware; default configuration is active high (logic low = sleep mode). Open drain – requires a pull-up to Vdd or 5V; be mindful of the fact that the pull-up will draw current in low-power state. Pull down to Vss via 100 k $\Omega$  resistor if unused.

## RESET

Device reset input. A logic low pulse (min 2 µs) on this pin will reset the device. Apply a continuous logic low to hold the device in reset. If your circuit does not use this functionality, pull up this pin to Vdd.

#### SLEEP

External sleep control input. When enabled in firmware, puts the device into low-power sleep mode. Polarity of this pin can be configured in firmware; default configuration is active low. Pull up to Vdd if unused.

#### SW CAN LOAD

Single-wire CAN high-speed tool load enable output. The pin outputs logic high when high-speed tool load is enabled via the STCSWM command. Leave unconnected if unused.

### SW CAN MODEO, SW CAN MODE1

Single-wire CAN transceiver operating mode selection outputs. Connect to MODE0, MODE1 pins of a single-wire CAN transceiver IC. Open drain – require pull-ups to Vdd or 5V; recommended value is  $10~\text{k}\Omega$ . Both pins are driven low in sleep mode – it is recommended to pull up to a switched power to reduce power consumption during sleep. Leave unconnected if unused.

#### SW CAN RX

Single-wire CAN receive input. Compatible with 3.3V and 5V logic. Pull up to Vdd if unused.

#### SW CAN TX

Single-wire CAN transmit output. Open drain – requires a pull-up to Vdd or 5V. Pull-up resistor value depends on CAN baud rates used and the trace length (higher resistor values can be used with lower baud rates and shorter traces); recommended value is 1 k $\Omega$  (1.5 k $\Omega$ , if pulled up to 5V). Pull up to Vdd via 100 k $\Omega$  resistor if unused.

#### **UART RX**

UART receive input. Compatible with 3.3V and 5V logic.

## **UART TX**

UART transmit output. Open drain – requires a pull-up to Vdd or 5V. Pull-up value depends on UART baud rate and the trace length (higher resistor values can be used with lower baud rates and shorter traces); typical value is 1 k $\Omega$  (1.5 k $\Omega$ , if pulled up to 5V).

#### **VCAP**

CPU logic filter capacitor connection. Connect to a low-ESR (< 1  $\Omega$ ) tantalum or ceramic capacitor. Minimum value is 4.7  $\mu$ F; typical value is 10  $\mu$ F.

#### VDD

Positive 3.0 - 3.6V supply for logic and I/O pins.

#### **VPW RX**

SAE J1850 VPW receive input. When the SAE J1850 Bus+ is in the recessive (low) state, this pin should be at a logic low level. When the SAE J1850 Bus+ is in the dominant (high) state, this pin should be at a logic high level. Connect to Vss if unused.

## Vss

Ground reference for logic and I/O pins.

## 5.0 Guidelines for Getting Started with STN21xx

## 5.1 Basic Connection Requirements

Getting started with the STN21xx IC requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins (see Section 5.2 "Decoupling Capacitors")
- AVDD and AVSS pins (see Section 5.2 "Decoupling Capacitors" and Section 5.4 "AVDD and AVSS Pins")
- VCAP (see Section 5.5 "Internal Voltage Regulator Filter Capacitor")
- RESET pin (see Section 5.7 "Device Reset Pin")
- OSC1 and OSC2 pins (see Section 5.6 "Oscillator Pins")
- RST\_NVM pin (see Section 5.8 "NVM Reset Input")
- Open Drain Output Pull-ups (see Section 5.9 "Open Drain Outputs")

## 5.2 Decoupling Capacitors

You must use decoupling capacitors on every pair of power supply pins, such as VDD, VSS and AVDD, AVSS. Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 1 μF, 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within ½" (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 μF to 0.001 μF. Place this second capacitor next to the primary decoupling capacitor.

 Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance.

## 5.3 Tank Capacitors

On boards with power traces running longer than six inches in length, use a tank capacitor for integrated circuits, including the STN21xx, to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7  $\mu\text{F}$  to 47  $\mu\text{F}$ .

## 5.4 AVDD and AVSS Pins

As a minimum, AVDD must be connected directly to VDD and AVSS must be connected directly to VSS.

It is recommended that AVDD be connected to to VDD via a 10  $\Omega$  resistor or a small (10  $\mu H$  – 47  $\mu H$ ) inductor.

AVss should be connected to the electrically cleanest ground net (plane). For best results, analog circuitry should have a separate ground plane with a point connection to Vss ground plane as close as possible to the AVss pin.

## 5.5 Internal Voltage Regulator Filter Capacitor

A low-ESR (< 1  $\Omega$ ) capacitor is required on the VCAP pin, which is used to stabilize the internal voltage regulator output voltage. The VCAP pin must not be connected to VDD, and must have a capacitor between 4.7  $\mu$ F and 10  $\mu$ F, 16V connected to ground. The type can be ceramic or tantalum. Refer to Section 7.2 "Electrical Characteristics" for additional information. The placement of this capacitor should be close to the VCAP pin. It is recommended that the trace length not exceed 1/4" (6 mm).

## 5.6 Oscillator Pins

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the STN21xx ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed.

## 5.7 Device Reset Pin

RESET pin must be logic high for STN21xx to run. If this pin is not controlled by the host controller, it must be connected to VDD.

It is recommended to pull up RESET pin to VDD via a 10  $k\Omega$  resistor.

## 5.8 NVM Reset Input

All programmable parameters will be turned off and reset to their default values by holding RST\_NVM input low for 5 seconds. After RST\_NVM input is released, device will set all factory defaults, and then perform an ATZ reset.

RST\_NVM pin must be pulled up to VDD via a 100  $k\Omega$  resistor for proper device operation.

## 5.9 Open Drain Outputs

All open drain outputs (as specified in section 4.3) that are in use must be pulled up to VDD or 5V. Specifically, UART\_TX pin must be pulled up in order to be able to communicate with the device. See section 4.4 "Detailed Pin Descriptions" for more information.

## 5.10 Power and Sleep Considerations

While it is possible to disconnect the VDD/AVDD pins from the power source to reduce power consumption, we recommend using the PowerSave functionality instead (see the OBDLink® Family Reference and Programming Manual).

Be warned that continuous power cycling may cause failure of the IC.

## 5.11 Unused Inputs and Unused Open Drain Outputs

None of the unused inputs or unused open drain outputs (as specified in section 4.3) should be left unconnected. The STN21xx is a CMOS integrated circuit. Leaving any of its inputs or open drain outputs floating may result in IC damage.

Unused open drain outputs can only be terminated with a resistor connected to VDD or 5V. Unused inputs can be terminated via a resistor or direct connection to Vss or VDD.

Unused inputs and open drain outputs should be connected as shown in Table 3 and Table 2. See section 4.4 "Detailed Pin Descriptions" and section 6.1 "Recommended Minimum Connection" for more information.

Table 2: STN2100 Recommended Unused Input and Open Drain Output Connections

| Pin # | Pin Name                     | Level            |
|-------|------------------------------|------------------|
| 1     | VPW_RX/GP1                   | L <sup>(1)</sup> |
| 2     | PWM_RX/GP0                   | L <sup>(1)</sup> |
| 3     | SLEEP/GP18                   | Н                |
| 11    | HS_CAN_RX/GP8                | Н                |
| 12    | HS_CAN_TX/GP9                | H <sup>(2)</sup> |
| 13    | ISO_RX/GP5                   | L <sup>(1)</sup> |
| 18    | UART_TX                      | H <sup>(2)</sup> |
| 19    | UART_RX                      | Н                |
| 20    | PWR_CTRL/GP19                | L <sup>(3)</sup> |
| 22    | LED_OBD_ACT/RST_NVM<br>/GP22 | H <sup>(2)</sup> |
| 23    | LED_HOST_ACT/GP24            | H <sup>(2)</sup> |
| 26    | RESET                        | Н                |
| 27    | ANALOG_IN                    | L <sup>(1)</sup> |

Note 1. These inputs may be connected to either VDD or Vss. However, the preferred level is shown.

- These open drain outputs cannot be connected to VDD directly. They can only be connected to VDD or 5V via a resistor.
- This open drain output should not be connected to Vss directly. For reduced current consumption during sleep, when unused, this output should be connected to Vss via a resistor.
- General purpose I/O pins are configured as inputs by default. When unused, these inputs may be connected to either VDD or Vss.

Table 3: STN2120 Recommended Unused Input and Open Drain Output Connections

| Pin # | Pin Name                     | Level            |
|-------|------------------------------|------------------|
| 1     | GP28                         | L <sup>(5)</sup> |
| 2     | GP29                         | L <sup>(5)</sup> |
| 3     | GP30                         | L <sup>(5)</sup> |
| 4     | UART_TX                      | H <sup>(2)</sup> |
| 5     | UART_RX                      | Н                |
| 8     | HS_CAN_TX/GP9                | H <sup>(2)</sup> |
| 9     | MS_CAN_TXGP11                | H <sup>(2)</sup> |
| 10    | HS_CAN_RX/GP8                | Н                |
| 11    | MS_CAN_RX/GP10               | Η                |
| 12    | LED_OBD_ACT/RST_NVM<br>/GP22 | H <sup>(2)</sup> |
| 15    | GP31                         | L <sup>(5)</sup> |
| 18    | RESET                        | Н                |
| 19    | ANALOG_IN                    | L <sup>(1)</sup> |
| 20    | GP32                         | L <sup>(5)</sup> |
| 21    | ISO_RX/GP5                   | L <sup>(1)</sup> |
| 22    | VPW_RX/GP1                   | L <sup>(1)</sup> |
| 23    | PWM_RX/GP0                   | L <sup>(1)</sup> |
| 26    | GP33                         | L <sup>(5)</sup> |
| 27    | SLEEP/GP18                   | Н                |
| 32    | PWR_CTRL/GP19                | L(3)             |
| 35    | SW_CAN_MODE0/GP14            | (4)              |
| 36    | SW_CAN_MODE1/GP15            | (4)              |
| 37    | GP34                         | L <sup>(5)</sup> |
| 38    | GP35                         | L <sup>(5)</sup> |
| 41    | SW_CAN_TX/GP13               | H <sup>(2)</sup> |
| 42    | SW_CAN_RX/GP12               | Н                |

**Note 1.** These inputs may be connected to either VDD or Vss. However, the preferred level is shown.

- These open drain outputs cannot be connected to VDD directly. They can only be connected to VDD or 5V via a resistor.
- 3. This open drain output should not be connected to Vss directly. For reduced current consumption during sleep, when unused, this output should be connected to Vss via a resistor.
- 4. These open drain outputs are driven low when the single-wire CAN channel is not selected. Therefore, they can be left unconnected if single wire CAN is not used.
- 5. General purpose I/O pins are configured as inputs by default. When unused, these inputs must be connected to either VDD or Vss.

## 6.0 Reference Schematics

## **6.1 Recommended Minimum Connections**

Figure 3 shows the recommended minimum of components necessary to get the STN2100 to operate reliably, while minimizing power consumption.

This is not a practical circuit; it is intended as a reference to show what to do with any unused pins. Refer to the detailed pin descriptions (Section 4.4) for more information.



Figure 3 - STN2100 Minimum Connections

Figure 4 shows the recommended minimum of components necessary to get the STN2120 to operate reliably, while minimizing power consumption.

This is not a practical circuit; it is intended as a reference to show what to do with any unused pins. Refer to the detailed pin descriptions (Section 4.4) for more information.

Figure 4 - STN2120 Minimum Connections



## 6.2 Typical Configuration

This section contains schematics showing the typical configuration for the various circuit blocks. In this revision, the circuit blocks have been designed to meet the requirements of a "permanently attached device" scenario: low power consumption in sleep, and protection against interference with the OBD bus.

Pay special attention when choosing substitutes for components with specific part numbers, to make

sure they have the same or better characteristics. Components without specific part numbers are generic. Use good engineering practices and common sense to make sure the specific parts you choose are appropriate for your application.

Also see **Note 1** on page 18 that applies to both STN2120 and STN2100 configurations.

## 6.2.1 STN2100 IC

Figure 5 shows the circuit block for the STN2100 IC, including:

Pull-up resistors (Section 4.4)

- **Decoupling capacitors** (Section 5.2)
- VCAP (Section 5.5)
- Crystal oscillator (Section 5.6)
- **RESET pin** (Section 5.7)
- RST\_NVM pin (Section 5.8)

Figure 5 - STN2100 IC



## 6.2.2 STN2120 IC

Figure 6 shows the circuit block for the STN2120 IC, including:

Pull-up resistors (Section 4.4)

- Decoupling capacitors (Section 5.2)
- VCAP (Section 5.5)
- Crystal oscillator (Section 5.6)
- **RESET pin** (Section 5.7)
- RST NVM pin (Section 5.8)





**Note 1** - Be sure to pull up RST\_NVM pin to Vdd or 5V via a 100 k $\Omega$  resistor, whether an LED is connected or not. Failure to do so may result in mysterious and unpredictable device resets.

Another common mistake is to use the load capacitance ( $\mathcal{C}_L$ ) value specified by the crystal manufacturer as the capacitance for C4 and C5. This results in marginal oscillator performance and creates a potentially insidious problem that may not get discovered until after the design enters production: the circuit may work fine in the lab but would fail to start up in the field under certain conditions.

To avoid this, use the following formula to calculate the value of the loading capacitors:

$$C4 = C5 = (C_L - C_{stray}) \times 2$$

 $\mathcal{C}_{stray}$  consists of: pin capacitance; capacitor, resistor, and crystal or resonator lead capacitance; and board or trace related capacitance. For the typical surface-mount design, use  $\mathcal{C}_{stray} = 3pF$ .

Avoid using crystals with  $C_L < 15pF$ .

For more information, see Microchip Technology app notes AN826 and AN849.

## 6.2.3 Voltage Sense

For best results, connect the voltage sense circuit directly to pin 16 of the OBD port (marked as DLC\_RAW in the circuit examples), bypassing the overvoltage/reverse polarity and power conditioning circuitry.

D1, D3, R6, and the internal diode provide adequate protection of the ANALOG\_IN pin against overvoltage and reverse polarity conditions.

If you choose to connect ANALOG\_IN after the protection/filter circuit, expect a loss of accuracy and reduced sensitivity of the "wake-up on voltage change" (STSLVG) trigger in sleep. Use the offset parameter of the STVCAL command to compensate for the voltage drop across any series components (e.g., reverse polarity protection diode).

Figure 7 - Voltage Sense





## 6.2.4 LEDs

Even if your design does not use LEDs as part of the user interface, consider including them in your prototype as a troubleshooting aid.

Limiting resistor values are for reference only, actual values depend on the LEDs used.

Tip: use potentiometers to adjust the brightness and make it consistent across the LEDs, then measure the resistance to select fixed resistors of appropriate size.

Figure 8 - LEDs





## 6.2.5 OBD Port Connector and ESD Protection

Take care to provide sufficient spacing between power (pins 16, 4, & 5) and signal pins. Note that in the example schematic, pins 4 & 5 (Chassis & Signal grounds) are connected together. This is done

because on a small number of vehicle models, either pin can be missing.

Place ESD protection as close as possible to the OBD port pins.



Figure 9 - STN2100 OBD Port Connector and ESD Protection





## 6.2.6 Overvoltage Protection Circuit

It is critically important to protect devices attached to the OBD port from voltage spikes. ISO 7637-2 describes several types of high-voltage transients, the most dangerous of which is the Pulse 5A/B ("load dump"), a high-energy pulse with voltage as high as 60V.

In this section, we present two options for overvoltage protection (OVP): PTC/TVS and transistor-based.

Figure 11 – Option 1: PTC/TVS Overvoltage Protection



Imax = 200mA

PTC/TVS-based OVP (Figure 11) is the simpler of the two designs, with a lower part count. In addition, this circuit may allow the load to remain powered during an overvoltage event, which may be an advantage in some situations. However, it tends to be bulkier and more expensive, especially for voltages above 60V (e.g., load dump on 24V systems) and higher operating currents.

This circuit relies on the "shunt" action of the TVS ("transient voltage suppressor", similar to a Zener diode) which trips the PTC ("resettable fuse").

When the DLC\_RAW voltage exceeds the breakdown voltage of the TVS (D11), its resistance drops rapidly, providing a low impedance path for the transient current. This causes the current through the PTC (F1) to increase, causing the PTC to change from low to high resistance and interrupt the current flow.

It is important to correctly match the PTC and TVS. Select a PTC with a trip current that is above the maximum normal operating current, then select a TVS with a trip current rating that is sufficient to reliably trip the PTC.

One inherent flaw of the PTC/TVS-based OVP is the existence of a "gray band" just above the breakdown voltage ( $V_{BR}$ ) of the TVS where the circuit does not work as intended. The voltage inside this band is insufficient for the TVS to fully enter avalanche mode; as a result, the current through the TVS is lower than is necessary to trip the PTC, and can result in TVS damage from overheating. You should take care to select the TVS such that the circuit is not subjected to the voltages inside the "gray band" for longer than a few milliseconds.

The purpose of the small capacitor (C22) on the input of this OVP circuit is to help suppress fast transients. Note that the reverse polarity protection diode D8 is connected *after* the PTC/TVS, to avoid subjecting it to the high clamping currents during the overvoltage condition.

Figure 12 – Option 2: Transistor Based
Overvoltage Protection



**Transistor-based OVP** (Figure 12) has a higher part count but can be physically smaller and less expensive than the PTC/TVS design.

This circuit relies on a small Zener diode to detect an overvoltage condition, and a series PFET (Q10) to disconnect the load.

When the DLC\_RAW voltage exceeds the breakdown voltage of D12, the Zener diode begins to avalanche, turning on Q11 and turning off Q10.

The circuit can remain in the overvoltage condition indefinitely.

R57 provides current limiting for Q11, R58 is a pull-down for Q10 (keeping it on during normal operation), and D10 is protecting the gate of Q10.

## 6.2.7 Power Supplies

In addition to  $V_{BAT}$ , your device will require 3.3V and likely 5V (for J1850 PWM and CAN transceivers). Figure 13 shows the block diagram of a typical "tandem" configuration, where the 5V supply is a low-quiescent current switching regulator, and 3.3V is a low-quiescent current linear regulator. This arrangement offers the best balance of functionality, cost, footprint, and power dissipation for most

applications. C25 and C26 are tank capacitors of electrolytic or ceramic type. Details of the design depend on the specific requirements of your project. One practical example of the "switcher-linear regulator" configuration is the OBD power module that ships as part of the OBD Development Kit. Schematics for the OBD Power Module are available from the OBD Solutions website.

Figure 13 - Power Supplies



## 6.2.8 Switched Power Control

To avoid draining the vehicle battery, devices attached to the OBD port should enter sleep mode after a prolonged period of inactivity. The commonly accepted maximum long-term sleep current is 2 mA. In practice, this means that in sleep mode, most

peripherals should be powered down.

Figure 14 shows transistor-based power switches that can be controlled by the PWR\_SAVE signal from the STN21xx.

Figure 14 - Switched Power Control



## 6.2.9 ISO 9141/ISO 14230 Transceiver

The ISO 9141/ISO 14230 transceiver consists of the K/L line transmitter (Q3, Q4) and a K-line receiver based on the LM339 comparator (IC5A).

Note that for proper operation, the LM339 *must* be powered from DLC\_SW (not a lower voltage power source).

Also note that there are two transistors (Q1 and Q2) used to turn off the pull ups in power save mode. A common mistake is to not use a switch for DLC, and instead connect the transmitter pull-ups R27 and R28 directly to DLC or DLC\_SW. Doing so can have negative consequences, ranging from excessive current draw in sleep to interference with the invehicle network communication resulting in an engine stall

Figure 15 - ISO 9141/ISO 14230 Transceiver





## 6.2.10 High-Speed and Medium-Speed CAN Transceiver

The High-Speed CAN transceiver shown in Figure 16 is part of the "generic" OBD-II standard. We chose the MCP2562 for this reference circuit, for two reasons: it has very low standby current and is available in a small 3x3 DFN package.

The low standby current means that the transceiver does not need to be switched off in low power mode. Instead, the STN21xx can put the transceiver in low power mode by applying a logic "high" to the STBY pin. In this mode, the transmitter and the high-speed part of the receiver are switched off, but the low-power receiver and the wake-up filter block are enabled to allow the device to wake-up on CAN bus activity.

The only additional components are the decoupling capacitor C10, and the EMI filters R14/C11 and R15/C12.

A common mistake is to add bus termination to the CAN drivers; it is unnecessary, and even harmful, because it lowers the impedance of an already terminated vehicle CAN bus.

The Medium-Speed CAN transceiver circuit (Figure 17) typically used to communicate with the proprietary Ford MSC vehicle bus, is identical to the High-Speed CAN transceiver circuit.

Figure 16 – High Speed CAN Transceiver



Figure 17 - Medium Speed CAN Transceiver



## 6.2.11 Alternative (MCP2551) HS-CAN/MS-CAN Transceiver

The MCP2551 is an older generation CAN transceiver which is sometimes used in new designs for cost reasons. Due to its high sleep current (up to 465  $\mu$ A) it should be switched off in sleep. For this reason, the MCP2551 is powered from 5V\_SW.

The R17 and R18 pull-ups to 3.3V on TIN and ROUT are necessary to keep the signal lines from floating in sleep mode.

The 1k pull-up to 5V\_SW on the TIN pin (R16) is required for normal operation. It is switched off in sleep mode to reduce the current consumption.

R21 is used for slope control; the value of  $4.7k\Omega$  was selected to reduce EMI without compromising the reliability of communication. Do not increase it further.

Figure 18 - MCP2551 CAN Transceiver



## 6.2.12 Single Wire CAN Transceiver

The Single Wire CAN Transceiver is designed to interface with the SAE J2411 (GMLAN) vehicle bus. The TH8056KDCA8's low standby current allows it to remain powered in sleep mode. MODE0 and MODE1 are used to put the transceiver in Sleep mode, as well as switch between Normal, High Speed, and High Voltage Wake-Up modes.

R24 is the pull-up for the open-drain STN2120 output SW CAN TX.

R25 is the pull-up for the ROUT pin of the transceiver. The ROUT input can be used to detect bus activity in sleep mode.

R28 and R29 are the pull-ups for the open drain STN2120 outputs SW\_CAN\_MODE0 and SW\_CAN\_MODE. They should be connected to 5V\_SW to avoid unnecessary current draw in sleep mode when STN2120 applies logic-LOW to these pins.

The optional high-speed load circuit (controlled directly by the STN2120) can be omitted for "flight recorder" type (monitoring only) applications.



Figure 19 - Single Wire CAN Transceiver

## 6.2.13 SAE J1850 Transceiver

The SAE 1850 transceiver is made up of five blocks: V\_J1850 power supply, J1850 BUS+ transmitter, J1850 BUS- transmitter, PWM receiver, and VPW receiver.

The V\_J1850 power supply is used to power the J1850 BUS+ transmitter, which is used by both PWM and VPW protocols. PWM and VPW require different voltages, approximately 5V and 7V, respectively. STN21xx sets the voltage by controlling the LM317 adjustable regulator via the PWM/VPW signal. A logic-LOW on the PWM/VPW input causes the LM317 to output a voltage slightly higher than 7V (to account for the voltage drop in the J1850 BUS+

transmitter) while a logic-HIGH turns on Q5 which shunts R48, reducing the voltage to slightly higher than 5V. The power supply is powered from DLC\_SW and is powered off in sleep.

The J1850 BUS+ transmitter consists of the R55 bus pull-down, and a two-stage transistor switch Q7/Q6. Schottky diodes D4 and D5 prevent current backflow from/into the J1850 BUS+ line.

The J1850 BUS- transmitter can be implemented using either an NPN bipolar transistor, or an n-channel MOSFET. The NPN version is less sensitive to ESD.

Figure 20 - SAE J1850 VPW/PWM Transceiver



Both the PWM and VPW receivers are based on the LM339 comparator, and are powered from DLC\_SW, which means they are powered off in sleep mode.

The PWM receiver is connected to the differential J1850\_BUS+/J1850\_BUS- lines via  $10k\Omega$  resistors. The VPW receiver uses a voltage divider (R50/R54) to set up the input high/low threshold.

## 7.0 Electrical Characteristics

This section provides an overview of the STN21xx electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

The STN2120 is based on the dsPIC33EP256GP504 device from Microchip Technology. For more detailed device specifications or clarification, refer to Microchip documentation, available at http://www.microchip.com.

The STN2100 is based on the dsPIC33EP256GP502 device from Microchip Technology. For more detailed device specifications or clarification, refer to Microchip documentation, available at http://www.microchip.com.

## 7.1 Absolute Maximum Ratings (1)

| Ambient temperature under bias                                                    | 40°C to +125°C |
|-----------------------------------------------------------------------------------|----------------|
| Storage temperature                                                               | 65°C to +150°C |
| Voltage on Vdd with respect to Vss                                                | 0.3V to +4.0V  |
| Voltage on any pin that is not 5V tolerant with respect to Vss <sup>(2)</sup>     |                |
| Voltage on any 5V tolerant pin with respect to Vss when Vdd ≥ 3.0V <sup>(2)</sup> | 0.3V to +5.5V  |
| Voltage on any 5V tolerant pin with respect to Vss when Vdd < 3.0V <sup>(2)</sup> | 0.3V to 3.6V   |
| Maximum current out of Vss pin                                                    | 300 mA         |
| Maximum current into Vdd pin                                                      |                |
| Maximum current sourced/sunk by any 4x output(3)                                  | 15 mA          |
| Maximum current sourced/sunk by any 8x output <sup>(3)</sup>                      | 25 mA          |
| Maximum current sunk by all outputs                                               | 200 mA         |

Note

- 1. Stresses beyond those listed here can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods can affect device reliability.
- 2. See section 4.0 "Pinout" for the list of 5V tolerant pins.
- 3. See section 4.3 "Pinout Summary" to determine current rating of individual pins.

## 7.2 Electrical Characteristics

**Table 4: Thermal Operating Conditions** 

| Sym | Characteristic                 | Min | Тур | Max  | Units | Conditions |
|-----|--------------------------------|-----|-----|------|-------|------------|
| TJ  | Operating Junction Temperature | -40 | _   | +125 | °C    |            |
| ТА  | Operating Ambient Temperature  | -40 | _   | +85  | °C    |            |

**Table 5: Power Specifications** 

| Sym | Characteristic                                                              | Min  | Typ <sup>(1)</sup> | Max | Units | Conditions      |
|-----|-----------------------------------------------------------------------------|------|--------------------|-----|-------|-----------------|
| VDD | Supply Voltage                                                              | 3.0  | _                  | 3.6 | V     |                 |
|     | VDD Start Voltage<br>to ensure internal power-on reset<br>(POR) signal      |      | _                  | Vss | V     |                 |
|     | VDD Rise Rate <sup>(2)</sup> to ensure internal power-on reset (POR) signal | 0.03 | _                  | 1   | V/ms  | 0V–1.0V in 0.1s |

| Sym  | Characteristic                                                       | Min                               | Typ <sup>(1)</sup> | Max                              | Units | Conditions |
|------|----------------------------------------------------------------------|-----------------------------------|--------------------|----------------------------------|-------|------------|
| AVDD | Analog Supply Voltage                                                | Greater of<br>VDD – 0.3<br>or 3.0 | _                  | Lesser of<br>VDD + 0.3<br>or 3.6 | V     |            |
| AVss | Analog Ground Reference                                              | Vss - 0.3                         | _                  | Vss + 0.3                        | V     |            |
| VBOR | Brown-out Reset Voltage <sup>(3)</sup> on VDD transition high-to-low | 2.65 <sup>(3)</sup>               | _                  | 2.95                             | V     |            |
| IDD  | Operating Current <sup>(4)</sup>                                     | _                                 | 42                 | 63 <sup>(5)</sup>                | mA    |            |
| IPD  | Average Sleep Current <sup>(4,6)</sup>                               | _                                 | 130                | 265 <sup>(5)</sup>               | μA    | TA = +25°C |
|      |                                                                      | _                                 | 450 <sup>(5)</sup> | 800 <sup>(5)</sup>               | μΑ    | TA = +85°C |
| CEFC | External Filter Capacitor <sup>(7)</sup> connected to VCAP pin       | 4.7                               | 10                 | _                                | μF    | ESR < 1 Ω  |

## **Note** 1. Data in Typ column is at 3.3V, 25°C, unless otherwise stated.

- 2. This spec must be met in order to ensure that a correct internal power-on reset (POR) occurs. It is easily achieved using most common types of supplies but may be violated if a supply with slowly varying voltage is used, as may be obtained through direct connection to solar cells or some charge pump circuits.
- 3. This parameter is for design guidance only and is not tested in manufacturing.
- 4. STN21xx device current only. Does not include any load currents.
- 5. Values are characterized, but not tested.
- **6.** All wakeup triggers are on and wakeup trigger inputs are in their inactive states.
- 7. Typical VCAP voltage = 1.8V when VDD ≥ VDDMIN.

## **Table 6: Input Pin DC Specifications**

| Sym  | Characteristic                                                                                                                                           | Min     | Тур | Max                 | Units | Conditions                                                                                                      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|---------------------|-------|-----------------------------------------------------------------------------------------------------------------|
| VIL  | Input Low Voltage <sup>(3)</sup>                                                                                                                         |         |     |                     |       |                                                                                                                 |
|      | PWR_CTRL <sup>(8)</sup> , J1850_BUSTX <sup>(8)</sup> , GP34 <sup>(8)</sup> , GP35 <sup>(8)</sup> ISO_L_TX/GP7 <sup>(9)</sup> ISO_K_TX/GP6 <sup>(9)</sup> | Vss     | _   | 0.3 VDD             | V     |                                                                                                                 |
|      | All other inputs                                                                                                                                         | Vss     | 1   | 0.2 Vdd             | V     |                                                                                                                 |
| VIH  | Input High Voltage                                                                                                                                       |         |     |                     |       |                                                                                                                 |
|      | non-5V tolerant pins <sup>(1)</sup>                                                                                                                      | 0.8 VDD | _   | VDD                 | V     |                                                                                                                 |
|      | 5V tolerant pins <sup>(1)</sup>                                                                                                                          | 0.8 VDD | _   | 5.5                 | V     |                                                                                                                 |
| IIPU | Internal Pull-up Current                                                                                                                                 | 150     | 250 | 550                 | μA    | VDD = 3.3V, VPIN = VSS                                                                                          |
| IIPD | Internal Pull-down Current                                                                                                                               | 20      | 50  | 100                 | μA    | VDD = 3.3V, VPIN = VDD                                                                                          |
| VIN  | ANALOG_IN Input Voltage                                                                                                                                  | AVss    | _   | AVDD                | V     |                                                                                                                 |
| RIN  | Recommended ANALOG_IN Voltage Source Impedance                                                                                                           | _       | _   | 200                 | Ω     |                                                                                                                 |
| licl | Input Low Injection Current                                                                                                                              | 0       | _   | <sub>-</sub> 5(3,6) | mA    | All pins, except VDD, VSS, AVDD, AVSS, RESET, VCAP, ISO_K_TX/GP6 <sup>(8)</sup> , and ISO_RX/GP5 <sup>(9)</sup> |

## STN21xx

| Sym   | Characteristic                                                | Min                | Тур | Max                   | Units | Conditions                                                                                                                           |
|-------|---------------------------------------------------------------|--------------------|-----|-----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| lich  | Input High Injection Current                                  | 0                  | _   | +5 <sup>(4,5,6)</sup> | mA    | All pins, except VDD, VSS, AVDD, AVSS, RESET, VCAP, ISO_K_TX/GP6 <sup>(8)</sup> , ISO_RX/GP5 <sup>(9)</sup> and all 5V tolerant pins |
| ΣΙΙCΤ | Total Input Injection Current sum of all I/O and control pins | -20 <sup>(7)</sup> |     | +20 <sup>(7)</sup>    | mA    | Absolute instantaneous sum of all ± input injection currents from all I/O pins ( IICL  +  IICH ) ≤ ΣIICT                             |

#### **Note** 1. See section 4.0 "Pinout" for the list of 5V tolerant pins.

- 2. Negative current is defined as current sourced by the pin.
- 3. VIL source < (VSS 0.3). Characterized, but not tested.
- 4. Non-5V tolerant pins: VIH source > (VDD + 0.3), 5V tolerant pins: VIH source > 5.5V. Characterized, but not tested.
- 5. Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V.
- 6. Non-zero injection currents can affect the ADC results by approximately 4-6 counts.
- 7. Any number and/or combination of inputs listed under IICL or IICH conditions are permitted, provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins does not exceed the specified limit. Characterized, but not tested
- 8. STN2120 IC only
- 9. STN2100 IC only

**Table 7: Output Pin DC Specifications** 

| Sym               | Characteristic                       | Min | Тур | Max | Units | Conditions                     |
|-------------------|--------------------------------------|-----|-----|-----|-------|--------------------------------|
|                   |                                      |     |     |     |       | VDD = 3.3V, -40°C ≤ TA ≤ +85°C |
| VOL               | Output Low Voltage <sup>(1)</sup>    |     |     |     |       |                                |
|                   | 4x Sink Driver Pins <sup>(2)</sup>   | _   | _   | 0.4 | V     | IoL ≤ 6 mA                     |
|                   | 8x Sink Driver Pin <sup>(2)</sup>    | _   |     | 0.4 | V     | IOL ≤ 12 mA                    |
| Vон               | Output High Voltage <sup>(1)</sup>   |     |     |     |       |                                |
|                   | 4x Source Driver Pins <sup>(2)</sup> | 2.4 | _   | _   | V     | IOH ≥ -10 mA                   |
|                   | 8x Source Driver Pin <sup>(2)</sup>  | 2.4 | _   | _   | V     | IOH ≥ -15 mA                   |
| Vo <sub>H</sub> 1 | Output High Voltage <sup>(1)</sup>   |     |     |     |       |                                |
|                   | 4x Source Driver Pins <sup>(2)</sup> | 1.5 | _   | _   | V     | IOH ≥ -14 mA                   |
|                   |                                      | 2.0 | _   | _   | V     | IOH ≥ -12 mA                   |
|                   |                                      | 3.0 |     | _   | V     | IOH ≥ -7 mA                    |
|                   | 8x Source Driver Pin <sup>(2)</sup>  | 1.5 | _   | _   | V     | IOH ≥ -22 mA                   |
|                   |                                      | 2.0 |     | _   | V     | IOH ≥ -18 mA                   |
|                   |                                      | 3.0 | _   | _   | V     | IOH ≥ -10 mA                   |

Note 1. Parameters are characterized, but not tested.

2. See section 4.3 "Pinout Summary" for the output driver current rating designations.

## Table 8: I/O Pin Timing Requirements

| Sym  | Characteristic                             | Min | Тур | Max    | Units | Conditions        |
|------|--------------------------------------------|-----|-----|--------|-------|-------------------|
| TRST | RESET Pulse Width (low)                    | 2   | _   | _      | μs    |                   |
| Tuwm | Minimum UART Rx Pulse Width                | _   | 20  | _      | ns    | user setting < 15 |
|      | required for wakeup (user settable)        | 15  | 1   | 65,534 | μs    | user setting ≥ 15 |
| Тѕтм | Minimum SLEEP Input Time                   |     | 15  | _      | μs    | user setting = 0  |
|      | to stay high before wakeup (user settable) | 1   | _   | 65,534 | ms    | user setting > 0  |

## 8.0 Packaging Diagrams and Parameters

## 8.1 STN2100 QFN-S (MM) Package

28-Lead Plastic Quad Flat, No Lead Package (MM) – 6x6x0.9 mm Body [QFN-S] with 0.40 mm Contact Length

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.



| Units                  |                  | MILLIMETERS    |          |      |  |
|------------------------|------------------|----------------|----------|------|--|
| Dimensi                | Dimension Limits |                | NOM      | MAX  |  |
| Number of Pins         | N                |                | 28       |      |  |
| Pitch                  | е                |                | 0.65 BSC |      |  |
| Overall Height         | Α                | 0.80 0.90 1.00 |          |      |  |
| Standoff               | A1               | 0.00 0.02 0.05 |          | 0.05 |  |
| Contact Thickness      | А3               | 0.20 REF       |          |      |  |
| Overall Width          | Е                | 6.00 BSC       |          |      |  |
| Exposed Pad Width      | E2               | 3.65 3.70 4.70 |          | 4.70 |  |
| Overall Length         | D                | 6.00 BSC       |          |      |  |
| Exposed Pad Length     | D2               | 3.65 3.70 4.70 |          | 4.70 |  |
| Contact Width          | b                | 0.23 0.38 0.43 |          | 0.43 |  |
| Contact Length         | L                | 0.30 0.40 0.50 |          | 0.50 |  |
| Contact-to-Exposed Pad | K                | 0.20           | _        | _    |  |

#### Notes

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-124B

## 8.2 STN2100 QFN-S (MM) Land Pattern

## 28-Lead Plastic Quad Flat, No Lead Package (MM) – 6x6x0.9 mm Body [QFN-S] with 0.40 mm Contact Length

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.



### **RECOMMENDED LAND PATTERN**

|                            | Units          | MILLIMETERS |      |      |
|----------------------------|----------------|-------------|------|------|
| Din                        | nension Limits | MIN         | NOM  | MAX  |
| Contact Pitch              | E              | 0.65 BSC    |      |      |
| Optional Center Pad Width  | W2             |             |      | 4.70 |
| Optional Center Pad Length | T2             |             |      | 4.70 |
| Contact Pad Spacing        | C1             |             | 6.00 |      |
| Contact Pad Spacing        | C2             |             | 6.00 |      |
| Contact Pad Width (x28)    | X1             |             |      | 0.40 |
| Contact Pad Length (x28)   | Y1             |             |      | 0.85 |
| Distance Between Pads      | G              | 0.25        |      |      |

#### Notes:

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2124

<sup>1.</sup> Dimensioning and tolerancing per ASME Y14.5M.

## 8.3 STN2120 QFN (ML) Package

## 44-Lead Plastic Quad Flat, No Lead Package - 8x8 mm Body

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.



| Units                  |                  | MILLIMETERS    |                |      |  |
|------------------------|------------------|----------------|----------------|------|--|
| Dimensi                | Dimension Limits |                | NOM            | MAX  |  |
| Number of Pins         | N                |                | 44             |      |  |
| Pitch                  | е                |                | 0.65 BSC       |      |  |
| Overall Height         | Α                | 0.80           | 0.80 0.90 1.00 |      |  |
| Standoff               | A1               | 0.00 0.02 0.05 |                | 0.05 |  |
| Contact Thickness      | А3               | 0.20 REF       |                |      |  |
| Overall Width          | Е                | 8.00 BSC       |                |      |  |
| Exposed Pad Width      | E2               | 6.25 6.45 6.60 |                | 6.60 |  |
| Overall Length         | D                | 8.00 BSC       |                |      |  |
| Exposed Pad Length     | D2               | 6.25 6.45 6.60 |                | 6.60 |  |
| Contact Width          | b                | 0.20           | 0.30           | 0.35 |  |
| Contact Length         | L                | 0.30 0.40 0.50 |                | 0.50 |  |
| Contact-to-Exposed Pad | K                | 0.20           | _              | _    |  |

#### Notes

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-103C

## 8.4 STN2120 QFN (ML) Land Pattern

## 44-Lead Plastic Quad Flat, No Lead Package - 8x8 mm Body

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.



**RECOMMENDED LAND PATTERN** 

| Units                      |                  | MILLIMETERS |          |      |
|----------------------------|------------------|-------------|----------|------|
| Dimens                     | Dimension Limits |             | NOM      | MAX  |
| Contact Pitch              | E                |             | 0.65 BSC |      |
| Optional Center Pad Width  | W2               | _           | _        | 6.60 |
| Optional Center Pad Length | T2               | _           | _        | 6.60 |
| Contact Pad Spacing        | C1               | _           | 8.00     | _    |
| Contact Pad Spacing        | C2               | _           | 8.00     | _    |
| Contact Pad Width (x44)    | X1               | _           | _        | 0.35 |
| Contact Pad Length (x44)   | Y1               | _           | _        | 0.85 |
| Distance Between Pads      | G                | 0.25        | _        | _    |

#### Notes:

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2103B

<sup>1.</sup> Dimensioning and tolerancing per ASME Y14.5M.

## 9.0 Ordering Information

| TA             | Package  |      | Part Number  | SKU    |
|----------------|----------|------|--------------|--------|
| -40°C to +85°C | QFN (MM) | Tube | STN2100-I/MM | 366401 |
| -40°C to +85°C | QFN (ML) | Tube | STN2120-I/ML | 366201 |

## **Appendix A: Revision History**

Revision A (February 28, 2018)

Initial release of this document.

## **Appendix B: Contact Information**

OBD Solutions, LLC 11048 N 23rd Ave Ste 101 Phoenix, AZ 85029 United States

Phone: +1 623.434.5506

Email: sales@obdsol.com

www.obdsol.com