

Version: 2023/11/29

# **Chapter 2 Introductin to VHDL**

| 1  | Computer-aided design                                      | 11 | Simple synthesis examples                            |
|----|------------------------------------------------------------|----|------------------------------------------------------|
| 2  | Hardware description language                              | 12 | VHDL models for multiplexers                         |
| 3  | VHDL description of combinational circuits                 | 13 | VHDL libraries                                       |
| 4  | VHDL modules                                               | 14 | Modeling registers and counters using VHDL processes |
| 5  | Sequential statements and VHDL processes                   | 15 | Behavioral and structural VHDL                       |
| 6  | Modeling flip-flop using VHDL processes                    | 16 | Variables, signals, and constants                    |
| 7  | Processes using wait statemetns                            | 17 | Arrays                                               |
| 8  | Two types of VHDL delays:<br>Transport and inertial delays | 18 | Loops in VHDL                                        |
| 9  | Complication, simulation, and synthesis of VHDL code       | 19 | Assert and report statements                         |
| 10 | VHDL data types and operatos                               |    |                                                      |

- VHDL provides two objects for dealing with non-static data values: signal and variable
- VHDL also provides means for establishing default (static) values: constant and generic
- constant and signal can be global (that is, seen by the whole code), and can be used in either type of code, concurrent or sequential
- variable is local, for it can only be used inside a piece of sequential code (that is in a process, function, or procedure) and its value can never be passed out directly

#### **Declaration**

```
variable list_of_variable_names: type_name [:= initial_value];

signal list_of_signal_names : type_name [:= initial_value];

constant constant_name : type_name := constant_value;
```

|           | declared                        | where it can be used         |
|-----------|---------------------------------|------------------------------|
| Variables | within process                  | local to process             |
| Signals   | at the start of an architecture | anywhere within architecture |
| Constants | at the start of an arthitecture | anywhere within arthitecture |
|           | within a process                | local to process             |

### **Assignment statements**

```
variable_name := expression;

signal_name <= expression [after delay];</pre>
```

|           | scheduled to change    |
|-----------|------------------------|
| Signals   | after delay or Δ delay |
| Variables | with <b>no delay</b>   |

```
entity dummy is
end dummy;
architecture var of dummy is
    signal trigger, sum: integer:=0;
begin
    process
    variable var1: integer:=1;
    variable var2: integer:=2;
    variable var3: integer:=3;
    begin
         wait on trigger;
         var1 := var2 + var3;
         var2 := var1;
         var3 := var2;
         sum \le var1 + var2 + var3;
    end process;
end var;
```

**Variable**: must be declared and initialized inside the process

```
entity dummy is
end dummy;
architecture sig of dummy is
    signal trigger, sum: integer:=0;
    signal sig1: integer:=1;
    signal sig2: integer:=2;
    signal sig3: integer:=3;
begin
     process
    begin
       wait on trigger;
       sig1 \le sig2 + sig3;
       sig2 \le sig1;
       sig3 \le sig2;
       sum \le sig1 + sig2 + sig3;
    end process;
end sia:
```

**Signal**: must be declared and initialized outside the process

```
entity dummy is
end dummy;
architecture var of dummy is
    signal trigger, sum: integer:=0;
begin
     process
    variable var1: integer:=1;
    variable var2: integer:=2;
    variable var3: integer:=3;
    begin
         wait on trigger;
         var1 := var2 + var3;
         var2 := var1;
         var3 := var2;
         sum \le var1 + var2 + var3;
    end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |

During **simulation**, initialization makes the process execute once, and it stops when **wait** statement are encountered

assume trigger changes at time = 10 ns

| entity dummy is                             |
|---------------------------------------------|
| end dummy;                                  |
|                                             |
| architecture var of dummy is                |
| <pre>signal trigger, sum: integer:=0;</pre> |
| begin                                       |
| process                                     |
| <pre>variable var1: integer:=1;</pre>       |
| variable var2: integer:=2;                  |
| variable var3: integer:=3;                  |
| begin                                       |
| wait on trigger;                            |
| var1 := var2 + var3;                        |
| var2 := var1;                               |
| var3 := var2;                               |
| sum $\leq$ var1 + var2 + var3;              |
| end process;                                |
| end var;                                    |

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 1    | 2    | 3    | 0   |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |

```
entity dummy is
end dummy;
architecture var of dummy is
    signal trigger, sum: integer:=0;
begin
    process
    variable var1: integer:=1;
    variable var2: integer:=2;
    variable var3: integer:=3;
    begin
         wait on trigger;
         var1 := var2 + var3;
         var2 := var1;
         var3 := var2;
         sum \le var1 + var2 + var3:
    end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 1    | 2    | 3    | 0   |
| 10 | +0    | 1       | 5    | 5    | 5    | 0   |
|    |       |         |      |      |      |     |

var1~3 are computed sequentially and updated instantly (using new values)

Sum is computed using new var1~3

```
entity dummy is
end dummy;
architecture var of dummy is
    signal trigger, sum: integer:=0;
begin
     process
    variable var1: integer:=1;
    variable var2: integer:=2;
    variable var3: integer:=3;
    begin
         wait on trigger;
         var1 := var2 + var3;
         var2 := var1;
         var3 := var2;
         sum \le var1 + var2 + var3;
    end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 1    | 2    | 3    | 0   |
| 10 | +0    | 1       | 5    | 5    | 5    | 0   |
| 10 | +1    | 1       | 5    | 5    | 5    | 15  |

singal is updated with  $\Delta$  delay

<u>Variables</u> work just as variables used in another language, whereas <u>signals</u> get updated with time delays

| ns | delta | Trigger | sig1 | sig2 | sig3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |

```
entity dummy is
end dummy;
architecture sig of dummy is
    signal trigger, sum: integer:=0;
     signal sig1: integer:=1;
     signal sig2: integer:=2;
     signal sig3: integer:=3;
begin
    process
     begin
       wait on trigger;
       sig1 \le sig2 + sig3;
       sig2 \le sig1;
       sig3 \le sig2;
       sum \le sig1 + sig2 + sig3;
     end process;
end sig;
```

| ns | delta | Trigger | sig1 | sig2 | sig3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 1    | 2    | 3    | 0   |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |

```
entity dummy is
end dummy;
architecture sig of dummy is
     signal trigger, sum: integer:=0;
     signal sig1: integer:=1;
    signal sig2: integer:=2;
    signal sig3: integer:=3;
begin
     process
     begin
       wait on trigger;
       sig1 \le sig2 + sig3;
       sig2 \le sig1;
       sig3 \le sig2;
       sum \le sig1 + sig2 + sig3;
     end process;
end sia:
```

| ns | delta | Trigger | sig1 | sig2 | sig3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 1    | 2    | 3    | 0   |
| 10 | +0    | 1       | 1    | 2    | 3    | 0   |
|    |       |         |      |      |      |     |

```
entity dummy is
end dummy;
architecture sig of dummy is
    signal trigger, sum: integer:=0;
     signal sig1: integer:=1;
     signal sig2: integer:=2;
     signal sig3: integer:=3;
begin
     process
     begin
       wait on trigger;
       sig1 \le sig2 + sig3;
       sig2 \le sig1;
       sig3 \le sig2;
       sum \le sig1 + sig2 + sig3;
     end process;
end sig;
```

| ns | delta | Trigger | sig1 | sig2 | sig3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 1    | 2    | 3    | 0   |
| 10 | +0    | 1       | 1    | 2    | 3    | 0   |
| 10 | +1    | 1       | 5    | 1    | 2    | 6   |

- Old values of sig1 and sig2 are used to compute sig2 and sig3
- Old values of sig1,2,3 are used to compute sum

```
entity dummy is
end dummy;
architecture sig of dummy is
     signal trigger, sum: integer:=0;
     signal sig1: integer:=1;
     signal sig2: integer:=2;
     signal sig3: integer:=3;
begin
     process
     begin
       wait on trigger;
       sig1 \le sig2 + sig3;
       sig2 \le sig1;
       sig3 \le sig2;
       sum \le sig1 + sig2 + sig3;
     end process;
end sig;
```

```
entity dummy3 is
end dummy3;
architecture var of dummy3 is
signal trigger, sum: integer:=0;
begin
 process(trigger)
 variable var1: integer:=1;
 variable var2: integer:=2;
 variable var3: integer:=3;
 begin
  var1 := var2 + var3;
  var2 := var1;
  var3 := var2;
  sum <= var1 + var2 + var3;
 end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0- | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +0    | 0       | 5    | 5    | 5    | 0   |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |

```
entity dummy3 is
end dummy3;
architecture var of dummy3 is
signal trigger, sum: integer:=0;
begin
 process(trigger)
 variable var1: integer:=1;
 variable var2: integer:=2;
 variable var3: integer:=3;
 begin
  var1 := var2 + var3;
  var2 := var1;
  var3 := var2;
  sum <= var1 + var2 + var3;
 end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0- | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +0    | 0       | 5    | 5    | 5    | 0   |
| 0  | +1    | 0       | 5    | 5    | 5    | 15  |
|    |       |         |      |      |      |     |
|    |       |         |      |      |      |     |

```
entity dummy3 is
end dummy3;
architecture var of dummy3 is
signal trigger, sum: integer:=0;
begin
 process(trigger)
 variable var1: integer:=1;
 variable var2: integer:=2;
 variable var3: integer:=3;
 begin
  var1 := var2 + var3;
  var2 := var1;
  var3 := var2;
  sum <= var1 + var2 + var3;
 end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0- | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +0    | 0       | 5    | 5    | 5    | 0   |
| 0  | +1    | 0       | 5    | 5    | 5    | 15  |
| 10 | +0    | 1       | 10   | 10   | 10   | 15  |
| 10 | +1    | 1       | 10   | 10   | 10   | 30  |

```
entity dummy3 is
end dummy3;
architecture var of dummy3 is
signal trigger, sum: integer:=0;
begin
 process(trigger)
 variable var1: integer:=1;
 variable var2: integer:=2;
 variable var3: integer:=3;
 begin
  var1 := var2 + var3;
  var2 := var1;
  var3 := var2;
  sum <= var1 + var2 + var3;
 end process;
end var;
```

| ns | delta | Trigger | var1 | var2 | var3 | sum |
|----|-------|---------|------|------|------|-----|
| 0- | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +0    | 0       | 5    | 5    | 5    | 0   |
| 0  | +1    | 0       | 5    | 5    | 5    | 15  |
| 10 | +0    | 1       | 10   | 10   | 10   | 15  |
| 10 | +1    | 1       | 10   | 10   | 10   | 30  |

```
entity dummy4 is
end dummy4;
architecture sig of dummy4 is
signal trigger, sum: integer:=0;
signal sig1: integer:=1;
signal sig2: integer:=2;
signal sig3: integer:=3;
begin
 process(trigger)
 begin
  sig1 \le sig2 + sig3;
  sig2 \le sig1;
  sig3 \le sig2;
  sum \le sig1 + sig2 + sig3;
 end process;
end sig;
```

| ns | delta | Trigger | sig1 | sig2 | sig3 | sum |
|----|-------|---------|------|------|------|-----|
| 0  | +0    | 0       | 1    | 2    | 3    | 0   |
| 0  | +1    | 0       | 5    | 1    | 2    | 6   |
| 10 | +0    | 1       | 5    | 1    | 2    | 6   |
| 10 | +1    | 1       | 3    | 5    | 1    | 8   |

#### dummy3

```
entity dummy is
end dummy;
architecture var of dummy is
signal trigger, sum : integer := 0;
begin
   process (trigger)
   variable var1 : integer := 1;
   variable var2 : integer := 2;
   variable var3 : integer := 3;
  begin
      var1 := var2 + var3;
      var2 := var1;
      var3 := var2;
      sum \le var1 + var2 + var3;
   end process;
end var:
```

#### After add trigger, var1~3, and sum

#### **After simulation running**

```
VSIM 21> force dummy/trigger 1 10 ns
VSIM 22> run 20 ns
```

| ns-,<br>delta-, |    | /dummy/trigge:<br>/dummy/ |   |    | _7/var2-<br>/dummy/line |    | ny/sum <mark>⊸</mark> |
|-----------------|----|---------------------------|---|----|-------------------------|----|-----------------------|
| 0               | +0 |                           | 0 | 5  | 5                       | 5  | 0                     |
| 0               | +1 |                           | 0 | 5  | 5                       | 5  | 15                    |
| 10              | +0 |                           | 1 | 10 | 10                      | 10 | 15                    |
| 10              | +1 |                           | 1 | 10 | 10                      | 10 | 30                    |
|                 |    |                           |   |    |                         |    |                       |

- > These differences are not important when VHDL is used for synthesis of hardware
- These are subtle differences that only affect simulation

# Comparison between signal and variable

|            | Signal                                                                                                                                   | Variable                                                                      |
|------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| Assignment | <=                                                                                                                                       | :=                                                                            |
| Utility    | Represents circuit interconnections (wires)                                                                                              | Represents local information                                                  |
| Scope      | Can be global (seen by entire code)                                                                                                      | Local (visible only inside the corresponding Process, Function, or Procedure) |
| Behavior   | Update in not immediate in sequential code (new value generally only available at the conclusion of the Process, Function, or Procedure) | Updated immediately (new value can be used in the next line of code)          |
| Usage      | In a Package, Entity, or Architecture. In an Entity, all Ports are Signals by default                                                    | Only in sequential code, that is, in a Process, Function, or Procedure        |

```
⊟entity shift is
 123456789
          port (din, clk: in bit;
     dout: out bit);
       end shift;
     □architecture shift of shift is
           signal a, b, c: bit;
     □ begin
           process(clk)
     10
           begin
11
              if clk'event and clk='1' then
12
                 a \ll din:
13
                 b <= a;
14
15
16
                 c <= b;
                 dout <= c;
              end if:
17
           end process;
18
      Lend shift;
                   a
                                       b
din
                                                           C
clk
                >CLK
            1'h0
                SCLR
                                    >CLK
                               1'h0 SCLR
                                                        >CLK
                                                              0
                                                                           dout~reg0
                                                   1'h0 SCLR
                                                                            >CLK
                                                                                            dout
                                                                       1'h0 SCLR
```

```
⊟entity shift is
 123456789
           port (din1, din2, clk: in bit;
                  dout: out bit);
       end shift;
     □architecture shift of shift is
           signal a, b, c: bit;
     □ begin
           process(clk)
10
           begin
              if clk'event and clk='1' then
11
12
                  a <= din1;
13
                  b <= din2;
14
                  c <= a and b;
15
                  dout <= c;
16
              end if:
17
           end process;
18
19
       end shift;
                b
din2
                                                       dout~reg0
 clk
             >CLK
          1'h0 SCLR
                                                       >CLK Q
                                                                    dout
                                                   1'h0 SCLR
                a
                                          C
                          C
din1
             >CLK
          1'h0 SCLR
                                        >CLK O
                                    1'h0 SCLR
```

```
⊟entity shift is
1
2
3
4
5
6
7
8
9
10
11
12
13
          port (din, clk: in bit;
     dout: out bit);
      end shift:
     □architecture shift of shift is
     ⊟begin
          process(clk)
     variable a, b, c: bit;
          begin
             if clk'event and clk='1' then
                 a := din;
                 b := a;
14
                 c := b;
15
                 dout <= c;
16
              end if;
17
          end process;
18
       end shift;
```



```
□entity shift is
 123456789
         end shift;
    □architecture shift of shift is
    ⊟begin
         process(clk)
            variable a, b, c: bit;
10
         begin
            if clk'event and clk='1' then
11
12
13
14
15
16
               a := din1;
               b := din2;
               c := a \text{ and } b;
               dout <= c;
            end if;
17
         end process;
18
     Lend shift;
19
```



```
⊟entity shift is
 123456789
          port (din, clk: in bit;
     dout: out bit);
      end shift:
    □architecture shift of shift is
    ⊟begin
          process(clk)
             variable a, b, c: bit;
10
          begin
             if clk'event and clk='1' then
11
12
                a := din;
13
                b := a;
14
                c := b;
15
                dout := c;
16
             end if:
17
          end process;
18
     Lend shift:
```

```
10526 VHDL Signal Assignment Statement error at shift.vhd(15): Signal Assignment Statement must use <= to assign value to signal "dout"
Quartus Prime Analysis & Synthesis was unsuccessful. 1 error, 1 warning
293001 Quartus Prime Full Compilation was unsuccessful. 3 errors, 1 warning
```

Signal assignment statement must use <= to assign value to signal

# **Chapter 2 Introductin to VHDL**

| 1  | Computer-aided design                                      | 11 | Simple synthesis examples                            |
|----|------------------------------------------------------------|----|------------------------------------------------------|
| 2  | Hardware description language                              | 12 | VHDL models for multiplexers                         |
| 3  | VHDL description of combinational circuits                 | 13 | VHDL libraries                                       |
| 4  | VHDL modules                                               | 14 | Modeling registers and counters using VHDL processes |
| 5  | Sequential statements and VHDL processes                   | 15 | Behavioral and structural VHDL                       |
| 6  | Modeling flip-flop using VHDL processes                    | 16 | Variables, signals, and constants                    |
| 7  | Processes using wait statemetns                            | 17 | Arrays                                               |
| 8  | Two types of VHDL delays:<br>Transport and inertial delays | 18 | Loops in VHDL                                        |
| 9  | Complication, simulation, and synthesis of VHDL code       | 19 | Assert and report statements                         |
| 10 | VHDL data types and operatos                               |    |                                                      |

# 2.17 Arrays

Array in VHDL can be used while modeling the repetition

To use array in VHDL,

- 1. Declare an array type
- 2. Declare an array object

```
type SHORT WORD is array (15 downto 0) of bit;
```

- define a one-dimensional array type SHORT WORD
- > SHORT WORD has an integer index with range (15 downto 0)
- > SHORT WORD is actually a bit\_vector of size 16

### 2.17 Arrays

DATA\_WORD is initialized (by default) to all '0' bits

ALT\_WORD(0)

accesses the rightmost bit of ALT\_WORD

```
ALT WORD (5 downto 0)
```

accesses the low-order 6 bits of ALT\_WORD

### 2.17 Arrays

#### General forms of array type and array object declaration

```
type array_type_name is array index_range of element_type;
signal array_name: array_type_name [ := initial_values];
```

signal may be replaced with variable or constant

#### **Multidimensional array**

matrixA(3,2)

element in 3<sup>rd</sup> row and 2<sup>nd</sup> column, which has a value 8

#### **Unconstrained array type**

```
type intvec is array (natural range<>) of integer;

range must be specified
when array object is declared

signal intvec5: intvec(1 to 5) := (3, 2, 6, 8, 1);
```

# Two-dimensional array type with unconstrained row and column index ranges

```
type matrix is array (natural range<>, natural range<>) of
  integer;
```

#### **Example**

- Parity bits are often used in digital communication for error detection and correction
- ☐ The simplest of these involve transmitting one additional bit with the data, a parity bit
- Use VHDL arrays to represent a parity generator that generates a 5-bit-odd-parity generation for a 4-bit input number using the look-up table (LUT) method

| Input (LUT Address) |   |   |   |   | Outpu | ıt (LUT | Data) |   |
|---------------------|---|---|---|---|-------|---------|-------|---|
| Α                   | В | С | D | Р | Q     | R       | S     | Т |
| 0                   | 0 | 0 | 0 | 0 | 0     | 0       | 0     | 1 |
| 0                   | 0 | 0 | 1 | 0 | 0     | 0       | 1     | 0 |
| 0                   | 0 | 1 | 0 | 0 | 0     | 1       | 0     | 0 |
| 0                   | 0 | 1 | 1 | 0 | 0     | 1       | 1     | 1 |
| 0                   | 1 | 0 | 0 | 0 | 1     | 0       | 0     | 0 |
| 0                   | 1 | 0 | 1 | 0 | 1     | 0       | 1     | 1 |
| 0                   | 1 | 1 | 0 | 0 | 1     | 1       | 0     | 1 |
| 0                   | 1 | 1 | 1 | 0 | 1     | 1       | 1     | 0 |
| 1                   | 0 | 0 | 0 | 1 | 0     | 0       | 0     | 0 |
| 1                   | 0 | 0 | 1 | 1 | 0     | 0       | 1     | 1 |
| 1                   | 0 | 1 | 0 | 1 | 0     | 1       | 0     | 1 |
| 1                   | 0 | 1 | 1 | 1 | 0     | 1       | 1     | 0 |
| 1                   | 1 | 0 | 0 | 1 | 1     | 0       | 0     | 1 |
| 1                   | 1 | 0 | 1 | 1 | 1     | 0       | 1     | 0 |
| 1                   | 1 | 1 | 0 | 1 | 1     | 1       | 0     | 0 |
| 1                   | 1 | 1 | 1 | 1 | 1     | 1       | 1     | 1 |

```
library IEEE;
use IEEE.numeric_bit.all;
entity parity_gen is
   port(X: in unsigned(3 downto 0);
       Y: out unsigned(4 downto 0));
end parity_gen;
```

| Inp | ut (LU | Γ Addre | ess) |   | Outpu | ıt (LUT | Data) |   |
|-----|--------|---------|------|---|-------|---------|-------|---|
| Α   | В      | С       | D    | Р | Q     | R       | S     | Т |
| 0   | 0      | 0       | 0    | 0 | 0     | 0       | 0     | 1 |
| 0   | 0      | 0       | 1    | 0 | 0     | 0       | 1     | 0 |
| 0   | 0      | 1       | 0    | 0 | 0     | 1       | 0     | 0 |
| 0   | 0      | 1       | 1    | 0 | 0     | 1       | 1     | 1 |
| 0   | 1      | 0       | 0    | 0 | 1     | 0       | 0     | 0 |
| 0   | 1      | 0       | 1    | 0 | 1     | 0       | 1     | 1 |
| 0   | 1      | 1       | 0    | 0 | 1     | 1       | 0     | 1 |
| 0   | 1      | 1       | 1    | 0 | 1     | 1       | 1     | 0 |
| 1   | 0      | 0       | 0    | 1 | 0     | 0       | 0     | 0 |
| 1   | 0      | 0       | 1    | 1 | 0     | 0       | 1     | 1 |
| 1   | 0      | 1       | 0    | 1 | 0     | 1       | 0     | 1 |
| 1   | 0      | 1       | 1    | 1 | 0     | 1       | 1     | 0 |
| 1   | 1      | 0       | 0    | 1 | 1     | 0       | 0     | 1 |
| 1   | 1      | 0       | 1    | 1 | 1     | 0       | 1     | 0 |
| 1   | 1      | 1       | 0    | 1 | 1     | 1       | 0     | 0 |
| 1   | 1      | 1       | 1    | 1 | 1     | 1       | 1     | 1 |

Input (LUT Address)

**Output (LUT Data)** 

```
library IEEE;
use IEEE.numeric bit.all;
entity parity gen is
  port(X: in unsigned(3 downto 0);
      Y: out unsigned(4 downto 0));
end parity gen;
architecture Table of parity gen is
type OutTable is array(0 to 15) of bit;
signal ParityBit: bit;
constant OT: OutTable := ('1','0','0','1','0','1','1','0',
                           '0','1','1','0','1','0','0','1');
begin
  ParityBit <= OT(to integer(X));
  Y <= X & ParityBit;
end Table;
```

### Predefined unconstrained array types in VHDL

```
type bit_vector is array (natural range<>) of bit;
type string is array (positive range<>) of character;
```

The characters in a string literal must be enclosed in double quotes

```
constant A: bit_vector(0 to 5) := "101011"
```

```
constant A: bit_vector(0 to 5) := ('1','0','1','0','1','1')
```

## **Subtype**

```
subtype SHORT_WORD is bit_vector (15 downto 0);
```

After a type has been declared, a related subtype can be declared to include a subset of the values specified by the type

| Predefined subtypes of type integer |                             |
|-------------------------------------|-----------------------------|
| positive                            | All positive integers       |
| natural                             | All positive integers and 0 |

# **Chapter 2 Introductin to VHDL**

| 1  | Computer-aided design                                      | 11 | Simple synthesis examples                            |
|----|------------------------------------------------------------|----|------------------------------------------------------|
| 2  | Hardware description language                              | 12 | VHDL models for multiplexers                         |
| 3  | VHDL description of combinational circuits                 | 13 | VHDL libraries                                       |
| 4  | VHDL modules                                               | 14 | Modeling registers and counters using VHDL processes |
| 5  | Sequential statements and VHDL processes                   | 15 | Behavioral and structural VHDL                       |
| 6  | Modeling flip-flop using VHDL processes                    | 16 | Variables, signals, and constants                    |
| 7  | Processes using wait statemetns                            | 17 | Arrays                                               |
| 8  | Two types of VHDL delays:<br>Transport and inertial delays | 18 | Loops in VHDL                                        |
| 9  | Complication, simulation, and synthesis of VHDL code       | 19 | Assert and report statements                         |
| 10 | VHDL data types and operatos                               |    |                                                      |

# 2.18 Loops in VHDL (循环语句)

## 1. infinite loop (无限循环语句)

```
[loop-label:] loop
  sequential statements
end loop [loop-label];
```

A loop statement is a sequential statement (only in process, function, or procedure)

```
exit;
exit when condition;
```

loop will terminate when the exit statement is executed, provided that the condition is TRUE

## 2. for loop

```
[loop-label:] for loop-index in range loop
  sequential statements
end loop [loop-label];
```

- □ loop-index is automatically defined when the loop is entered, and it should not explicitly be declared
- It is initialized to the first value in the range and then the sequential statements are executed

#### 2. for loop

```
[loop-label:] for loop-index in range loop
  sequential statements
end loop [loop-label];
```

loop-index can be used inside the loop

loop-index **CANNOT** be changed

#### 2. for loop

```
[loop-label:] for loop-index in range loop
  sequential statements
end loop [loop-label];
```

- When the end of the loop is reached, the loop-index is set to the next value in the range and the sequential statement are executed again
- ☐ This process continues until the loop has been executed for every value in the range, and the loop terminates
- ☐ After the loop terminates, the loop-index is no longer available

# For loop Example: 4-bit adder

i will be initialized to 0 when the for loop is entered

i is not a variable and is therefore not declared in the process declarative part

```
loop1: for i in 0 to 3 loop
  cout:= (A(i) and B(i)) or (A(i) and cin) or (B(i) and cin);
  sum(i) := A(i) xor B(i) xor cin;
  cin := cout;
end loop loop1;
```

The carry out from one interation (cout) is copied to the carry in (cin) before the end of the loop

#### 3. while loop

```
[loop-label:] while condition loop
  sequential statements
end loop [loop-label];
```

The "loop index" can be manipulated by the programmer

- ☐ As in while loops in most languages, a condition is tested before each iteration
- ☐ The loop is terminated if the condition is false

## 3. while loop

```
-- Down counter
while stop = '0' and count /=0 loop
  wait until clk'event and clk = '1';
    count <= count - 1;
  wait for 0 ns;
end loop [loop-label];</pre>
```

The counter is decremented on clk1 until either count='0' or stop='1'

#### **IMPORTANT:**

- ▶ IF, WAIT, CASE, LOOP are intended exclusively for sequential code
- ➤ They can only be used inside a PROCESS (进程), FUNCTION (函数) or PROCEDURE (过程)

# **Chapter 2 Introductin to VHDL**

| 1  | Computer-aided design                                      | 11 | Simple synthesis examples                            |
|----|------------------------------------------------------------|----|------------------------------------------------------|
| 2  | Hardware description language                              | 12 | VHDL models for multiplexers                         |
| 3  | VHDL description of combinational circuits                 | 13 | VHDL libraries                                       |
| 4  | VHDL modules                                               | 14 | Modeling registers and counters using VHDL processes |
| 5  | Sequential statements and VHDL processes                   | 15 | Behavioral and structural VHDL                       |
| 6  | Modeling flip-flop using VHDL processes                    | 16 | Variables, signals, and contants                     |
| 7  | Processes using wait statemetns                            | 17 | Arrays                                               |
| 8  | Two types of VHDL delays:<br>Transport and inertial delays | 18 | Loops in VHDL                                        |
| 9  | Complication, simulation, and synthesis of VHDL code       | 19 | Assert and report statements                         |
| 10 | VHDL data types and operatos                               |    |                                                      |

#### assert statement (断言)

If boolean-expression is false, an assertion violation has occurred

```
assert boolean-expression
    report string-expression
    [severity severity-level;]
```

If an assertion violation occurs during simulation, the simulator reports it with the string-expression provided in the report clause

#### assert statement

```
assert boolean-expression
       report string-expression
       [severity severity-level;]
```

#### Four possible severity-level:

> note

- ➤ warning 警告
- error ➤ failure 失败
- 错误

```
report "ALL IS WELL";
```

If assert clause is omitted, then the report is always made

#### **Example**



The adder we are testing will be treated as a component and embedded in **test bench** 

```
entity TestAdder is
end TestAdder:
architecture test1 of TestAdder is
component Adder4
                                                               Adder4 is a
  port(A, B: in bit vector ( 3 downto 0 ); Ci: in bit;
                                                               component
          S: out bit vector (3 downto 0); Co: out bit);
end component;
constant N: integer := 11;
type bv_arr is array (1 to N) of bit_vector(3 downto 0);
type bit_arr is array (1 to N) of bit;
constant addend array: bv arr := ("0111", "1101", "0101", "1101",
              "0111","1000", "0111", "1000", "0000", "1111", "0000");
constant augend array: bv arr := ("0101", "0101", "1101", "1101",
              "0111","0111", "1000", "1000", "1101", "1111", "0000");
constant cin_array: bit_arr := ('0', '0', '0', '0', '0', '0', '1',
                                               ·0·, ·1·, ·1·, ·0·,);
constant sum_array: bv_arr := ("1100", "0010", "0010", "1010",
              "1111","1111", "1000", "0000", "1110", "1111", "0000");
constant cout array: bit arr := ('0', '1', '1', '1', '0', '0', '0',
                                                  1', '0', '1', '0',);
signal addend, augend, sum: bit_vector ( 3 downto 0 );
signal cin, cout: bit;
```

The test bench code uses constant arrays to define the test inputs for the adder and the expected outputs

```
begin
  process
  begin
   for i in 1 to N loop
      addend <= addend_array(i);</pre>
      augend <= augend_array(i);</pre>
      cin <= cin array(i);
     wait for 40 ns;
      assert (sum = sum_array(i) and cout = cout_array(i))
        report "Wrong Answer"
        severity error;
    end loop;
    report "Test Finished";
  end process;
  add1: adder4 port map (addend, augend, cin, sum, cout);
and test1;
```



```
add wave CLK X State NextState Z force CLK 0 0, 1 100 -repeat 200 force X 0 0, 1 350, 0 550, 1 750, 0 950, 1 1350 run 1600
```

We used simulator commands to generate waveform inputs (Chp2.15)

# How a waveform input can be provided in a test bench

#### Generating a test sequence to test Code Converter

```
entity test code conv is
end test code conv;
architecture tester of test code conv is
signal X, CLK Z: bit;
component Code Converter is
 port(X, CLK: in bit;
      Z: out bit);
                            A time-varying signal is provided to
end component;
                             input X
begin
  clk <= not clk after 100 ns;
 X <= '0', '1' after 350 ns, '0' after 550 ns, '1' after
      750 ns, '0' after 950 ns, '1' after 1350 ns;
  CC: Code Converter port map (X, clk, Z);
end tester;
```