## Report

## (1)

For the following values of A and B, how many clock cycles are needed to execute your first program from Lab 7 on your baseline MIPS processor, before adding optimizations of Lab 9? Assuming that we run the MIPS processor at 20 MHz, how much time (in seconds) would that take? (You can assume that the loading of the numbers requires only one instruction)

| Value of A | Value of B | Number of cycles | Time in seconds |
|------------|------------|------------------|-----------------|
| 0          | 8          |                  |                 |
| 6          | 8          |                  |                 |
| 0          | 90'000     |                  |                 |
| 89'996     | 90'002     |                  |                 |

```
main:
   addi
           $s0,
                   $0,
                           8
                                       # B = 8
   addi
           $s1,
                   $0,
   addi
                                       # S = 0
           $t2,
                   $0,
                           0
   slt
           $t1,
                   $s0,
                           $s1
                                       # $t1 = A < B ? 1 : 0
                                       # If A > B, jump to end
   beq
           $t1,
                   $0,
                           end
                                       # Jump to loop
           loop
   j
loop:
   add
           $t2,
                   $t2,
                           $s0
                                       \# S = S + A
                                       # If A == B, jump to end
   beq
           $s0,
                   $s1,
                           end
           $s0,
   addi
                   $s0,
                           1
                                       \# A = A + 1
           loop
                                       # jump to loop
   j
end:
   j
           end
                                       # Infinite loop at the end
```

The formula to calculate the number of cycles is given by

$$N(A,B) = egin{cases} 6+4\cdot(B-A)+2, & A\leq B \ 5, & A>B \end{cases}$$

| Α      | В      | Number of cycles | Time in seconds |
|--------|--------|------------------|-----------------|
| 0      | 8      | 40               | 0.000002s       |
| 6      | 8      | 16               | 0.0000008s      |
| 6      | 90'000 | 359'984          | 0.0179992s      |
| 89'996 | 90'002 | 32               | 0.0000016s      |

Fill in the new values for the Table in Exercise 1 when using the modified MIPS architecture running the optimized code, as discussed in the manual for Lab 9. (You can assume that the loading of the numbers requires only one instruction)

| Value of A | Value of B | Number of cycles | Time in seconds |
|------------|------------|------------------|-----------------|
| 0          | 8          |                  |                 |
| 6          | 8          |                  |                 |
| 0          | 90'000     |                  |                 |
| 89'996     | 90'002     |                  |                 |

```
.text
main:
                                                # $t0 = A
       addi
                $t0,
                        $0,
                                                # $t1 = B
       addi
                $t1,
                        $0,
                                8
                                -1
       addi
                $t2,
                        $t0,
                                                # A-1
                $t0,
                                                         # A (A-1)
       multu
                        $t2
                                                                 # mult result in t0
       mflo
                $t0
        srl
                $t0,
                        $t0,
                                                # divide by two
        addi
                $t2,
                        $t1,
                                                # B+1
       multu
                $t1,
                        $t2
                                                         # B (B+1)
       mflo
                $t1
                                                                 # mult result in t1
        srl
                $t1,
                        $t1,
                                1
                                                # divide by two
                                $t0
                                                # end result is the difference
        sub
                $t2,
                        $t1,
end:
                                                                         # loop t2 is
        j
                        end
the result
```

The formula to calculate the number of cycles is given by

$$N(A,B)=11$$

| Α      | В      | Number of cycles | Time in seconds |
|--------|--------|------------------|-----------------|
| 0      | 8      | 11               | 0.00000055s     |
| 6      | 8      | 11               | 0.00000055s     |
| 6      | 90'000 | 11               | 0.00000055s     |
| 89'996 | 90'002 | 11               | 0.00000055s     |

Compare the size/device utilization of the two implementations (before and after the modifications in Lab manual 9). What differences do you see? Briefly comment on them. *Hint: Look into the synthesis report.* 

Without additional instructions implemented:

| Site Type              |   |     |   |   | • |      |   | '-   |
|------------------------|---|-----|---|---|---|------|---|------|
| +<br>  Slice LUTs*     |   |     |   | 0 |   |      |   |      |
| LUT as Logic           | l | 205 | l | 0 | 2 | 0800 | l | 0.99 |
| LUT as Memory          | I | 256 | I | 0 |   | 9600 | l | 2.67 |
| LUT as Distributed RAM | ı | 256 | I | 0 | l |      | 1 | ı    |
| LUT as Shift Register  | ı | 0   | I | 0 | l |      | 1 | ı    |
| Slice Registers        | ı | 31  | I | 0 | 4 | 1600 |   | 0.07 |
| Register as Flip Flop  | ı | 31  | I | 0 | 4 | 1600 | l | 0.07 |
| Register as Latch      | 1 | 0   | I | 0 | 4 | 1600 | I | 0.00 |
| F7 Muxes               | 1 | 0   | l | 0 | 1 | 6300 | I | 0.00 |
| F8 Muxes               | 1 | 0   | l | 0 |   | 8150 | I | 0.00 |

with additional instructions implemented:

| Site Type              | Use | d   | Fixed | I | Available | I | Util% |
|------------------------|-----|-----|-------|---|-----------|---|-------|
| +                      |     |     |       | • |           |   |       |
| Slice LUTs*            | 629 | 9   | 0     | ı | 20800     | ı | 3.02  |
| LUT as Logic           | 37  | 3   | 0     | 1 | 20800     |   | 1.79  |
| LUT as Memory          | 25  | 6   | 0     | I | 9600      | l | 2.67  |
| LUT as Distributed RAM | 25  | 6   | 0     | I |           | I | I     |
| LUT as Shift Register  | (   | ð   | 0     | I |           | 1 | Į     |
| Slice Registers        | 6   | 4   | 0     | I | 41600     |   | 0.15  |
| Register as Flip Flop  | 6   | 4   | 0     | I | 41600     | I | 0.15  |
| Register as Latch      | (   | 9   | 0     | I | 41600     | I | 0.00  |
| F7 Muxes               | (   | 0 I | 0     | 1 | 16300     | 1 | 0.00  |
| F8 Muxes               | ] ( | 9   | 0     | 1 | 8150      | 1 | 0.00  |

As evident, implementing the additional functionality increases the number of used LUTs (logic) by nearly 50 percent and doubles the number of registers. This surprised us a lot!