# PMU\_quota specification version v1

Guillem Cabo Pitarch August 29, 2022

# CONTENTS

| 1 | General purpose of the module | 3 |  |  |  |  |  |
|---|-------------------------------|---|--|--|--|--|--|
| 2 | Design placement              | 3 |  |  |  |  |  |
| 3 | Parameters                    | 3 |  |  |  |  |  |
| 4 | Interface                     |   |  |  |  |  |  |
| 5 | Reset behavior                |   |  |  |  |  |  |
| 6 | What could not happen         | 4 |  |  |  |  |  |
| 7 | Behavior 7.1 Counter masking  | 5 |  |  |  |  |  |
| 8 | Special cases, corner cases   | 5 |  |  |  |  |  |

#### 1 General purpose of the module

This module checks the content of the counters selected by the mask register. The value of the selected counters is added and compared against the quota limit register. If the total quota is exceeded then an interrupt is risen. A single interrupt is generated for this module.

To account for a given event a 1 must be set to the Quota mask register. When the mask is 0 the value is not accounted for the quota.

The addition of counters is sequential, therefore you could notice up to N cycles (where N is the number of counters) from the point that the quota is exceeded until the point where the interrupt is risen.

#### 2 DESIGN PLACEMENT

This modules is meant to be instantiated by the interface agnostic PMU (PMU\_raw.sv). Only one instance of this module is required.

#### 3 PARAMETERS

This module requires two integer parameters.REG\_WIDTH and N\_COUNTERS. **REG\_WIDTH** defines the number of bits that a counter has. **N\_COUNTERS** defines the amount of counters that are available in the PMU.

Given the previous parameters the unit shall generate correct RTL without any manual modification to the source code.

A local parameter called max\_width sets the width of the internal adder. max\_width shall guaranty that the addition of all counters will not overflow the internal counter.

#### 4 INTERFACE

Interface signals of the module are listed in table 4.1

### 5 RESET BEHAVIOR

The module contains two reset signals. One synchronous active high reset enabled by software called softrst\_i, the other is the global reset, called rstn\_i it is asynchronous and active

| Port Name       | Direction | Width | Index       | Comment                          | Comment Source |
|-----------------|-----------|-------|-------------|----------------------------------|----------------|
| clk_i           | INPUT     | 1     | -           | Global Clock Signal              | module port    |
| rstn_i          | INPUT     | 1     | -           | Global Reset Signal. This Signal | module port    |
| counter_value_i | INPUT     | 288   | [0:8][31:0] | Input wire from wrapper containi | module port    |
| softrst_i       | INPUT     | 1     | -           | Active HIGH                      | module port    |
| quota_limit_i   | INPUT     | 32    | [31:0]      | sum_all_counters (counter_value  | module port    |
| quota_mask_i    | INPUT     | 9     | [8:0]       | total quota that triggers the in | module port    |
| intr_quota_o    | OUTPUT    | 1     | -           | Interrupt quota                  | module port    |

Table 4.1: Ports of module PMU\_quota

low.

Any reset when active shall clear any internal register and set them to 0. Interruptions shall become inactive while the unit is in reset.

### 6 What could not happen

Counter values are registered externally, and they shall not be registered. Addition of registers can be stored internally.

Interruptions shall be low while the unit is in reset.

The internal adder stores the addition of all counters in suma\_int. Suma\_int shall not over-flow even if all counters have the maximum value and they have to be added.

### 7 BEHAVIOR

#### 7.1 COUNTER MASKING

Counters are only added to compute towards consumed quota if the corresponding bit is active in the quota\_mask\_i signal. This signals is one-hot encoded, the LSB corresponds to the counter 0 and the MSB to the last counter.

The mask bit for each counter is replicated to match the reg\_width. An and mask is applied between the replicated signal and the incomming counter value (counter\_value\_i). The outcome is routed to masked\_counter\_value\_int. If the unit is in reset masked\_counter\_value\_int entries remain 0.

#### 7.2 SEQUENTIAL ADDITION

In order to minimize resources a single adder is used and values of counters are added sequentially.

Three structures are needed. First we have a **mask change detection** mechanism, the current mask is stored when the unit is active and compared against the previous value, if the stored mask (old\_mask) is different than the incoming mask (quota\_mask\_i) a one bit signal called new\_mask is set high. The second block is a simple **control state machine**, if we are in reset or a new mask is detected the state jumps to 0, otherwise the state increase each cycle. When the state machine count (state\_int) reaches the N\_COUNTERS value it is set back to 0. Finally we have the actual **sequential addition of counters**, it is stored in suma\_int. If the unit is in reset the addition is set to 0, if a new mask or the state-machine in the second block is 0 the addition is set to 0. Otherwise suma\_int adds its previous value to masked\_counter\_value\_int[n], where n is the value of the state-machine in block two minus one (state\_int-1).

#### 7.3 Interruption

The interruption control is simple. It holds the previous state of the interrupt in a register called hold\_intr\_quota. This register is set to 0 at reset, otherwise it applies an or operation between its previous value and the current interrupt output (intr\_quota\_o).

The output interrupt (intr\_quota\_o) is high if the sequential addition of counters (suma\_int) is larger than the input quota limit (quota\_limit\_i) or the interrupt was triggered since the last reset (hold\_intr\_quota is high).

To clear the interrupt a soft or hard reset shall be performed.

## 7.4 PACKAGES AND STRUCTURES

No packages and structures are used in this module.

### 8 SPECIAL CASES, CORNER CASES

If the quota mask is changed the state-machine that adds the content of the counters shall jump to reset. This will discard the previous addition and start over.

The number of N\_COUNTERS shall remain reasonable for each specific implementation of the PMU, large values will increase the latency between the quota been exceeded and the trigger of the interrupt.

If the values feed into the unit through counter\_value\_i overflow there is the chance that they overflow after been added to suma\_int. As a result the interrupt of quota may trigger but the values of the counters at that instant may be lower than the limit of quota.