# PMU\_raw specification version v1

Guillem Cabo Pitarch August 29, 2022

# CONTENTS

| 1 | General purpose of the module |                            |  |  |  |  |  |
|---|-------------------------------|----------------------------|--|--|--|--|--|
| 2 | Design placement              |                            |  |  |  |  |  |
| 3 | Parameters                    | 3                          |  |  |  |  |  |
| 4 | Interface                     | 4                          |  |  |  |  |  |
| 5 | Reset behavior                |                            |  |  |  |  |  |
| 6 | What could not happen         |                            |  |  |  |  |  |
| 7 | Behavior    7.1 Self-test     | 4<br>5<br>5<br>5<br>5<br>6 |  |  |  |  |  |
| 8 | Special cases, corner cases   | 6                          |  |  |  |  |  |

### 1 General purpose of the module

PMU\_raw is an interface agnostic module that integrates all the features of the PMU based on the instance parameters. This module will instance the sub-modules that implement the MCCU, RDC, quota, counters and overflow when needed. Based on the input parameters it will generate the memory map of the PMU and each feature. This will allow to automatically connect most of the signals and extract the values of each parameter after elaboration to generate C drivers for the unit.

Given that the unit will act as a middle module between the features and the top level that will implement the control logic for the bus protocol of the SoC or Core that integrates the PMU, this module will pass through most of the signals.

In addition to the routing the unit implements a self-test feature that allows to bypass the event input and help to check that the software and hardware behave correctly.

#### 2 DESIGN PLACEMENT

This modules is meant to be instantiated by the interface specific PMU (pmu\_ahb.sv for instance). Only one instance of this module is required.

#### 3 PARAMETERS

This unit has few external parameters.**REG\_WIDTH**, **N\_COUNTERS** and **N\_CONF\_REGS** are the basic parameters to configure the memory map of the PMU and route the signals. This parameters are provided by the module instancing the unit. A set of local parameters select the active features (**OVERFLOW**, **QUOTA**, **MCCU**, **RDC**).

Given the previous parameters all the memory map is generates as local parameters as well. For each group of signals associated with a feature function there is a local parameter with the name of the feature and function prefixed by **BASE\_, N\_** and **END\_**. This signals have the first register of the feature function, the number of used registers and the last register of the feature, respectively. The total of registers is stored in **TOTAL\_NREGS** and it adds up all the intermediate parameters with the registers used by each feature.

Is key to generate this parameters following a consistent method and build the values of the next parameters based in the last values to prevent inconsistencies. Furthermore all the parameters are important since the C libraries will be generated out of the parameter report generated by spyglass.

#### 4 INTERFACE

| Port Name       | Direction | Width | Index        | Comment                          | Comment Source |
|-----------------|-----------|-------|--------------|----------------------------------|----------------|
| clk_i           | INPUT     | 1     | -            | Global Clock Signal              | module port    |
| rstn_i          | INPUT     | 1     | -            | Global Reset Signal. This Signal | module port    |
| regs_i          | INPUT     | 896   | [0:27][31:0] | Input registers                  | module port    |
| regs_o          | OUTPUT    | 896   | [0:27][31:0] | Output registers                 | -              |
| wrapper_we_i    | INPUT     | 1     | -            | Write counters from regs_i       | module port    |
| events_i        | INPUT     | 9     | [8:0]        | Event signals                    | module port    |
| intr_overflow_o | OUTPUT    | 1     | -            | Overflow interruption            | module port    |
| intr_quota_o    | OUTPUT    | 1     | -            | Quota interruption               | module port    |
| intr_MCCU_o     | OUTPUT    | 4     | [3:0]        | MCCU interruption                | module port    |
| intr_RDC_o      | OUTPUT    | 1     | -            | RDC interruption                 | module port    |

Table 4.1: Ports of module PMU raw and default widths

Interface signals of the module are listed in table 4.1

#### 5 RESET BEHAVIOR

The module contains a single global reset, called rstn\_i it is asynchronous and active low.

Any reset when active shall clear any internal register and set them to 0.

This unit will filter the reset signals of the MCCU, avoiding any glitch but making the reset synchronous.

## 6 What could not happen

No special restrictions have been considered other than specified in section 7.

ILA\_DEBUG\_PMU\_RAW shall be disabled unless the unit is under FPGA debug on a Xilinx platform.

FORMAL shall never be defined when doing synthesis.

#### 7 BEHAVIOR

#### 7.1 Self-test

While the unit can be easily verified on simulations by feeding specific test patterns, on a hardware implementation is much harder to do without some hardware support. Self-test is important to verify that the software behaves correctly, but also to assure that there are no discrepancies with the simulation.

To perform a simple self-test the unit uses two bits of the configuration registers to change between four operation modes. **NO\_SELF\_TEST** (0b00), **ALL\_ACTIVE** (0b01), **ALL\_OFF** (0b10), **ONE\_ON** (0b11). This configuration modes allow, respectively, to pass through the events of the SoC, active all events, disable all events or active only event 0.

#### 7.2 COUNTERS

Events an I/O signals are passed through without changes.

#### 7.3 Overflow

Only active signals are passed through. If N\_COUNTERS larger than REG\_WIDTH it will need modifications to route **overflow\_intr\_mask\_i** and **overflow\_intr\_vect\_o**.

#### 7.4 QUOTA

Only active signals are passed through. If N\_COUNTERS larger than REG\_WIDTH it will need modifications to route **quota\_mask\_i**.

#### 7.5 MCCU

Events are routed through an internal signal called **MCCU\_events\_int**. The MCCU will route part of the signals of the SoC, so the number of the counters can be smaller. It is defined by **MCCU N CORES** and **MCCU N EVENTS**.

Since the signal MCCU\_softrst may have glitches, MCCU\_rstn is synchronized to avoid such conditions and unpredictable resets on MCCU.

MCCU\_update\_quota\_int,MCCU\_events\_intMCCU\_events\_weights\_int and intr\_MCCU\_o are not parametric. If a change is performed to MCCU\_N\_CORES or MCCU\_N\_EVENTS minor adjustmens will be required.

#### 7.6 RDC

Only active signals are passed through. If N\_COUNTERS larger than REG\_WIDTH it will need modifications to route **interruption\_rdc\_o**.

The events and weight signals are shared with the MCCU. Therefore both functions must be present in the PMU or the MCCU code to route **MCCU\_events\_weights\_int** and **MCCU\_events\_weights\_int** shall be duplicated.

#### 7.7 PACKAGES AND STRUCTURES

No packages and structures are used in this module.

# 8 SPECIAL CASES, CORNER CASES

The interrupts shall be generated if the current pulse value is equal or larger than the event weigth. Otherwise if the event weight is set to the maximum value of the register, due to the overflow protection of the counters will prevent the interrupt to trigger, producing a non intuitive outcome.