# EXE+ALU+BRANCH DRAC specification version v0.1

Victor Soria Pardos

February 4, 2020

# CONTENTS

## 1 GENERAL PURPOSE OF THE MODULE

The exe\_stage module is the top view of the functional units of DRAC. Inside the exe\_stage, ALU, DIV, MUL and BRANCH modules are instantiated. Exe\_stage is also in charge of managing exceptions&interruptions, stall signals, computing branch miss-prediction, bypasses and data operands. Exe\_stage receives:

- Csr interrupt signals from the datapath to manage interruptions
- Current instruction in execution stage to perform the execution phase
- · Previous instruction result, to bypass the result to the dependent data operands
- · Dcache interface response, with stall signal and load result

The Arithmetic Logic Unit (ALU) module is in charge of executing arithmetic (additions and subtractions), logic (OR, XOR, AND) and shift operations (Logical rigth and left, and arithmetic left). Operations pass from the exe\_stage module to ALU and then results return to exe\_stage module. ALU receives two data operands of 64 bits and an *enum* type of 7 bits containing the type of instruction. And returns a 64 bit signal containing the result of the operation.

The Branch Unit (BU) module is in charge of computing if a branch is taken or not and the target to jump in. Operations pass from the exe\_stage module to BU and then results return to exe\_stage module. BU receives three data operands of 64 bits, an *enum* type of 7 bits containing the type of instruction and the PC of the instruction. And returns, if the branch was taken, what was the target of the branch.

#### 2 DESIGN PLACEMENT

Exe\_stage module should be instantiated on the datapath module, between Read Registers and Write Back stages. All input and output signals of exe\_stage are connected to the datapath module.

ALU module is meant to be placed inside exe\_stage module. There should be only one instance per core. An all signals of the module are connected inside exe\_stage module.

BU module is meant to be placed inside exe\_stage module. There should be only one instance per core. An all signals of the module are connected inside exe\_stage module.



# 3 PARAMETERS

All parameters, enums and types used in this module are defined in drac\_pkg or risc\_pkg.

# 4 INTERFACE

In this section we describe the interface signals of each module for the different components connected to it.

# 4.1 EXECUTION STAGE INTERFACES

# 4.1.1 INPUT INTERFACE

| Signal name           | Width or Struct   | Input                         | Description                |
|-----------------------|-------------------|-------------------------------|----------------------------|
| clk_i                 | 1                 | exe_stage <- datapath         | Clock for the module       |
| rstn_i                | 1                 | exe_stage <- datapath         | Reset for the module.      |
|                       |                   |                               | Asynchronous, acrive       |
|                       |                   |                               | low reset                  |
| kill_i                | 1                 | exe_stage <- datapath         | Kill signal, to abort cur- |
|                       |                   |                               | rent instruction execu-    |
|                       |                   |                               | tion                       |
| csr_interrupt_i       | 1                 | exe_stage <- datapath         | Interruption detected on   |
|                       |                   |                               | the CSR                    |
| csr_interrupt_cause_i | 64                | exe_stage <- datapath         | Cause of the interruption  |
|                       |                   |                               | detected by the CSR        |
| from_rr_i             | rr_exe_instr_t    | exe_stage <- datapath         | Current instruction in     |
|                       |                   |                               | execution stage            |
| from_wb_i             | wb_exe_instr_t    | exe_stage <- datapath         | Bypass information from    |
|                       |                   |                               | writeback                  |
| io_base_addr_i        | 40                | exe_stage <- datapath         | Base pointer of the        |
|                       |                   |                               | input/output address       |
|                       |                   |                               | space                      |
| resp_dcache_cpu_i     | resp_dcache_cpu_t | exe_stage <- dcache_interface | Response from dcache       |
|                       |                   |                               | interface                  |

## 4.1.2 OUTPUT INTERFACE

| Signal name           | Width or Struct  | Output                        | Description                                                                                                             |
|-----------------------|------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| to_wb_o               | exe_wb_instr_t   | exe_stage -> datapath         | Output instruction to datapath with writeback format                                                                    |
| stall_o               | 1                | exe_stage -> datapath         | Execution unit needs to stop the pipeline (from fetch to execution)                                                     |
| correct_branch_pred_o | 1                | exe_stage -> control_unit     | Branch was predicted incorrectly                                                                                        |
| exe_if_branch_pred_o  | 1                | exe_stage -> datapath         | Struct that contains all information about the branch being executed in execution stage. Enum type exe_if_branch_pred_t |
| req_cpu_dcache_o      | req_cpu_dcache_t | exe_stage -> dcache_interface | Request to dcache interface                                                                                             |

## 4.2 ALU INTERFACES

## 4.2.1 INPUT INTERFACE

| Signal name  | Width | Input            | Description                             |
|--------------|-------|------------------|-----------------------------------------|
| data_rs1_i   | 64    | alu <- exe_stage | Data operand number 1                   |
| data_rs2_i   | 64    | alu <- exe_stage | Data operand number 2                   |
| instr_type_i | 7     | alu <- exe_stage | Enum containing the type of instruction |

## 4.2.2 OUTPUT INTERFACE

| Signal name | Width | Output           | Description                 |
|-------------|-------|------------------|-----------------------------|
| result_o    | 64    | alu -> exe_stage | Result of the alu operation |

## 4.3 Branch Unit Interfaces

#### 4.3.1 INPUT INTERFACE

| Signal name  | Width | Input                    | Description                               |
|--------------|-------|--------------------------|-------------------------------------------|
| instr_type_i | 7     | branch_unit <- exe_stage | Enum containing the type of instruction   |
| pc_i         | 64    | branch_unit <- exe_stage | Program Counter of current instruction in |
|              |       |                          | Execution Stage                           |
| data_rs1_i   | 64    | branch_unit <- exe_stage | Data operand number 1                     |
| data_rs2_i   | 64    | branch_unit <- exe_stage | Data operand number 2                     |
| imm_i        | 64    | branch_unit <- exe_stage | Inmmediate operand                        |

#### 4.3.2 OUTPUT INTERFACE

| Signal name | Width or Struct        | Output                   | Description                   |
|-------------|------------------------|--------------------------|-------------------------------|
| taken_o     | branch_pred_decision_t | branch_unit -> exe_stage | Branch taken or not           |
| result_o    | 64                     | branch_unit -> exe_stage | Branch target program counter |

## **5** Reset behavior

There is no reset behaviour because none of these modules have sequential logic. However, inside exe\_stage there are other modules that do have clock and reset. Therefore, exe\_stage propagates these signals to these modules.

# 6 What could not happen

# 6.1 What could not happen in exe\_stage module

In case that **from\_rr\_i.instr.ex.valid** is equal to one, the following conditions are always true:

- to\_wb\_o.ex.valid == 1
- to\_wb\_o.ex.origin == from\_rr\_i.instr.ex.origin
- to\_wb\_o.ex.cause == from\_rr\_i.instr.ex.cause

## 6.2 What could not happen in ALU module

In case that instr\_type is one of:

- ADD
- ADDW

- SUB
- SUBW
- SLL
- SLLW
- SLT
- SLTU
- XOR
- SRL
- SRLW
- SRA
- SRAW
- OR
- AND

Signals data\_rs1\_i and data\_rs2\_i must have known values. This means that signals must be either 0 or 1, but not meta-stable values. And in case instr\_type is none of the above result\_o should always be 0.

## 6.3 What could not happen in Branch Unit module

In case that **instr\_type\_i** is one of:

- JAL
- JALR
- BEQ
- BNE
- BLT
- BGE
- BLTU
- BGEU

Signals pc\_i, imm\_i, data\_rs1\_i and data\_rs2\_i must have known values. This means that signals must be either 0 or 1, but not meta-stable values. And in case **instr\_type** is none of the above **taken\_o** should always be *PRED\_NOT\_TAKEN*.

In case that **instr\_type\_i** is JAL, **taken\_o** is always *PRED\_NOT\_TAKEN*, because the jump was done at decode stage.

In case that **instr\_type\_i** is JALR, **taken\_o** is always *PRED\_TAKEN*.

In case that **taken\_o** is *PRED\_NOT\_TAKEN*, **result\_o** is always **pc\_i** plus *0x4*.

The two lower bits of **result\_o** and **link\_pc\_o** must be always 0.

#### 7 BEHAVIOR

## 7.1 DESCRIPTION OF EXE STAGE MODULE

In this section we describe what is the behaviour of exe\_stage when an instruction comes from the datapath at the rising edge of the cycle. All the information is sent inside *from\_rr\_i* signal.

First step is resolve the bypasses from write back stage. If the instruction coming from write-back is valid, and the field *from\_rr\_i.intr.rs1* equals *from\_wb\_i.rd* then *Data operand 1*. Similar process is done for *Data operand 2*.

In case struct fields *from\_rr\_i.intr.use\_pc* or *from\_rr\_i.intr.use\_imm* are set to 1, *Data operand* 1 will be *from\_rr\_i.intr.pc* and *Data operand* 2 will be *from\_rr\_i.instr.result*, respectively.

Then the instruction and data operands are feed to all the functional units (Branch Unit, ALU, DIV Unit and MUL Unit). There is a special case in which if *from\_rr\_i.instr.unit* is equal to *UNIT\_MEM*, and *from\_rr\_i.instr.valid* is set to 1, then *req\_cpu\_dcache\_o* is filled the necessary data.

When the functional units finish the requested operation, *to\_wb\_o.result* is filled with the *result\_o* signal of the corresponding functional unit of the instruction. The rest of the signals in *to\_wb\_o* struct are filled with the equivalent signals from the *from\_rr\_i* struct.

The only signals in *to\_wb\_o* that are not directly wired from *from\_rr\_i* are:

- to\_wb\_o.result mentioned earlier.
- *to\_wb\_o.csr\_addr* is the lower 12 bits of *from\_rr\_i.result*, that contains the immediate value.
- *to\_wb\_o.ex.valid* contains if the current instruction is rising an exception. It must be set to 1 if there has been an exception in previous stages (*from\_rr\_i.instr.ex.valid* == 1). It must set to 1 if csr\_interrupt\_i is set (CSR has received an interruption), or there has been an exception on dcache (Load or store Misaligned, load or store access fault), or the branch is jumping to a misaligned address.
- *to\_wb\_o.ex.cause* contains what has been the cause of the exception or interruption.
- *to\_wb\_o.ex.origin* contains the program counter or address that caused the exception, depending on the cause.
- *to\_wb\_o.branch\_taken* is set to 1 if the current branch is a jump or branch and is jumping to the target address.
- to wb o.result pc contains what should be the program counter of the next instruction.

The struct <code>exe\_if\_branch\_pred\_o</code> contains all the information about branch prediction at execution stage that must be forwarded to fetch stage. It contains the program counter of the current instruction at execution stage, what is the program counter target computed by the branch, the decision if the branch is taken or not and if the instruction at execution stage is a real branch.

*stall\_o* signal warns control unit that the execution stages needs at least one more cycle to complete the current instruction. It activates when *stall\_o* signal of DIV, MUL or a memory access is set to 1, and the functional unit needed by the instruction matches the module setting the stall.

### 7.2 DESCRIPTION OF ALU MODULE

In this section we describe what is the behaviour of ALU module for each of the possible inputs.

- ADD: *result\_o* contains the addition of *data\_rs1\_i* plus *data\_rs2\_i* using the standard two's complement notation.
- ADDW: *result\_o* contains the addition of *data\_rs1\_i* plus *data\_rs2\_i* using the standard two's complement notation. *result\_o* bits from 63 to 32 must be the sign extension of bit 31.
- SUB: *result\_o* contains the subtraction of *data\_rs1\_i* minus *data\_rs2\_i* using the standard two's complement notation.
- SUBW: *result\_o* contains the subtraction of *data\_rs1\_i* minus *data\_rs2\_i* using the standard two's complement notation. *result\_o* bits from 63 to 32 must be the sign extension of bit 31.
- SLL: result\_o contains the logical left shift of data\_rs1\_i by the six lower bits of data\_rs2\_i.
- SLLW: result\_o contains the logical left shift of data\_rs1\_i by the five lower bits of data\_rs2\_i. result\_o bits from 63 to 32 must be the sign extension of bit 31.
- SLT: *result\_o* contains 1 if *data\_rs1\_i < data\_rs2\_i*, 0 otherwise. < operator uses the standard two's complement notation.
- SLTU: *result\_o* contains 1 if *data\_rs1\_i < data\_rs2\_i*, 0 otherwise. < operator uses the standard unsigned notation.
- XOR: result\_o contains the bit-wise XOR operation bit-wise data\_rs1\_i and data\_rs2\_i.
- SRL: result\_o contains the logical right shift of data\_rs1\_i by the six lower bits of data\_rs2\_i.
- SRLW: result\_o contains the logical right shift of data\_rs1\_i by the five lower bits of data\_rs2\_i. result\_o bits from 63 to 32 must be the sign extension of bit 31.
- SRA: result\_o contains the arithmetic right shift of data\_rs1\_i by the six lower bits of data\_rs2\_i.
- SRAW: result\_o contains the arithmetic right shift of data\_rs1\_i by the five lower bits of data\_rs2\_i. result\_o bits from 63 to 32 must be the sign extension of bit 31.
- OR: result\_o contains the bit-wise OR operation bit-wise data\_rs1\_i and data\_rs2\_i.
- AND: result o contains the bit-wise AND operation bit-wise data rs1 i and data rs2 i.

#### 7.2.1 EXAMPLES

In the following example we can see three consecutive operations in the ALU module. In first cycle the ALU performs an ADD operation, in the second cycle does a SLL, and in the third cycle ALU computes a bit-wise OR. ALU returns always the result on the same cycle



#### 7.3 DESCRIPTION OF BRANCH UNIT MODULE

In this section we describe what is the behaviour of BU module for each of the possible inputs.

- JAL: *link\_pc\_o* contains the addition of *pc\_i* plus *0x4*, *taken\_o* is **always** equal to *PRED\_NOT\_TAKEN*.
- JALR: *link\_pc\_o* and *result\_o* contain the addition of *pc\_i* plus *0x4*, *taken\_o* is **always** equal to *PRED\_TAKEN*.
- BEQ: *taken\_o* is equal to *PRED\_TAKEN* if *data\_rs1\_i* is **equal** to *data\_rs2\_i*. Signal *result\_o* is equal to *pc\_i* plus *imm\_i* if *taken\_o* is equal to *PRED\_TAKEN*, otherwise *result\_o* is equal to *pc\_i* plus *0x4*.
- BNE: *taken\_o* is equal to *PRED\_TAKEN* if *data\_rs1\_i* is **not** equal to *data\_rs2\_i*. Signal *result\_o* is equal to *pc\_i* plus *imm\_i* if *taken\_o* is equal to *PRED\_TAKEN*, otherwise *result\_o* is equal to *pc\_i* plus *0x4*.
- BLT: *taken\_o* is equal to *PRED\_TAKEN* if *data\_rs1\_i* is **lower** than *data\_rs2\_i*. Lower refers to signed comparison in twoâĂŹs complement notation . Signal *result\_o* is equal to *pc\_i* plus *imm\_i* if *taken\_o* is equal to *PRED\_TAKEN*, otherwise *result\_o* is equal to *pc\_i* plus *0x4*.
- BGE: *taken\_o* is equal to *PRED\_TAKEN* if *data\_rs1\_i* is **not lower** than *data\_rs2\_i*. Lower refers to signed comparison in twoâĂŹs complement notation . Signal *result\_o* is equal to *pc\_i* plus *imm\_i* if *taken\_o* is equal to *PRED\_TAKEN*, otherwise *result\_o* is equal to *pc\_i* plus *0x4*.

- BLTU: *taken\_o* is equal to *PRED\_TAKEN* if *data\_rs1\_i* is **lower** than *data\_rs2\_i*. Lower refers to **unsigned representation**. Signal *result\_o* is equal to *pc\_i* plus *imm\_i* if *taken\_o* is equal to *PRED\_TAKEN*, otherwise *result\_o* is equal to *pc\_i* plus *0x4*.
- BGEU: *taken\_o* is equal to *PRED\_TAKEN* if *data\_rs1\_i* is **not lower** than *data\_rs2\_i*. Lower refers to **unsigned representation**. Signal *result\_o* is equal to *pc\_i* plus *imm\_i* if *taken o* is equal to *PRED\_TAKEN*, otherwise *result o* is equal to *pc i* plus *0x4*.

#### 7.3.1 Examples

In the following example we can see three consecutive operations in the Branch Unit module. In first cycle the an BEQ operation, in the second cycle does a BNE, and in the third cycle JALR. Branch Unit returns always the result on the same cycle



## 8 SPECIAL CASES, CORNER CASES

## 8.1 EXE\_STAGE

•

• Instructions not supported by the core (Floating points, )

## 8.2 ALU

- ADD, SUB and SLL overflows
- Instructions not supported by the ALU

# 8.3 Branch Unit

- $\bullet$  When  $pc\_i$  plus  $imm\_i$  have the two lower bits set to 1
- Instructions not supported by the Branch Unit
- When *data\_rs1\_i* plus *imm\_i* have the two lower bits set to 1