# MUL DRAC specification version v0.1

Rubén Langarita Benítez

February 12, 2020

# CONTENTS

| 1 | General purpose of the module | 3        |
|---|-------------------------------|----------|
| 2 | Design placement              | 3        |
| 3 | Parameters                    | 3        |
| 4 | Interface                     | 3        |
| 5 | Reset behaviour               | 4        |
| 6 | What could not happen         | 4        |
| 7 | Behaviour 7.1 Description     | <b>4</b> |
| 8 | Special cases, corner cases   | 5        |

## 1 General purpose of the module

## Person in Charge; Rubén Langarita

The Multiplication Unit module is placed in the execution stage and it is in charge of executing the multiplication operations. This module receives two data operands of 64 bits and some control signals. It outputs the product of both operands. The module can operate with the lowest 32 bits of the operands, in which case, it will return a 64-bit result in one cycle. When operating with operands of 64 bits, it will return the result in two cycles. When operating with 64 bits, the result is of size 128 bits, and some control bits select which part should be returned and if the operands should be interpreted as signed or unsigned.

## 2 DESIGN PLACEMENT

The Multiplication Unit module is placed inside the execution stage module. There is only one instance per core. All signals of the module are connected inside the execution stage module.

#### 3 PARAMETERS

All parameters, enums and types used in this module are defined in drac\_pkg or risc\_pkg.

## 4 INTERFACE

| Signal name | Width         | Type | Description                                                        |  |  |
|-------------|---------------|------|--------------------------------------------------------------------|--|--|
| clk_i       | 1             | in   | Clock                                                              |  |  |
| rstn_i      | 1             | in   | Reset                                                              |  |  |
| kill_mul_i  | 1             | in   | Kill the current operation                                         |  |  |
| request_i   | equest_i 1 in |      | Valid request, start computation                                   |  |  |
| func3_i     | 3             | in   | Control signal                                                     |  |  |
|             |               |      | $000 \rightarrow \text{signed operands, low part}$                 |  |  |
|             |               |      | $001 \rightarrow \text{signed operands, high part}$                |  |  |
|             |               |      | $010 \rightarrow \text{signed} \times \text{unsigned}$ , high part |  |  |
|             |               |      | $011 \rightarrow$ unsigned operands, high part                     |  |  |
| int_32_i    | 1             | in   | 32-bit operation                                                   |  |  |
| src1_i      | 64            | in   | Operand 1                                                          |  |  |
| src2_i      | 64            | in   | Operand 2                                                          |  |  |
| result_o    | 64            | out  | Product                                                            |  |  |
| stall_o     | 1             | out  | Unit stalled                                                       |  |  |
| done_tick_o | 1             | out  | Result ready                                                       |  |  |

#### 5 RESET BEHAVIOUR

The reset signal *rstn\_i* works on a negative edge. The outputs will be 0 and if some operation is being executed, it will be stopped.

#### 6 What could not happen

- If *request\_i* is 1 (means that the module should start computing) and *int\_32\_i* is 0, *func3\_i* should take a value between 000 and 011, higher values are invalid.
- *stall\_i* and *done\_tick\_i* can not be 1 at the same time.

#### 7 BEHAVIOUR

#### 7.1 DESCRIPTION

In this section we describe the behaviour of the Multiplication Unit module for each possible input. The meaning of the different symbols used in the next table are the following:

- x: Input without relevance or output undefined.
- -: Same input as previous line. The operation needs a second cycle to be completed.
- $A^{sig}$ : Interprets the variable A as signed.
- $A^{uns}$ : Interprets the variable A as unsigned.
- $A_{[31:0]}$ : Selects the bits 31 to 0 from the variable A.
- $sign\_ext(A)$ : Sign extend A. The most significant bit of A will be appended to the most significant side of the number until the 64 bits are full.  $sign\_ext(A[31:0]) = A[31], A[31], A[31], ...A[31], A[30:0].$

| kill_mul_i | request_i | func3_i | int_32_i | src1_i | src2_i | result_o                                                         | stall_o | done_tick_o |
|------------|-----------|---------|----------|--------|--------|------------------------------------------------------------------|---------|-------------|
| 1          | X         | XXX     | X        | X      | X      | 0                                                                | 0       | 0           |
| 0          | 1         | XXX     | 1        | A      | B      | $sign\_ext((A_{[31:0]}^{sig} \times B_{[31:0]}^{sig})_{[31:0]})$ | 0       | 1           |
| 0          | 1         | 000     | 0        | A      | B      | X                                                                | 1       | 0           |
| -          | -         | -       | -        | -      | -      | $(A^{sig} \times B^{sig})_{[63:0]}$                              | 0       | 1           |
| 0          | 1         | 001     | 0        | A      | B      | X                                                                | 1       | 0           |
| -          | -         | -       | -        | -      | -      | $(A^{sig} \times B^{sig})_{[127:64]}$                            | 0       | 1           |
| 0          | 1         | 010     | 0        | A      | B      | X                                                                | 1       | 0           |
| -          | -         | -       | -        | -      | -      | $(A^{sig} \times B^{uns})_{[127:64]}$                            | 0       | 1           |
| 0          | 1         | 011     | 0        | A      | B      | X                                                                | 1       | 0           |
| -          | -         | -       | -        | -      | -      | $(A^{uns} \times B^{uns})_{[127:64]}$                            | 0       | 1           |

# 8 Special cases, corner cases

- The multiplication can overflow
- Any combination of inputs that are not defined in the previous section will produce zeros in the outputs.