# BRANCH PREDICTOR DRAC specification version v0.1

Victor Soria Pardos

March 25, 2020

# CONTENTS

| 1 | General purpose of the module                                                                                                                                                                     | 3                               |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 2 | Design placement                                                                                                                                                                                  | 3                               |
| 3 | Parameters                                                                                                                                                                                        | 3                               |
| 4 | Interface    4.1  Bimodal Predictor Interfaces     4.1.1  Input Interface     4.1.2  Output Interface     4.2  Branch Predictor Interfaces     4.2.1  Input Interface     4.2.2  Output Interface | 3<br>4<br>4<br>4<br>5<br>5<br>5 |
| 5 | Reset behavior                                                                                                                                                                                    | 5                               |
| 6 | What could not happen                                                                                                                                                                             | 5                               |
| 7 | Behavior                                                                                                                                                                                          | 6                               |
| 8 | Special cases, corner cases                                                                                                                                                                       | 7                               |

#### 1 General purpose of the module

Branch predictor is composed by two modules, the top view called branch\_predictor, and the bimodal\_predictor.

The purpose of this modules is to predict if a given program counter is a branch, and if so predict if the branch is going to be taken and where is going to jump. Then the prediction is used to fetch the following instructions.

Each time Drac fetches an instruction, it verifies at execution stage if the fetched instruction is a branch. Moreover Drac also computes at execution stage what should have been the next program counter after it. This information is forwarded to the branch prediction to improve the prediction of future program counters, and in case of missprediction correct the program counter at fetch stage.

# 2 DESIGN PLACEMENT

Branch prediction modules are meant to be placed inside the fetch\_stage module.

#### 3 PARAMETERS

All parameters, enums and types used in this module are defined in drac\_pkg or risc\_pkg.

#### 4 INTERFACE

In this section we describe the interface signals of each module for the different components connected to it.

# 4.1 BIMODAL PREDICTOR INTERFACES

# 4.1.1 INPUT INTERFACE

| Signal name                | Width or | Input             | Description              |
|----------------------------|----------|-------------------|--------------------------|
|                            | Struct   |                   |                          |
| clk_i                      | 1        | bimodal_predictor | Clock for the module     |
|                            |          | <-                |                          |
|                            |          | branch_predictor  |                          |
| pc_fetch_i                 | 64       | bimodal_predictor | Program counter at fetch |
|                            |          | <-                | stage                    |
|                            |          | branch_predictor  |                          |
| pc_execution_i             | 64       | bimodal_predictor | Program counter at exe-  |
|                            |          | <-                | cution stage             |
|                            |          | branch_predictor  |                          |
| branch_addr_result_exec_i  | 64       | bimodal_predictor | Address generated by     |
|                            |          | <-                | branch instruction at    |
|                            |          | branch_predictor  | execution stage          |
| branch_taken_result_exec_i | 1        | bimodal_predictor | Branch at execution      |
|                            |          | <-                | stage is taken or not    |
|                            |          | branch_predictor  |                          |
| is_branch_EX_i             | 1        | bimodal_predictor | Instruction at execution |
|                            |          | <-                | stage is a branch        |
|                            |          | branch_predictor  |                          |

# 4.1.2 OUTPUT INTERFACE

| Signal name             | Width or | Output            | Description             |
|-------------------------|----------|-------------------|-------------------------|
|                         | Struct   |                   |                         |
| bimodal_predict_taken_o | 1        | bimodal_predictor | Bit that encodes branch |
|                         |          | ->                | taken '1' or not '0'    |
|                         |          | branch_predictor  |                         |
| bimodal_predict_addr_o  | 64       | bimodal_predictor | Address predicted to    |
|                         |          | ->                | jump                    |
|                         |          | branch_predictor  |                         |

# 4.2 Branch Predictor Interfaces

## 4.2.1 INPUT INTERFACE

| Signal name                | Width or | Input            | Description              |
|----------------------------|----------|------------------|--------------------------|
|                            | Struct   |                  |                          |
| clk_i                      | 1        | branch_predictor | Clock for the module     |
|                            |          | <- if_stage      |                          |
| pc_fetch_i                 | 64       | branch_predictor | Program counter at fetch |
|                            |          | <- if_stager     | stage                    |
| pc_execution_i             | 64       | branch_predictor | Program counter at exe-  |
|                            |          | <- if_stage      | cution stage             |
| branch_addr_result_exec_i  | 64       | branch_predictor | Address generated by     |
|                            |          | <- if_stage      | branch instruction at    |
|                            |          |                  | execution stage          |
| branch_taken_result_exec_i | 1        | branch_predictor | Branch at execution      |
|                            |          | <- if_stage      | stage is taken or not    |
| is_branch_EX_i             | 1        | branch_predictor | Instruction at execution |
|                            |          | <- id_stage      | stage is a branch        |

## 4.2.2 OUTPUT INTERFACE

|                            | 1        |                    |                             |
|----------------------------|----------|--------------------|-----------------------------|
| Signal name                | Width or | Output             | Description                 |
|                            | Struct   |                    |                             |
| branch_predict_is_branch_o | 1        | branch_predictor - | Bit that encodes if the in- |
|                            |          | > if_stage         | struction being fetched is  |
|                            |          |                    | predicted as a branch       |
| branch_predict_taken_o     | 1        | branch_predictor - | Bit that encodes branch     |
|                            |          | > if_stage         | taken '1' or not '0'        |
| branch_predict_addr_o      | 64       | bimodal_predictor  | Address predicted to        |
|                            |          | ->                 | jump                        |
|                            |          | branch_predictor   |                             |

# 5 RESET BEHAVIOR

Branch predictor has no reset signal.

# 6 What could not happen

There are no restrictions on inputs or output values. All combinations are possible.

#### 7 BEHAVIOR

Branch predictor works as a memory module that contains past branches information, and uses them to predict new values. There are three memory tables, with 1024 entries. These entries are accessed with the bits 11 to 2 of the program counter of the fetch stage.

#### **Program Counter**



The first table stores the tags of the branches. A tag is a subset of the bits from 39 to 12 of the PC. We do not store bits 40 to 64 since our processor has support only for 40 bit virtual addresses. Therefore, the table stores 40x1024 bits. The tag read from the table is compared with the equivalent bits of the PC, and if they are equal the BP predicts that the fetched address is a branch. This is done through signal branch\_predict\_is\_branch\_o.

The second table stores the target addresses of the branches, the address where the branches jump to. Again this table stores 1024x40 bits. This address is output to signal bimodal\_predict\_addr\_o and to branch\_predict\_addr\_o. Since this signal is 64 bit long, bits 39 to 63 are filled with zeros.

The third table stores the finite machine state of the branches. This machine consists on a 2-bit saturating counter. Therefore the table stores 1024x2 bits. When the branch prediction is doing predictions it reads the table and uses the counter to predict if the branch will be taken or not. If the upper bit is 0 the branch is not taken (values 0 or 1), and if the upper bit is 1 then the branch is taken (values 2 or 3). The decision is output though signals branch\_predict\_taken\_o and bimodal\_predict\_taken\_o.

In order to make good predictions, the tables must be updated with the latest informa-

tion of the branches. Therefore, the branch prediction is connected to the output of the ALU. In case a branch arrives to the ALU, signal is\_branch\_EX\_i is set to 1. And signals pc\_execution\_i, branch\_addr\_result\_exec\_i, branch\_taken\_result\_exec\_i are respectively updated with the program counter of the instruction at execution stage, the address the branch should have jump and the result of the branch (taken or not taken).

# 8 SPECIAL CASES, CORNER CASES

No corner cases should be considered