

Peter Li, Joe Shen, and Karan Saxena

#### **ABSTRACT**

This application report focuses on Texas Instruments' System Control Interface (TISCI) server integration in Vector AUTOSAR for the Jacinto<sup>™</sup> 7 family of devices. The content covered is applicable for systems running AUTOSAR on MCU R5F with SDK7.1 or later.

# **Table of Contents**

| 1 Introduction                                               | 2        |
|--------------------------------------------------------------|----------|
| 1.1 SYSFW                                                    | 2        |
| 1.2 TISCI                                                    | 2        |
| 1.3 TISCI Client or SciClient                                | <u>2</u> |
| 1.4 TISCI Server or SciServer                                |          |
| 1.5 Acronyms Used in This Document                           | 2        |
| 2 Target Audience                                            | 3        |
| 3 MCU1_0 Role in Jacinto7 SDK V7.1+                          |          |
| 4 TISCI Client and Server on TI-RTOS                         | 3        |
| 4.1 J7 SDK Download                                          | 3        |
| 4.2 SciClient Driver Location                                | 3        |
| 4.3 TISCI Server Initialization Example                      | 4        |
| 4.4 Integration Guide                                        | 4        |
| 5 Configurations in DaVinci                                  | 5        |
| 5.1 DaVinci Developer                                        |          |
| 5.2 DaVinci Configurator Pro                                 |          |
| 5.3 Resource                                                 | 8        |
| 5.4 Events                                                   |          |
| 5.5 SciServer User Tasks                                     |          |
| 5.6 Synchronization Between Sciserver User Tasks             |          |
| 5.7 Sciserver Interrupts                                     | 11       |
| 6 AUTOSAR TISCI Client                                       |          |
| 6.1 TISCI Client Registration in AUTOSAR                     |          |
| 7 AUTOSAR TISCI Interrupts Handling                          |          |
| 7.1 MCU Domain Navigation System High Priority Interrupts    |          |
| 7.2 Main Domain Navigation System High Priority Interrupts   | 15       |
| 7.3 MCU Domain Navigation System Normal Priority Interrupts  |          |
| 7.4 Main Domain Navigation System Normal Priority Interrupts |          |
| 8 AUTOSAR TISCI User Tasks Processing                        |          |
| 8.1 High Priority User Task Initialization                   |          |
| 8.2 High Priority User Task Runnable                         |          |
| 8.3 Normal Priority User Task Initialization                 |          |
| 8.4 Normal Priority User Task Runnable                       |          |
| 9 TISCI Server Validation in AUTOSAR                         |          |
| 9.1 Boot App                                                 |          |
| 9.2 Boot Task Configuration                                  |          |
| 9.3 Boot App in AUTOSAR                                      |          |
| 10 PDK Libraries Used in AUTOSAR                             |          |
| 11 R5F Configurations Needed for AUTOSAR                     |          |
| 11.1 Memory Layout for Cortex-R5F                            |          |
| 11.2 R5F Cache Configuration                                 | 21       |



#### **Trademarks**

Jacinto<sup>™</sup> is a trademark of Texas Instruments.

Arm® and Cortex® are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All trademarks are the property of their respective owners.

#### 1 Introduction

#### 1.1 SYSFW

Jacinto 7 devices introduce the concept of a centralized Power, Resource and Security Management to allow mitigating the challenges of the traditional approach of distributed system control.

SYSFW is a collective term used to describe the TI Foundational Security (TIFS) and Resource Management (RM)/Power Management (PM) services. For more information on this, see the publicly available documentation.

#### 1.2 TISCI

Texas Instruments' System Control Interface (TISCI) defines the communication protocol between various processing entities to the System Control Entity on TI SoCs. This is a set of message formats and sequence of operations required to communicate and get system services processed from the System Control Entity in the SoC.

TISCI protocol is used to talk to the SYSFW. For more information on this, see the TISCI user's guide.

#### 1.3 TISCI Client or SciClient

The SciClient is an interface to the TISCI protocol for RTOS and non-OS based applications. It exposes the core message details, valid module/clock IDs to the higher-level software and abstracts the communication with SYSFW based on the TISCI protocol.

For more details on this, see the SciClient documentation in the SDK.

### 1.4 TISCI Server or SciServer

The Sciserver is a new module that enables MCU R5F to service Device Management requests from all non-secure entities on the SoC. DMSC only services requests by secure entities.

# 1.5 Acronyms Used in This Document

| Acronym | Description                                   |  |
|---------|-----------------------------------------------|--|
| J7      | Jacinto 7                                     |  |
| SYSFW   | System Firmware                               |  |
| TISCI   | Texas Instruments System Controller Interface |  |
| TIFS    | Texas Instruments Foundational Security       |  |
| DM      | Device Manager                                |  |
| RM      | Resource Management                           |  |
| PM      | Power Management                              |  |
| HSM     | Hardware Security Modules                     |  |
| DMSC    | Device Management and Security Controller     |  |
| MCU     | Micro Controller Unit                         |  |
| MCU R5F | Arm Cortex-R5F in the MCU domain              |  |
| CSL     | Chip Support Library                          |  |
| PDK     | Platform Development Kit                      |  |
| SDK     | Software Development Kit                      |  |
| TCM     | Tightly-Coupled Memory                        |  |
| M3      | Arm Cortex-M3                                 |  |
| R5F     | Arm Cortex-R5F                                |  |

www.ti.com Target Audience

# 2 Target Audience

SYSFW executes on the Security Manager and Device Manager Core. On J7 devices, the DMSC subsystem is the Security Manager Core (Arm® Cortex®-M3) in the SoC. The Device Manager (DM) core however can be on the DMSC itself or the MCU R5F. The choice of whether this runs on the DMSC or the MCU R5F is based on the kind of applications the device is targeting.

For devices that do not need a dedicated security island or HSM, the device manager runs on the DMSC. If the device is targeting applications, where there is a need for a dedicated HSM, the Device manager core is independent of the DMSC (which is exclusively kept for Security functions).

**Table 2-1. Missing Title** 

| Category | Device        |           | _   | 3rd Party HSM/SHE<br>Stack Core | RM/PM (DM) core    |
|----------|---------------|-----------|-----|---------------------------------|--------------------|
| 1        | DRA829/TDA4VM | DMSC (M3) | NO  | NA                              | DMSC (M3)          |
| 2        | DRA829/TDA4VM | DMSC (M3) | YES | DMSC (Cortex-M3)                | Library on MCU R5F |

The intention of this application report is to cater to the second category mentioned above.

# 3 MCU1 0 Role in Jacinto7 SDK V7.1+

For TI Jacinto7 SDK V7.1 and onwards, the MCU1\_0 acts as the Resource Manager and Power Manager by running DM for the platform.

MCU1\_0 uses sciclient\_direct.aer5f for TISCI function calls. Other MCUs or DSPs uses sciclient\_indirect libraries for TISCI functionalities related to RM/PM.

**Sciserver** or TISCI server needs to be hosted on MCU1\_0 only to provide RM/PM functionalities to other cores in Jacinto 7 SOC.

### 4 TISCI Client and Server on TI-RTOS

TI has implemented the TISCI server on MCU1\_0 in TI Jacinto7 TI-RTOS SDK. This can be taken as a reference for integrating the TISCI server functionalities to other RTOS, such as AUTOSAR.

For details on the implementation, see the SciClient documentation in the SDK.

#### 4.1 J7 SDK Download

| Platform | Device | Download Link                                                           |
|----------|--------|-------------------------------------------------------------------------|
| J721E    | DRA829 | https://www.ti.com/tool/download/PROCESSOR-SDK-RTOS-                    |
|          | TDA4VM | J721E#downloads                                                         |
| J7200    | DRA821 | https://www.ti.com/tool/download/PROCESSOR-SDK-RTOS-<br>J7200#downloads |

### 4.2 SciClient Driver Location

Table 4-1 shows the driver code and public repo for SciClient:

### Table 4-1. Driver Code and Public Repo for SciClient

|      | \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx_xx_xx_xx/pdk_jacinto_xx_xx_xx/packages/ti/drv/sciclient |
|------|----------------------------------------------------------------------------------------------------|
| Repo | PDK's public git                                                                                   |



Submit Document Feedback

### 4.3 TISCI Server Initialization Example

The code snippet gives an example implementation of the SciClient and SciServer initialization.

```
sint32 SetupSciServer(void)
#if (defined (BUILD MCU1 0) && (defined (SOC J721E) || defined (SOC J7200)))
    Sciserver_TirtosCfgPrms_t appPrms;
Sciclient_ConfigPrms_t clientPrms;
    sint32 ret = CSL PASS;
    appPrms.taskPrioritv[SCISERVER TASK USER LO] = 1;
    appPrms.taskPriority[SCISERVER TASK USER HI] = 4;
    /* Sciclient needs to be initialized before Sciserver. Sciserver depends on
     * Sciclient API to execute message forwarding */
    ret = Sciclient_configPrmsInit(&clientPrms);
    if (ret == CSL \overline{PASS})
        ret = Sciclient init(&clientPrms);
    if (ret == CSL PASS)
        ret = Sciserver tirtosInit(&appPrms);
    if (ret == CSL PASS)
        AppUtils Printf(MSG NORMAL, "Starting Sciserver..... PASSED\n");
    else
    {
        AppUtils Printf(MSG NORMAL, "Starting Sciserver.... FAILED\n");
#endif
    return ret:
```

Example code for Sciserver\_tirtosInit() can be found in \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/packages/ti/drv/sciclient/src/sciserver/sciserver\_tirtos.c in PDK's public GIT here.

### 4.4 Integration Guide

Due to the difference between AUTOSAR and TI-RTOS, there are several implementations which need to be ported.

In cases where the MCU1\_0 is not running TI-RTOS but an OS like AUTOSAR, the application developer should use the below library and also create, build and link an equivalent file to sciserver tirtos.c.

For the example, as shown in Section 4.3, the function ret = Sciserver\_tirtosInit(&appPrms); should be implemented with the target OS provided APIs. Customers can re-name the Sciserver\_tirtosInit() function to a more appropriate name as per their OS.

The OS components mentioned below are needed in the implementation of **Sciserver\_tirtosInit**(). In the SDK the target OS is TI RTOS, hence, the below discussions are based on TI-RTOS. In subsequent sections we will see how to port this to AUTOSAR.

#### 4.4.1 Semaphore

4

In TI-RTOS, semaphores are used for:

- Triggering the SciServer User tasks execution
- Synchronizing between the two SciServer User tasks

The code for initializing the semaphores can be found at \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/packages/ti/drv/sciclient/src/sciserver/sciserver\_tirtos.c functionSciserver\_tirtosInitSemaphores() and PDK's public GIT here.



#### 4.4.2 Interrupts Registration

There are four interrupts used for SciServer User tasks processing.

The following table provides details of the interrupts. these four interrupts should be reserved for SciServer on MCU R5F.

|   | IRQ | Description                                                     |  |
|---|-----|-----------------------------------------------------------------|--|
| 1 | 70  | Request from MCU domain navigation system with high priority    |  |
| 2 | 71  | Request from Main domain navigation system with high priority   |  |
| 3 | 72  | Request from MCU domain navigation system with normal priority  |  |
| 4 | 73  | Request from Main domain navigation system with normal priority |  |

The code for initializing the Hwis can be found at \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/packages/ti/drv/sciclient/src/sciserver/sciserver\_tirtos.c function Sciserver tirtosInitHwis () and PDK's public GIT here.

#### 4.4.3 Interrupts Handling

The code for interrupt handler for SciServer interrupts can be found at \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/packages/ti/drv/sciclient/src/sciserver/sciserver\_tirtos.c function Sciserver\_tirtosUserMsgHwiFxn () and PDK's public GIT here.

#### 4.4.4 User Tasks Registration

There are two user tasks with different priorities: one is to handle high priority TISCI requests and the other is to handle normal priority TISCI requests.

The code for registration of these user tasks can be found at \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/packages/ti/drv/sciclient/src/sciserver/sciserver\_tirtos.c function Sciserver\_tirtosInitUserTasks () and PDK's public GIT here.

# 4.4.5 User Tasks Processing

The user task with higher priority processes MCU domain navigation system high priority requests, and also Main domain navigation system high priority requests. While the task with normal priority processes MCU domain navigation system normal priority requests, and also Main domain navigation system normal priority requests.

The code for processing of these user tasks can be found at \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/packages/ti/drv/sciclient/src/sciserver\_tirtos.c function Sciserver\_tirtosUserMsgTask () and PDK's public GIT here.

# 5 Configurations in DaVinci



# 5.1 DaVinci Developer

DaVinci Developer is a tool for designing the architecture of software components (SWCs) for AUTOSAR ECUs.



Figure 5-1. Circle Model of Typical AUTOSAR Projects

The DaVinci Developer is used in the phase Application Software Development.



# 5.2 DaVinci Configurator Pro

DaVinci Configurator Pro is the central tool for configuring, validating and generating the basic software (BSW) and the runtime environment (RTE) of an AUTOSAR ECU.



Figure 5-2. Circle Model of Typical AUTOSAR Projects

The DaVinci Configurator Pro is used in the phase of ECU software integration.

More information can be found at:

https://www.vector.com/int/en/products/products-a-z/software/davinci-configurator-pro/



#### 5.3 Resource

An OsResource object is used to co-ordinate the concurrent access by tasks and ISRs to a shared resource, for example, the scheduler, any program sequence, memory or any hardware area. More information can be found from AUTOSAR website.

This resource is used to sync between the two SciServer user tasks.



Figure 5-3. Resource Configuration

#### 5.4 Events

Since there is not a semaphore in AUTOSAR, Events are used to trigger SciServer user tasks execution from hardware interrupts.

### 5.4.1 Event for High Priority Requests

This event triggers the execution of the SciServer user task that processes high priority requests.



Figure 5-4. Event Configuration for High Priority Requests

### 5.4.2 Event for Normal Priority Requests

This event triggers the execution of the SciServer user task that processes normal priority requests.



Figure 5-5. Event Configuration for Normal Priority Requests



#### 5.5 SciServer User Tasks

### 5.5.1 High Priority User Task

This task processes the high priority requests from the MCU domain navigation system and the Main domain navigation system.



Figure 5-6. High Priority User Task Configuration

As described in Section 5.4.1, the Event SciserverTrigger\_UserHi is used to trigger this task execution.



Figure 5-7. High Priority User Task Trigger



#### 5.5.2 Normal Priority UserTask

This task processes the normal priority requests from MCU domain navigation system and Main domain navigation system.



Figure 5-8. Normal Priority User Task Configuration

As described in Section 5.4.2, the Event SciserverTrigger\_UserLo is used to trigger this task execution.



Figure 5-9. Normal Priority User Task Trigger

### 5.6 Synchronization Between Sciserver User Tasks

OSResource is used for the synchronization between the two Sciserver user tasks.

#### 5.6.1 Configure the Resource for High Priority User Task



Figure 5-10. Resource Configuration for High Priority User Task



# 5.6.2 Configure the Resource for Normal Priority User Task



Figure 5-11. Resource Configuration for Normal Priority User Task

#### 5.7 Sciserver Interrupts

As described in Section 5.4.2, there are four interrupts needed by Sciserver.

Below are the examples of registering these four interrupts in AUTOSAR.

### 5.7.1 MCU Domain Navigation System High Priority Interrupts



Figure 5-12. Interrupt Configuration for MCU Domain High Priority Interrupts

> 

OsTasks



5.7.2 Main Domain Navigation System High Priority Interrupts sasic Editor ≈ 🕮 ECO Software Components 💢 🐯 OS Configuration « ┡ Os ▶ 🗗 Oslsrs ▶ 🗉 Sciserver tirtosUserMsaHwiFxn2 Filter> Short Name Sciserver\_tirtosUserMsgHwiFxn2 > 

OsAlarms CATEGORY 2 Isr Category: > 

OsApplications > 
 OsAppModes \_\*\_ Isr Enable Nesting: OsBarriers Isr Initial Enable Interrupt Source: **\***-> @ OsCores > 

OsCounters /ActiveEcuC/Os/OsPublishedInformation/Jacinto7/IRQ\_LEVEL [...] \* Isr Interrupt Mapping: > @ OsEvents 2 Isr Interrupt Priority: Can 30 Mcanlsr 0 71 dec 🕌 Isr Interrupt Source: Counterlsr SystemTimer Sciserver tirtosUserMsaHwiFxr EXTERNAL Isr Interrupt Type: Sciserver tirtosUserMsgHwiFxr Isr Memory Protection Identifier: Sciserver tirtosUserMsgHwiFxr Sciserver tirtosUserMsgHwiFxr Isr Special Function Name: > 

OsResources Isr Stack Size [Byte]: 1024 OsScheduleTables OsSpinlocks

Figure 5-13. Interrupt Configuration for Main Domain High Priority Interrupts

\_\*\_

#### 5.7.3 MCU Domain Navigation System Normal Priority Interrupts

Isr Uses Fpu:



Figure 5-14. Interrupt Configuration for MCU Domain Normal Priority Interrupts



#### 5.7.4 Main Domain Navigation System Normal Priority Interrupts



Figure 5-15. Interrupt Configuration for Main Domain Normal Priority Interrupts

### **6 AUTOSAR TISCI Client**

As described in Section 1, each core in J7 SoC needs to be registered as SCI client to DMSC, so as to get SCI services from DMSC.

# 6.1 TISCI Client Registration in AUTOSAR

Below is the example of where we put the TISCI client registration (Board\_sysInit()) in AUTOSAR.

```
void Brs_PreMainStartup(void)
{
  uint32 coreID;

  /* Relocate Vectors to ATCM, Please refer to Other Topics in this doc */
  memcpy((void *)0, (void *)_OS_EXCVEC_COREO_CODE_START, _OS_EXCVEC_COREO_CODE_LIMIT);

  /* some code are not shown here */
  Board_sysInit();

  main();
}
```



Where **Board\_sysInit()** can be defined by taking reference from the implementation at **\$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/pdk\_jacinto\_xx\_xx\_xx/pdk\_packages/ti/board/src/j721e\_evm/board\_init.c** function**Board\_sysInit()** and PDK's public GIT here.

```
static int Board_sysInit(void)
{
   int status = 0;
   int ret;
   Sciclient_ConfigPrms_t config;

   if(gBoardSysInitDone == 0)
   {
      Sciclient_configPrmsInit(&config);
      if(ret != 0)
      {
        status = -1;
      }
      if(status == 0)
      {
            gBoardSysInitDone = 1;
      }
   }
   return status;
}
```

# 7 AUTOSAR TISCI Interrupts Handling

The direct register access shown below should be replaced with AUTOSAR specific equivalent interrupt handling APIs.

Example implementation in TI-RTOS is shown in comment lines for comparison and better understanding.

# 7.1 MCU Domain Navigation System High Priority Interrupts

The registration of this interrupt is shown in Section 5.7.1.

```
/* user mcu_nav_high_priority */
ISR(Sciserver tirtosUserMsgHwiFxn1)
           Sciserver hwiData *uhd = &sciserver hwi list[USER MCU NAV HIGH];
           int32_t ret = CSL PASS;
          bool soft error = false;
           /* TI RTOS: Osal DisableInterrupt(0, (int32 t) uhd->irq num); */
           *(volatile unsigned int *)(0x40F80000 + 0x400 +
                       (CSLR_MCU_R5FSS0_CORE0_INTR_MCU_NAVSS0_INTR_ROUTER_0_OUTL_INTR_6/32)*0x20 + 0x0C) = 0x40;
           ret = Sciserver interruptHandler(uhd, &soft error);
           if ((ret != CSL PASS) && (soft error == true))
                       /* TI RTOS: Osal_EnableInterrupt(0, (int32_t) uhd->irq_num); */
                      *(volatile unsigned int *)(0x40F80000 + 0x400 +
                                   (CSLR\_MCU\_R5FSS0\_CORE0\_INTR\_MCU\_NAVSS0\_INTR\_ROUTER\_0\_OUTL\_INTR\_6/32)*0x20 + 0x08) = 0 + 0x08 + 0x
0x40;
           else
                         /* TI RTOS: (void) SemaphoreP post(gSciserverUserSemHandles[uhd->semaphore id]); */
                       (void) SetEvent (SciServerHighOsTask,
                                 Rte Ev Run CtApSciserverHigh CtApSciserverHighRunnable SciserverTrigger UserHi Trigger);
           /* TI RTOS: Osal ClearInterrupt(0, (int32 t) uhd->irq num); */
           *(volatile unsigned int *)(0x40F80000 + 0x400 +
                       (CSLR MCU RŠFSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 6/32)*0x20 + 0x04) = 0x40;
}
```



# 7.2 Main Domain Navigation System High Priority Interrupts

The registration of this interrupt is shown in Section 5.7.2.

```
/* user main nav high priority */
ISR(Sciserver tirtosUserMsgHwiFxn2)
    Sciserver hwiData *uhd = NULL;
    int32 t ret = CSL PASS;
   bool soft error = false;
           &sciserver hwi list[USER MAIN NAV HIGH];
    /* TI RTOS: Osal DisableInterrupt(0, (int32 t) uhd->irq num); */
    *(volatile unsigned int *)(0x40\overline{F}80000 + 0x4\overline{0}0 +
        (CSLR MCU R5FSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 7/32)*0x20 + 0x0C) = 0x80;
    ret = Sciserver interruptHandler(uhd, &soft error);
    if ((ret != CSL PASS) && (soft error == true))
        /* TI RTOS: Osal_EnableInterrupt(0, (int32_t) uhd->irq_num); */
        *(volatile unsigned int *)(0x40F80000 + 0x400 +
            (CSLR MCU R5FSS0 COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 7/32)*0x20 + 0x08) =
0x80;
    else
        /* TI RTOS: (void) SemaphoreP post(gSciserverUserSemHandles[uhd->semaphore id]); */
        (void) SetEvent (SciServerHighOsTask,
            Rte Ev Run CtApSciserverHigh CtApSciserverHighRunnable SciserverTrigger UserHi Trigger);
    /* TI RTOS: Osal ClearInterrupt(0, (int32 t) uhd->irq num); */
    *(volatile unsigned int *)(0x40F80000 + 0x400 +
        (CSLR MCU R5FSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 7/32) *0x20 + 0x04) = 0x80;
```

# 7.3 MCU Domain Navigation System Normal Priority Interrupts

The registration of this interrupt is shown in Section 5.7.3.

```
/* user mcu nav low priority */
ISR(Sciserver tirtosUserMsgHwiFxn3)
    Sciserver hwiData *uhd = &sciserver hwi list[USER MCU NAV LOW];
    int32 t \overline{ret} = CSL PASS;
   bool soft_error = false;
    /* TI RTOS: Osal_DisableInterrupt(0, (int32_t) uhd->irq_num); */
    * (volatile unsigned int *) (0x40F80000 + 0x400 +
        (CSLR MCU R5FSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 8/32)*0x20 + 0x0C) = 0x100;
    ret = Sciserver interruptHandler(uhd, &soft error);
    if ((ret != CSL PASS) && (soft error == true))
        /* TI RTOS: Osal EnableInterrupt(0, (int32 t) uhd->irq num); */
        *(volatile unsigned int *)(0x40F80000 + 0x\overline{400} +
            (CSLR MCU R5FSS0 COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 8/32)*0x20 + 0x08) =
0x100;
    else
        /* TI RTOS: (void) SemaphoreP post(gSciserverUserSemHandles[uhd->semaphore id]); */
        (void) SetEvent (SciServerLowOsTask,
            Rte Ev Run CtapSciserverLow CtapSciserverLowRunnable SciserverTrigger UserLo Trigger);
    /* TI RTOS: Osal ClearInterrupt(0, (int32 t) uhd->irq num); */
    *(volatile unsigned int *)(0x40F80000 + 0x400 +
        (CSLR MCU R5FSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 8/32)*0x20 + 0x04) = 0x100;
}
```



# 7.4 Main Domain Navigation System Normal Priority Interrupts

The registration of this interrupt is shown in Section 5.7.4.

```
/* user main nav low priority */
ISR(Sciserver tirtosUserMsgHwiFxn4)
    Sciserver hwiData *uhd = &sciserver hwi list[USER MAIN NAV LOW];
    int32 t ret = CSL PASS;
   bool soft error = false;
    /* TI RTOS: Osal DisableInterrupt(0, (int32 t) uhd->irq num); */
    *(volatile unsigned int *)(0x40F80000 + 0x4\overline{0}0 +
        (CSLR MCU R5FSS0 CORE0 INTR MCU NAVSS0 INTR ROUTER 0 OUTL INTR 9/32)*0x20 + 0x0C) = 0x200;
    ret = Sciserver interruptHandler(uhd, &soft error);
    if ((ret != CSL PASS) && (soft error == true))
        /* TI RTOS: Osal EnableInterrupt(0, (int32 t) uhd->irq num); */
        *(volatile unsigned int *)(0x40F80000 + 0x400 +
            (CSLR_MCU_R5FSS0_COREO_INTR_MCU_NAVSS0_INTR_ROUTER_0_OUTL_INTR_9/32)*0x20 + 0x08) =
0x200;
    else
    {
        /* TI RTOS: (void) SemaphoreP_post(gSciserverUserSemHandles[uhd->semaphore_id]); */
        (void) SetEvent (SciServerLowOsTask,
            Rte Ev Run CtApSciserverLow CtApSciserverLowRunnable SciserverTrigger UserLo Trigger);
    /* TI RTOS: Osal ClearInterrupt(0, (int32 t) uhd->irq num); */
    *(volatile unsigned int *)(0x40F80000 + 0x400 +
        (CSLR MCU R5FSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 9/32) *0x20 + 0x04) = 0x200;
}
```

# 8 AUTOSAR TISCI User Tasks Processing

The direct register access shown below should be replaced with AUTOSAR specific equivalent interrupt handling APIs.

Example implementation in TI-RTOS is shown in comment lines for comparison and better understanding.

#### 8.1 High Priority User Task Initialization

The creation of this task is shown in Section 5.5.1.

```
static Sciserver_taskData *utdHigh = NULL;
static volatile int highIsrEnableVal = 0;

FUNC(void, CtApSciserverHigh_CODE) CtApSciserverHigh_Init(void)
{
    utdHigh = &gSciserverTaskList[SCISERVER_TASK_USER_HI];
    /* Set the pending State first */
    utdHigh->state->state = SCISERVER_TASK_PENDING;
}
```



# 8.2 High Priority User Task Runnable

```
FUNC (void, CtApSciserverHigh CODE) CtApSciserverHighRunnable (void)
    sint32 ret;
    GetResource(OsResource SciserverSync);
    ret = Sciserver processtask(utdHigh);
    if (ret != CSL \overline{PASS})
        /* Failed to process message and failed to send nak response */
        /* TI-RTOS: BIOS exit(0); */
        ReleaseResource(OsResource SciserverSync);
       (void) TerminateTask();
    else
        /* TI-RTOS:
        Osal EnableInterrupt(0, sciserver hwi list[2U * utd->task id +
                utd->state->current buffer idx].irq num); */
        highIsrEnableVal = 1 << ((sciserver_hwi_list[2U * utdHigh->task_id + utdHigh->state-
>current_buffer_idx].irq_num) % 32);
        \overline{*} (volatile unsigned int *) (0x40F80000 + 0x400 +
            (CSLR MCU R5FSS0 COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 7/32)*0x20 + 0x08) =
highIsrEnableVal;
    }
    ReleaseResource (OsResource SciserverSync);
```

### 8.3 Normal Priority User Task Initialization

The creation of this task is shown in Section 5.5.2.

```
static Sciserver_taskData *utdLow = NULL;
static volatile int lowIsrEnableVal = 0;

FUNC(void, CtApSciserverLow_CODE) CtApSciserverLow_Init(void)
{
   utdLow = &gSciserverTaskList[SCISERVER_TASK_USER_LO];
   /* Set the pending State first */
   utdLow->state->state = SCISERVER_TASK_PENDING;
}
```

### 8.4 Normal Priority User Task Runnable

```
FUNC (void, CtApSciserverLow CODE) CtApSciserverLowRunnable (void)
    sint32 ret;
    GetResource (OsResource SciserverSync);
    ret = Sciserver processtask(utdLow);
    if (ret != CSL \overline{P}ASS)
        /st Failed to process message and failed to send nak response st/
        /* TI-RTOS: BIOS exit(0); */
        ReleaseResource (OsResource SciserverSync);
        (void) TerminateTask();
    else
        /* TI-RTOS:
           Osal_EnableInterrupt(0, sciserver_hwi_list[2U * utd->task_id + utd->state->current_buffer_idx].irq_num); */
        lowIsrEnableVal = 1 << ((sciserver hwi list[2U * utdLow->task id + utdLow->state-
>current buffer idx].irq num) % 32);
        *(volatile unsigned int *)(0x40F80000 + 0x400 +
             (CSLR MCU R5FSSO COREO INTR MCU NAVSSO INTR ROUTER 0 OUTL INTR 8/32)*0x20 + 0x08) =
lowIsrEnableVal;
```



ReleaseResource(OsResource\_SciserverSync);

# 9 TISCI Server Validation in AUTOSAR

# 9.1 Boot App

Boot App is an application used by MCU1\_0 to boot other cores in the SoC.

Documentation can be found in the Jacinto7 SDK: MCUSW boot app.

If TISCI client and TISCI server are implemented correctly in the AUTOSAR OS, MCU1\_0 should be able to successfully load other core images and boot them.

# 9.2 Boot Task Configuration



Figure 9-1. Boot Task Configuration

#### Boot task runnable is not needed.



Figure 9-2. Boot Task Trigger



# 9.3 Boot App in AUTOSAR

#### 9.3.1 Boot App Launch

```
FUNC(void, CtApBootApp_CODE) CtApBootApp_Init(void)
{
    Boot_App();
}
```

#### 9.3.2 Boot App Implementation

The code for "Boot\_App()" can be found at \$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx\_xx\_xx/mcusw/mcuss\_demos/boot\_app\_mcu\_rtos/boot.c function Boot\_App ().

Below are code snippets for the Boot App function.

```
/* Main Boot task */
static sint32 Boot App()
                     retVal;
    sint32
    cpu core id t
                    core id, *boot array;
                     i, j, num cores to boot, num booted cores = 0;
    MainDomainBootSetup();
    SBL SPI init();
    SBL ospiInit(&boardHandle);
    /* Initialize the entry point array to 0. */
for (core_id = MPU1_CPU0_ID; core_id < NUM_CORES; core_id ++) {</pre>
         (&k3xx evmEntry)->CpuEntryPoint[core id] = SBL INVALID ENTRY ADDR;
    for (j = 0; j < NUM BOOT STAGES; j++) {
        retVal = RequestStageCores(j);
        if (retVal != CSL PASS) {
            ReleaseStageCores(j);
        } else {
            retVal = OSPIBootStageImage(&k3xx evmEntry, ospi main domain flash rtos images[j]);
            if (retVal != CSL_PASS) {
             } else {
                 retVal = ReleaseStageCores(j);
                 if (retVal != CSL PASS) {
        } /* if (retVal != CSL_PASS) */
        if (retVal == CSL PASS) {
            /* Start the \overline{i}ndividual cores for the boot stage */
            num_cores_to_boot = num_cores_per_boot_stage[j];
                              = boot_array_stage[j];
            boot_array
             for (i = 0; i < num cores to boot; i++) {
                 core id = boot_array[i];
                 /* Try booting all cores other than the cluster running the SBL *,
                 if ((k3xx_evmEntry.CpuEntryPoint[core_id] != SBL_INVALID_ENTRY_ADDR) &&
                     ((core_id != MCU1_CPU1_ID) && (core_id != MCU1 CPU0 ID))) {
                     SBL SlaveCoreBoot (core id, NULL, &k3xx evmEntry, SBL REQUEST CORE);
                     num booted cores++;
        } /* if (retVal == CSL PASS) */
    \} /* for (j = 0; j < NUM BOOT STAGES; j++) */
    SBL ospiClose(&boardHandle);
    return (retVal);
```



### 10 PDK Libraries Used in AUTOSAR

Below are the library binaries used in AUTOSAR, which are from the PDK of TI J7 SDK.

```
PDK Path:
$J7SDK/ti-processor-sdk-rtos-j721e-evm-xx xx xx xx/pdk jacinto xx xx xx xx/packages
```

- rm\_pm\_hal.aer5f
- sbl lib cust.aer5f
- · sciclient direct.aer5f
- · sciserver baremetal.aer5f
- ti.board.aer5f
- ti.csl.aer5f
- ti.csl.init.aer5f
- ti.drv.spi.aer5f
- ti.osal.aer5f
- ipc baremetal.aer5f

# 11 R5F Configurations Needed for AUTOSAR

# 11.1 Memory Layout for Cortex-R5F

Table 11-1 shows the ATCM and BTCM in the Cortex-R5F.

Table 11-1, ATCM and BTCM in the Cortex-R5F

| Region Name | Start Address | End Address | Size |
|-------------|---------------|-------------|------|
| ARMSS_ATCM  | 0x0000 0000   | 0x0000 7FFF | 32KB |
| ARMSS_BTCM  | 0x4101 0000   | 0x4101 7FFF | 32KB |

There are several check points for running AUTOSAR on Cortex-R5F.

- ATCM usage: R5 SPL does not enable MCU1\_0's ATCM by default and, hence, if the AutoSAR application is being booted on MCU1\_0 core from R5 SPL then ATCM shouldn't be used in the memory layout.
  - Startup\_Code should be placed to BTCM in that case.
- Startup\_Code alignment: should be 256 bytes aligned.

# Example is shown below:

```
MEMORY
{
    OCMCRAM_Common : ORIGIN = 0x41C50000 , LENGTH = 0x00004000 /* 48 KiB */
    OCMCRAM_Common_NonCache : ORIGIN = 0x41C54000 , LENGTH = 0x00000400 /* 1024 Byte */
    OCMCRAM_Core0 : ORIGIN = 0x41C54400 , LENGTH = 0x00000800 /* 2048 Byte */
    OCMCRAM_Core1 : ORIGIN = 0x41C54000 , LENGTH = 0x00000400 /* 1024 Byte */
    OCMCRAM_Core2 : ORIGIN = 0x41C55000 , LENGTH = 0x00000400 /* 1024 Byte */
    OCMCRAM_Core3 : ORIGIN = 0x41C55400 , LENGTH = 0x00000400 /* 1024 Byte */
    OCMCRAM_Core3 : ORIGIN = 0x41C55800 , LENGTH = 0x00000400 /* 1024 Byte */
    OCMCRAM_Core5 : ORIGIN = 0x41010000 , LENGTH = 0x00000400 /* 1024 Byte */
    DDR0 : ORIGIN = 0x41C55C00 , LENGTH = 0xA5000 /* 16 MiB */
}

. Startup_Code : ALIGN(256) {
        Startup_Code_START = .;
        *(.brsStartup)
        . = ALIGN(256);
         _Startup_Code_END = . - 1;
        Startup_Code_LIMIT = .;
    } > OCMCRAM_Core5
```



# 11.2 R5F Cache Configuration

There are three places that have R5F cache configurations. The configuration in sbl\_main.c is the appropriate one for AUTOSAR. This configuration is widely used in J7 SDK.

- · SBL Cache configuration
  - \$SDK\_Path/ti-processor-sdk-rtos-\$platform-evm-\$psdkra\_ver/pdk\_jacinto\_\$pdk\_ver/packages/ti/boot/sbl/board/k3/sbl\_main.c as a part of the structure named gCsIR5MpuCfg
- · Boot app Cache configuration
  - \$SDK\_Path/ti-processor-sdk-rtos-\$platform-evm-\$psdkra\_ver/mcusw/
     boot\_app\_mcu\_rtos\_overrides/j721e/r5\_mpu.xs. This configuration
     gets included in the TI RTOS configuration file at \$SDK\_Path/ti-processor-sdk-rtos-\$platform-evm-\$psdkra\_ver/mcusw/boot\_app\_mcu\_rtos\_overrides/j721e/sysbios\_r5f.cfg.
- CSL Cache configuration (gets overridden by baremetal apps)
  - \$SDK\_Path/ti-processor-sdk-rtos-\$platform-evm-\$psdkra\_ver/pdk\_jacinto\_\$pdk\_ver/packages/ti/csl/arch/r5/src/startup/startup.c.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated