## 0.1 Audio and Heartbeat

The audio and heartbeat system runs concurrently with the rest of the program. On an operating system supporting neither multi-processes nor threads this means using interrupts to stop normal execution and perform tasks on the side.

The idea is to configure the hardware to trigger a hardware interrupt at a regular interval. This interrupt is caught by a system called PIC which transforms it into a software interrupt, or IRQ. The software interrupt ID is used as an offset in a vector to look up a function belonging to the engine. At this point, the CPU is stopped (a.k.a: interrupted) from doing whatever it was doing (likely running the 2D renderer), and it starts running the interrupt handler which is called an ISR<sup>1</sup>. We now have two systems running in parallel.



Figure 1: Hardware interrupts are translated to software interrupt via the PIC.

Since interrupts keep triggering constantly from various sources, an ISR must choose what should happen if an IRQ is raised while it is still running. There are two options. The ISR can decide it needs a "long" time to run and disable other IRQs via the IMR <sup>2</sup>. This path introduces the problem of discarding important information such as keyboard or mouse inputs.

Alternately, the ISR can decide not to mask other IRQs and do what it is supposed to do as fast as possible so as to not delay the firing of other important interrupts that may lose data if they aren't serviced quickly enough. Keen Dreams uses the latter approach and keeps tasks in its ISR very small and short.

### 0.1.1 IRQs and ISRs

The IRQ and ISR system relies on two chips: the Intel 8254 which is a PIT<sup>3</sup> and the Intel 8259 which is a PIC<sup>4</sup>. The PIT features a crystal oscillating in square waves. The PIT

<sup>&</sup>lt;sup>1</sup>Interrupt Service Routine

<sup>&</sup>lt;sup>2</sup>Interrupt Mask Register

<sup>&</sup>lt;sup>3</sup>Programmable Interval Timer

<sup>&</sup>lt;sup>4</sup>Programmable Interrupt Controller

contains three channels, each connected with a counter. On each period, it decrements its three counters. Counter #2 is connected to the buzzer and generates sounds. Counter #1 is connected to the RAM in order to automatically perform something called "memory refresh"<sup>5</sup>. Counter #0 is connected to the PIC. When counter #0 hits zero it generates an IRQ<sup>6</sup> and sends it to the PIC.



Figure 2: Interactions between PIT and PIC.

The PIC's hardware IRQ-0 to IRQ-8 are mapped to the Interrupt Vector starting at Offset 8 (resulting in mapping to software interrupts INT08 to INT0F).

<sup>&</sup>lt;sup>5</sup>Without frequent refresh, DRAM will lose its content. This is one of the reasons it is slower and SRAM is preferred in the caching system.

<sup>&</sup>lt;sup>6</sup>Interrupt Request Line: Hardware lines over which devices can send interrupt signals to the CPU.

| I.V.T Entry # | Туре                                       |
|---------------|--------------------------------------------|
| 00h           | CPU divide by zero                         |
| 01h           | Debug single step                          |
| 02h           | Non Maskable Interrupt                     |
| 03h           | Debug breakpoints                          |
| 04h           | Arithmetic overflow                        |
| 05h           | BIOS provided Print Screen routine         |
| 06h           | Invalid opcode                             |
| 07h           | No math chip                               |
| 08h           | IRQ0, System timer                         |
| 09h           | IRQ1, Keyboard controller                  |
| 0Ah           | IRQ2, Bus cascade services for second 8259 |
| 0Bh           | IRQ3, Serial port COM2                     |
| 0Ch           | IRQ4, Serial port COM1                     |
| 0Dh           | IRQ5, LPT2, Parallel port (HDD on XT)      |
| 0Eh           | IRQ6, Floppy Disk Controller               |
| 0Fh           | IRQ7, LPT1, Parallel port                  |
| 10h           | Video services (VGA)                       |
| 11h           | Equipment check                            |
| 12h           | Memory size determination                  |

*Figure 3:* The Interrupt Vector Table (entries 0 to 18).

Notice #8 which is associated with the System timer and usually updates the operating system clock at 18.2 ticks per second. Because IVT #8 was hijacked, the operating system clock is not updated while Commander Keen runs. Upon exiting the game, DOS will run late by the amount of time played.

Using these two chips and placing its own function at Interrupt Vector Table (IVT) #8, the engine can stop its runtime at a regular interval, effectively implementing a subsystem running concurrently with everything else.

IVT #8 is also responsible for turning off the floppy disk motor after a disk read or write operation. But since IVT #8 is hijacked, the floppy disk motor keeps running forever. Although this is not an issue, it might give the user the idea that the floppy is still transferring data.

Everytime the timer interrupt calls the subsytem, there is a check if any of the disk motors is still running. Checking the status of the disk motors can be done via the BIOS Data area, which is a section of memory located at segment 0040h and stores many variables indicating information about the state of the computer<sup>7</sup>. Relevant BIOS data addresses for

<sup>&</sup>lt;sup>7</sup>For a full overview of BIOS Data Area see https://www.stanislavs.org/helppc/bios\_data\_area.html.

checking the disk motor are

- BIOS data address 40h: 3Fh contains the motor status, where bit 0 flags if the disk
   1 motor is on and bit 1 if disk 2 motor is on.
- BIOS data address 40h: 40h holds the disk motor shutoff counter. It is decremented by the original timer interrupt and once the value reaches 0 the disk motor will be shut down.

The interrupt subsystem validates if any of the two disk motors is running and then checks and decrements the disk motor shutoff counter. In case the shutoff counter is 0 or 1 the original timer interrupt is being called, until both disk motors are turned off.

```
// If one of the drives is on,
// and we're not told to leave it on...
if ((peekb(0x40,0x3f) & 3) && !LeaveDriveOn)
{
 if (!(--drivecount))
    drivecount = 5;
    sdcount = peekb(0x40,0x40); // Get system drive count
    if (sdcount < 2)
                                // Time to turn it off
    {
      // Wait until it's off
      while ((peekb(0x40,0x3f) & 3))
      {
        asm pushf
        t00ldService(); // Call original timer interrupt
      }
    }
    else // Not time yet, just decrement counter
      pokeb (0x40,0x40,--sdcount);
  }
}
```

### 0.1.2 PIT and PIC

The PIT chip runs at 1.193182 MHz. This initially seems like an odd choice from the hardware designers, but has a logical origin. In 1980 when the first IBM PC 5150 was designed, the common oscillator used in television circuitry was running at 14.31818 MHz. As it was mass produced, the TV oscillator was very cheap so utilizing it in the PC drove down cost. Engineers built the PC timer around it, dividing the frequency by 3 for the CPU (which is

why the Intel ran at 4.7MHz), and dividing by 4 to 3.57MHz for the CGA video card. By logically ANDing these signals together, a frequency equivalent to the base frequency divided by 12 was created. This frequency is 1.1931816666 MHz. By 1990, oscillators were much cheaper and could have used any frequency but backward compatibility prevented this.

## 0.1.3 Interrupt Frequency

Each counter on the PIT chip is 16-bit, which is decremented after each period. An IRQ is generated and send to the PIC whenever the counter wraps around after  $2^{16} = 65,536$  decrements. So at default, the interrupts are generated at a frequency of 1.19318MHz / 65,536 = 18.2Hz. Some programs require a faster period than the 18.2 interrupts/second standard rate (for example, execution profilers). So they reprogram the timer by changing the counter value.

<u>Trivia</u>: Note that SDL\_SetTimer0 is using a frequency of 1.192755MHz, instead of the PIT documented 1.193182MHz. Most likely the value is based on 18.2 interrupts per second \* 65.536 = 1192755Hz.

So the engine can decide at what frequency to be interrupted, depending on the type of sound/music it needs to play and what devices will be used. As a result, two frequencies are defined:

- 1. Running at 140Hz to play sound effects and music on the PC beeper, AdLib and SoundBlaster.
- 2. Running at 700Hz to play sound effects and music on Disney Sound Source.

```
#define TickBase 70
typedef enum {
  sdm_Off,
  sdm_PC,
  sdm_AdLib,
  sdm_SoundBlaster
  sdm_SoundSource
} SDMode;
static word t0CountTable[] = {2,2,2,2,10,10};
boolean SD_SetSoundMode(SDMode mode)
  word rate;
 if (result && (mode != SoundMode))
    SDL_ShutDevice();
    SoundMode = mode;
    SDL_StartDevice();
 }
 // Interrupt refresh to either 140Hz or 700Hz
 rate = TickBase * t0CountTable[SoundMode];
 SDL_SetIntsPerSec(rate);
```

### 0.1.4 Heartbeats

Each time the interrupt system triggers, it runs another small (yet paramount) system before taking care of audio requests. The sole goal of this heartbeat system is to maintain a 32-bit variable: TimeCount.

```
longword TimeCount;

static void interrupt SDL_t0Service(void)
{
   static word count = 1,

   if (!(--count))
   {
      // Set count to match 70Hz update
      count = t0CountTable[SoundMode];
      TimeCount++;
   }

   outportb(0x20,0x20); // Acknowledge the interrupt
}
```

It is updated at a rate of 70 units per seconds, to match the VGA update<sup>8</sup> rate of 70Hz. These units are called "ticks". Depending on how fast the audio system runs (from 140Hz to 700Hz), it adjusts how frequent it should increase TimeCount to keep the game rate at 70Hz.

Every system in the engine uses this variable to pace itself. The renderer will not start rendering a frame until at least one tick has passed. The AI system expresses action duration in tick units. The input sampler checks for how long a key was pressed, and the list goes on. Everything interacting with human players uses TimeCount.

# 0.1.5 Audio System

The audio system is complex because of the fragmentation of audio devices it can deal with. The early 90's was a time before Windows 95 harnessed all audio cards under the DirectSound common API. Each development studio had to write their own abstraction layer and id Software was no exception. At a high level, the Sound Manager offers a lean API divided in two categories: one for sounds and one for music.

```
void SD_Startup(void);
void SD_Shutdown(void);
[...]
```

 $<sup>^{8}</sup>$ EGA was updated at a rate of 60Hz. Some games, like Keen Dreams, are developed with VGA already in mind.

```
[...]
void
        SD_Default(boolean gotit,SDMode sd,SMMode sm);
void
        SD_PlaySound(word sound);
void
        SD_StopSound(void);
void
        SD WaitSoundDone(void);
void
        SD_StartMusic(Ptr music);
void
       SD_FadeOutMusic(void);
boolean SD_MusicPlaying(void);
boolean SD_SetSoundMode(SDMode mode);
boolean SD_SetMusicMode(SMMode mode);
        SD_SoundPlaying(void);
word
```

But in the implementation lies a maze of functions directly accessing the I/O port of four sound outputs: AdLib, SoundBlaster, Buzzer, and Disney Sound Source. All belong to one of the three supported families of sound generators: FM Synthesizer (Frequency Modulation), PCM (Pulse Code Modulation) or Square Waves (PC speaker).

Sounds effects are stored in three formats.

- 1. PC Speaker.
- 2. AdLib.
- 3. SoundBlaster/Disney Sound Source.

They are all packaged in the AudioT archive created by Muse. Sounds are segregated by format but always stored in the same order. This way a sound can be accessed in three formats by using STARTPCSOUNDS + sound\_ID or STARTADLIBSOUNDS + sound\_ID.

Despite being part of the source code, support for digital effects for the Sound Blaster & Sound Source devices was cut prior to release of Commander Keen Dreams. Therefore I won't explain digital effects (PCM) in this book<sup>9</sup>.

<sup>&</sup>lt;sup>9</sup>For further details on digital sound and PCM, there is an excellent read in the book "Game engine blackbook - Wolfenstein 3D" by Fabien Sanglard.

```
//
// MUSE Header for .KDR
// Created Mon Jul 01 18:21:23 1991
#define NUMSOUNDS
                       28
#define NUMSNDCHUNKS
                       84
//
// Sound names & indexes
#define KEENWALK1SND
#define KEENWALK2SND
                       1
#define JUMPSND
#define LANDSND
#define THROWSND
#define DIVESND
#define GETPOWERSND
                       6
#define GETPOINTSSND
                       7
#define GETBOMBSND
#define FLOWERPOWERSND
                      9
#define UNFLOWERPOWERSND
                      10
Γ...
#define OPENDOORSND
                       19
#define THROWBOMBSND
                       20
#define BOMBBOOMSND
                       21
#define BOOBUSGONESND
                       22
#define GETKEYSND
                       23
#define GRAPESCREAMSND
                      24
#define PLUMMETSND
                       25
#define CLICKSND
                  26
#define TICKSND
                   27
11
// Base offsets
#define STARTPCSOUNDS 0
#define STARTADLIBSOUNDS
                      28
#define STARTDIGISOUNDS 56
#define STARTMUSIC
                      84
```

### FM Synthesizer: OPL2/YM3812 Programming

Programming the OPL2 output is esoteric to say the least. AdLib and Creative did publish SDKs but they were expensive. Documentation was sparse and often cryptic. Today, they are very difficult to find.

The OPL2 is made of 9 channels capable of emulating instruments. Each channel is made of two oscillators: a Modulator whose outputs are fed into a Carrier's input. Each channel has individual settings including frequency and envelope (composed of attack rate, decay rate, sustain level, release rate, and vibrato). Each oscillator can also pick a waveform (these characteristic forms are what gave the YM3812 its recognizable sound).

To control all of these channels, a developer must configure the OPL2's 244 internal registers. These are all accessed via two external I/O ports. One port is for selecting the card's internal register and the other is to read/write data to it.

```
0x388 - Address/Status port (R/W)
0x389 - Data port (W/O)
```

When the Adlib was first conceived in 1986, it was tested on IBM XTs and ATs, none of which exceeded a speed of 6 MHz. They wrote their specification based on this, writing that while the Adlib required a certain amount of "wait time" between commands, it was okay to send them as fast as possible because no PC was faster than the minimum wait time. They later found out that a Intel 386 was fast enough to send commands faster than the Adlib was expecting them, and they changed their specification to mention a minimum 35 microseconds wait time between commands.

The Programming Guide was amended with reliable specs to wait 3.3 microseconds after a register select write, and 23 microseconds after a data write. Within the source code it is implemented as a 10 microseconds and 25 microseconds respectively.

```
11
//
  alOut(n,b) - Puts b in AdLib card register n
alOut(byte n, byte b)
 asm pushf
 asm cli
 asm mov dx,0x388
 asm mov al,[n]
 asm out dx,al
 SDL_Delay(TimerDelay10);  //wait 10ms
 asm mov dx,0x389
 asm mov al,[b]
 asm out dx,al
 asm popf
 SDL_Delay(TimerDelay25);  //wait 25ms
}
```

Every time the audio system wakes up via the timer interrupt, it checks if a sound effects should be sent, and plays the next sample out through the AdLib card.

# 0.1.6 PC Speaker: Square Waves

The hardware chapter described a problem for sound effects: the default PC speaker could only generate square waves, resulting in long beeps which are not acceptable for gaming.

The solution was to approximate a tune by placing the PC Speaker in repeat mode and make it change frequency every 1/140th of a second. It is simpler to understand when the signal is a simple sinusoid:



Figure 4: The original sound.



Figure 5: The same sound approximated with square wave and frequency changes.

To do this, the audio system once again relies on the PIT chipset. Channel 0 is used to trigger the audio system. Channel 1 is used to refresh the RAM periodically. Channel 2, however, is directly connected to the PC Speaker.



Figure 6: Built-in speaker hardware diagram.

OUT2 is the output of Channel 2 of the PIT, GATE2 is the enable/trigger control for the Channel 2 counter, and SPEAKER\_DATA to control the speaker volume. The trick is to set OUT2 to square wave mode so it will repeat after it triggers and program the desired square wave frequency. This can be done by setting MODE in the PIT Command register to Mode 3.

| Mode | Туре                             |
|------|----------------------------------|
| 0    | Interrupt on Terminal Count      |
| 1    | Hardware Re-triggerable One-shot |
| 2    | Rate Generator                   |
| 3    | Square Wave Generator            |
| 4    | Software Triggered Strobe        |
| 5    | Hardware Triggered Strobe        |

Figure 7: Available modes of a PIT counter.

When instructed to play a PC Speaker sound effect, the audio system sets itself to run at 140Hz via PIT Counter 0. Every times it wakes up, it reads the frequency to maintain for the next 1/140th of a second and writes it to Counter 2. The frequencies to use are encoded as a stream of bytes, the value of which is decoded as follows:

```
frequency = 1193181 / (value * 60)
```

While the end result was not great, it was better than a beep.

```
static void SDL_PCService(void)
  byte
       s;
  word
       t;
  [...]
 s = *pcSound++;
 asm pushf
 asm cli
 if (s)
                     // We have a frequency!
   t = pcSoundLookup[s];
    asm mov bx,[t]
    asm mov al,0xb6
                     // Write to channel 2 (speaker) timer
    asm out 43h, al
    asm mov al,bl
    asm out 42h,al
                     // Low byte
    asm mov al, bh
    asm out 42h,al
                     // High byte
    asm in
           al,0x61
                     // Turn the speaker & gate on
    asm or al,3
    asm out 0x61,al
 }
                     // Time for some silence
 else
    asm in al,0x61
                     // Turn the speaker & gate off
    asm and al,0xfc
                     // ~3
    asm out 0x61,al
 }
 asm popf
}
```

Notice how the \* 60 is not calculated but looked up. Once again the engine tries to save as much CPU time as possible by using a bit of RAM. The frequency is read from a lookup table pcSoundLookup.

## word pcSoundLookup[255];

Notice how 0xb6 (10110110) is sent to the PIC Command register:

- 10 = Target Counter 2.
- 11 = High & low byte of counter updated.
- 011 = (MODE) Square Wave Generator.
- 0 = 16-bit mode.