#### LAB 5 Part 5

Name : Perera G. K. B. H

E No : E/16/276

# • Supported Instructions and Relevant OPCODES

| INSTRUCTION | OPCODE    |  |  |  |  |
|-------------|-----------|--|--|--|--|
| loadi       | 0000 0000 |  |  |  |  |
| mov         | 0000 0001 |  |  |  |  |
| add         | 0000 0010 |  |  |  |  |
| sub         | 0000 0011 |  |  |  |  |
| and         | 0000 0100 |  |  |  |  |
| or          | 0000 0101 |  |  |  |  |
| j           | 0000 0110 |  |  |  |  |
| beq         | 0000 0111 |  |  |  |  |
| bne         | 0000 1000 |  |  |  |  |
| srl         | 0000 1001 |  |  |  |  |
| sra         | 0000 1010 |  |  |  |  |
| ror         | 0000 1011 |  |  |  |  |
| sll         | 0000 1100 |  |  |  |  |
| mult        | 0000 1101 |  |  |  |  |

#### • ALUOP

| ALUOP | Delay       | DEFINITION                 | RELATED             |
|-------|-------------|----------------------------|---------------------|
|       | J           |                            | INSTRUCTIONS        |
|       |             |                            | INSTRUCTIONS        |
| 000   | #1          | Forward                    | loadi, mov          |
| 000   | 11 1        | 1 of ward                  | ioudi, iiiov        |
| 001   | #2          | Add                        | add, sub, beq, bne  |
| 001   | ,, <u>,</u> | 7100                       | udd, sub, seq, sile |
| 010   | #1          | And                        | and                 |
| 010   |             | 1 1110                     | uii u               |
| 011   | #1          | Or                         | or                  |
|       |             |                            |                     |
| 100   | #2          | Result from barrel shifter | sll, srl, sra, ror  |
|       |             |                            |                     |
| 101   | #4          | Result form multiplier     | mult                |

# Control Signals

| <b>Control Signal</b> | No if bits | Purpose                                              |  |  |  |
|-----------------------|------------|------------------------------------------------------|--|--|--|
| ALUOP                 | 3 bits     | Perform necessary ALU operation                      |  |  |  |
| WRITE                 | 1 bit      | Enable write to the register                         |  |  |  |
| IMMEDIATE             | 1 bit      | Select the Immediate value                           |  |  |  |
| SUBSTRACT             | 1 bit      | Select the 2s complement                             |  |  |  |
| JUMP                  | 1 bit      | To control the input to the program counter resister |  |  |  |
| BRANCHEQ              | 1 bit      | To control the input to the program counter resister |  |  |  |
| BRANCHNE              | 1 bit      | To control the input to the program counter resister |  |  |  |
| SHIFTOP               | 2 bits     | Control signal for barrel shifter inside the ALU     |  |  |  |

# Datapath of the CPU for part 4



- Changes made in part 5
  - Datapath for Part 5



- Shift Operations (ssl, srl, sra, ror)
  - A barrel shifter is implemented inside the ALU to perform bit shifting.
  - Left shifting is achieved by reversing the input and the output streams of the barrel shifter. Reversing is done by rerouting the wires.
  - A new control signal of 2 bits is generated from the control unit to perform the required shifting in the barrel shifter.
  - Shifter always operates, but the shifted output is connected to the ALU output only when the relevent ALUOP is received.
  - Shifter delay was assumed as #2.

| SHIFTOP | Related Instruction |
|---------|---------------------|
| 00      | srl                 |
| 01      | sra                 |
| 10      | ror                 |
| 11      | sll                 |





#### • Branch if not equal

 ZERO from the ALU is inverted and it is connect to an AND gate (other input is BRANCHNE), the output from the AND gate is passed through an OR gate and the output of OR gate is connected to the PC\_SRC\_MUX.

- Multiplication of unsigned 8bits (Product <256)
  - Partial products are summed up with 7 adders which are in 3 levels.
    - 1<sup>st</sup> Level parallel 4 adders
    - 2<sup>nd</sup> Level parallel 2 adders
    - 3<sup>rd</sup> Level 1 adder
  - Since unsigned and the result is of 8 bits, overflows were neglected.
  - The delay of a 8bit adder is assumed as #1 (relative to 32bit adder which is #2). Therefore the delay for multiplying is assumed as #4.
  - Multiplier always operates, but the product is connected to the ALU output only when the relevent ALUOP is recived.

| A7 | A6 | A5 | A4 | A3                                                   | A2 | A1<br>B7                             | A0<br>B6 | B5                           | B4                   | В3           | B2   | B1           | В0   |
|----|----|----|----|------------------------------------------------------|----|--------------------------------------|----------|------------------------------|----------------------|--------------|------|--------------|------|
|    |    |    |    | row1<br>row2<br>row3<br>row4<br>row5<br>row6<br>row7 |    | A6B1<br>A5B2<br>A4B3<br>A3B4<br>A2B5 | A5B1     | A4B1<br>A3B2<br>A2B3<br>A1B4 | A3B1<br>A2B2<br>A1B3 | A2B1<br>A1B2 | A1B1 | A1B0<br>A0B1 | A0B0 |

• Product is obtained by adding the partial products.

