## SGPC Programmer's Manual

Steven Vroom

November 2016

## Contents

| Co | onter | nts                                    | i             |
|----|-------|----------------------------------------|---------------|
| Li | st of | Figures                                | iv            |
| Li | st of | Tables                                 | $\mathbf{v}$  |
| Al | oout  | This Manual                            | $\mathbf{vi}$ |
|    | Rela  | ted Documentation                      | vi            |
|    | Orga  | anization                              | vi            |
|    | Con   | ventions                               | vi            |
|    | Acro  | onyms and Abbreviations                | vi            |
| 1  | Ove   | erview                                 | 1             |
|    | 1.1   | SGPC Architecture Overview             | 1             |
|    | 1.2   | Registers                              | 1             |
|    |       | User-accessible Registers              | 1             |
|    |       | Internal Registers                     | 1             |
|    | 1.3   | Instruction Conventions                | 1             |
|    |       | Instruction Layout                     | 1             |
|    |       | Addressing Modes                       | 1             |
|    | 1.4   | Instruction Set                        | 1             |
|    | 1.5   | Interrupt Model                        | 1             |
|    | 1.6   | Memory Management Model                | 1             |
| 2  | Reg   | ister Set                              | 2             |
|    | 2.1   | Foreground Registers                   | 2             |
|    |       | General-Purpose Registers (GPRs)       | 2             |
|    |       | Temporary Data Register                | 3             |
|    |       | Stack Pointer Register (SP)            | 3             |
|    |       | Program Counter Register (PC)          | 3             |
|    | 2.2   | Background Registers                   | 3             |
|    |       | Backup Registers                       | 3             |
|    |       | Interrupt Registers                    | 4             |
|    | 2.3   | Indirect Registers                     | 4             |
|    |       | Flags Register                         | 4             |
|    |       | Section Registers                      | 5             |
|    | 2.4   | Output Registers                       | 5             |
| 3  | Оре   | erand Conventions and Addressing Modes | 6             |

| CONTENTS | ii |  |
|----------|----|--|
|          |    |  |

| В            | Sim                      | plified Mnemonics                                                                                                                       | 14                         |
|--------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| $\mathbf{A}$ | Inst                     | ruction Set Listings                                                                                                                    | 12                         |
| 8            | Inst                     | ruction Set                                                                                                                             | 11                         |
| 7            | I/O<br>7.1<br>7.2        | Conventions Reading Input                                                                                                               | 10<br>10<br>10<br>10       |
|              | 6.3                      | Interrupt Service Routine (ISR) Interrupt Far Jump Return to Context Switch Context                                                     | 9<br>9<br>9<br>9           |
|              | 6.2                      | Programmable Interrupt Controller (PIC)                                                                                                 | 9<br>9<br>9<br>9           |
| 6            | <b>Inte</b> 6.1          | rrupts Interrupt Enabling/Disabling                                                                                                     | <b>9</b><br>9<br>9         |
|              | 5.2<br>5.3<br>5.4<br>5.5 | Code Segment (CS)  Data Segment (DS)  Segment Switching  Changing Segments                                                              | 8<br>8<br>8                |
| 5            | 5.1                      | mory Management Segments Base Limit                                                                                                     | <b>8</b> 8 8               |
|              | 4.2                      | Move Instructions Arithimic Instructions Control Instructions Reserved Instructions Artifact Instructions Instruction Format exceptions | 7<br>7<br>7<br>7<br>7<br>7 |
| 4            | <b>Inst</b> 4.1          | ruction Set Summary Instruction Types                                                                                                   | <b>7</b><br>7              |
|              | 3.2                      | Aligned and Misaligned Memory Access Addressing Modes Not From Memory From Memory                                                       | 6<br>6<br>6                |
|              | 3.1                      | Operand Conventions                                                                                                                     | 6                          |

| CONTENTS |  | iii |
|----------|--|-----|
|          |  |     |

| ) Sta | ndard Peripherals                       |
|-------|-----------------------------------------|
| D.1   | Programmable Interrupt Controller (PIC) |
| D.2   | Keyboard                                |
| D.3   | Programmable Interrupt Timer (PIT)      |
| D.4   | Sound Card                              |
| D.5   | Graphical Card                          |
| D.6   | Memory Control Hub (MCH)                |
| D.7   | Segements and Out Of Bounds Exception   |

# List of Figures

# List of Tables

| 2.1 | List of Foreground Registers          | 2  |
|-----|---------------------------------------|----|
| 2.2 | List of Background Registers          | 3  |
| 2.3 | List of Flags                         | 4  |
| A.1 | List of instructions sorted by opcode | 12 |
| A.1 | List of instructions sorted by opcode | 13 |

# About This Manual

Related Documentation

Organization

Conventions

Acronyms and Abbreviations

## Overview

- 1.1 SGPC Architecture Overview
- 1.2 Registers

User-accessible Registers

**Internal Registers** 

1.3 Instruction Conventions

**Instruction Layout** 

**Addressing Modes** 

- 1.4 Instruction Set
- 1.5 Interrupt Model
- 1.6 Memory Management Model

## Register Set

This chapter describes the registers seperated in four groups based on accessability. however, the internal registers are omitted from this chapter since these are implementation specific.

#### 2.1 Foreground Registers

The foreground registers are the registers all regular instructions can read from and write to. There are eight 8-bit and eight 16-bit foreground registers. These registers are preserved in interrupts.

Table 2.1: List of Foreground Registers

| ID  | Mnonic                 | Descriptive Name      | Length in bits |
|-----|------------------------|-----------------------|----------------|
| 0x0 | al                     | The lower byte of ax  | 8              |
| 0x1 | ah                     | The higher byte of ax | 8              |
| 0x2 | bl                     | The lower byte of bx  | 8              |
| 0x3 | $\mathrm{bh}$          | The higher byte of bx | 8              |
| 0x4 | cl                     | The lower byte of cx  | 8              |
| 0x5 | $\operatorname{ch}$    | The higher byte of cx | 8              |
| 0x6 | dl                     | The lower byte of dx  | 8              |
| 0x7 | $\mathrm{d}\mathrm{h}$ | The higher byte of dx | 8              |
| 0x8 | ax                     | The first GPR         | 16             |
| 0x9 | bx                     | The second GPR        | 16             |
| 0xA | cx                     | The third GPR         | 16             |
| 0xB | dx                     | The fourth GPR        | 16             |
| 0xC | ex                     | The fifth GPR         | 16             |
| 0xD | ${ m tm}$              | Temporary data        | 16             |
| 0xE | $\operatorname{sp}$    | Stack pointer         | 16             |
| 0xF | pc                     | Program counter       | 16             |

#### General-Purpose Registers (GPRs)

These registers are meant for computing storage. The first four 16-bit registers are all splitted into two 8-bit registers. So software can directly access the upper and lower byte of these 16-bit registers.

#### Temporary Data Register

This registers is meant to facilitate call procedures. So it won't be preserved in a function call. However this nothing more than a suggestion to the user, software can use this register as a regular GPR.

#### Stack Pointer Register (SP)

This register is meant to keep track of the end of the stack. However this nothing more than a suggestion to the user, software can use this register as a regular GPR.

#### Program Counter Register (PC)

This register holds the address of the next instruction to run. Writing to this registers means jumping to other code.

#### 2.2 Background Registers

Background registers can only accessed with the instructions BSTR and BLD.

| ID  | Mnonic         | Descriptive Name          | Length in bits |
|-----|----------------|---------------------------|----------------|
| 0x0 | n/a            | Reserved                  | 8              |
| 0x1 | n/a            | Reserved                  | 8              |
| 0x2 | n/a            | Reserved                  | 8              |
| 0x3 | n/a            | Reserved                  | 8              |
| 0x4 | n/a            | Reserved                  | 8              |
| 0x5 | n/a            | Reserved                  | 8              |
| 0x6 | n/a            | Reserved                  | 8              |
| 0x7 | n/a            | Reserved                  | 8              |
| 0x8 | $\mathrm{bpc}$ | Program counter backup    | 16             |
| 0x9 | bsf            | Segments and flags backup | 16             |
| 0xA | ipc            | Interrupt program counter | 16             |
| 0xB | is             | Interrupt segments        | 16             |
| 0xC | n/a            | Reserved                  | 16             |
| 0xD | n/a            | Reserved                  | 16             |
| 0xE | n/a            | Reserved                  | 16             |
| 0xF | n/a            | Reserved                  | 16             |

Table 2.2: List of Background Registers

#### **Backup Registers**

The backup registers are used to backup the state of the CPU (see section 6.2). The foreground registers, segment registers and flags register all have their own backup register. However, most backup register aren't background registers. Only the segment registers, program counter register and flags register have directly accessable backup registers. Note that both segment registers and the flag register share one 16-bit backup register.

#### **Interrupt Registers**

The Interrupt registers hold the new state the CPU should jump to when an interrupt is triggered (see chapter 6). Only the segement registers and the program counter have an interrupt register.

#### 2.3 Indirect Registers

Indirect registers are registers that software can't directly read nor write to with any instruction. All the backup registers that aren't background registers fall under this catogory. All the indirect registers can only be written to and read from via the state preservation system (see section 6.2).

#### Flags Register

The flags register holds multiple flags (see Table 2.3). There are two types of flags: status flags and control flags. Status flags give software extra information about the last computation made, while control flags control how the cpu behaves. There is only one control flag in the [insert name here] processor, the interrupts enabled flag. If this flag is set to zero interrupt requests will be ignored (see section 6.1).

**Zero flag**: If the result of the last computation is equal to zero this flag will be set, otherwise it will be cleared.

**Sign flag**: If the most significant bit of the result of the last computation is set this flag will be set, otherwise it will be cleared.

**Parity flag**: If the least significant bit of the result of the last computation is clear this flag will be set, otherwise it will be cleared.

Overflow flag: If the signed two's-complement result of the last computation is too large to fit in operand A (see section 3.1) this flag will be set, otherwise it will be cleared. (Not all computational instructions change this flag)

Carry flag: If the unsigned result of the last computation is too large to fit in operand A (see section 3.1) this flag will be set, otherwise it will be cleared. (Not all computational instructions change this flag)

| Mnonic       | Descriptive Name        | Type of flag | Length in bits |
|--------------|-------------------------|--------------|----------------|
| Z            | Zero flag               | Status flag  | 1              |
| $\mathbf{S}$ | Sign flag               | Status flag  | 1              |
| P            | Parity flag             | Status flag  | 1              |
| O            | Overflow flag           | Status flag  | 1              |
| C            | Carry flag              | Status flag  | 1              |
| I            | Interrupts enabled flag | Control flag | 1              |

Table 2.3: List of Flags

## Section Registers

## 2.4 Output Registers

# Operand Conventions and Addressing Modes

#### 3.1 Operand Conventions

Bit and Byte Ordering

Aligned and Misaligned Memory Access

3.2 Addressing Modes

Not From Memory

Register Direct

Absolute

Register with displacement

From Memory

Direct

Base Plus Displacement

# Instruction Set Summary

### 4.1 Instruction Types

**Move Instructions** 

**Arithimic Instructions** 

**Control Instructions** 

**Reserved Instructions** 

**Artifact Instructions** 

4.2 Instruction Format

exceptions

# Memory Management

### 5.1 Segments

Base

Limit

- 5.2 Code Segment (CS)
- 5.3 Data Segment (DS)
- 5.4 Segment Switching
- 5.5 Changing Segments

# Interrupts

#### 6.1 Interrupt Enabling/Disabling

Interrupt Enabled Flag

Internal Interrupt Mask

Programmable Interrupt Controller (PIC)

6.2 State Preservation

Backup

Full Restore

Partial Restore

6.3 Interrupt Service Routine (ISR)

Interrupt Far Jump

Return to Context

**Switch Context** 

# I/O Conventions

- 7.1 Reading Input
- 7.2 Writing Output

Problem with Interrupts

# Instruction Set

0x00: MOVZ

0x01: MOVNZ

0x02: MOVS

0x03: MOVNS

...

# Appendix A

# Instruction Set Listings

Table A.1: List of instructions sorted by opcode

|              |               |        |             | v -       |           |
|--------------|---------------|--------|-------------|-----------|-----------|
| (<br>Decimal | Opcode<br>Hex | Binary | Memnonic    | Operand A | Operand B |
| 0            | 0x00          | 000000 | MOV         | W?        | R?        |
| 1            | 0x01          | 000001 | MOV         | W?        | R?        |
| 2            | 0x02          | 000010 | MOV         | W?        | R?        |
| 3            | 0x03          | 000011 | MOV         | W?        | R?        |
| 4            | 0x04          | 000100 | MOV         | W?        | R?        |
| 5            | 0x05          | 000101 | MOV         | W?        | R?        |
| 6            | 0x06          | 000110 | MOV         | W?        | R?        |
| 7            | 0x07          | 000111 | MOV         | W?        | R?        |
| 8            | 0x08          | 001000 | MOV         | W?        | R?        |
| 9            | 0x09          | 001001 | MOV         | W?        | R?        |
| 10           | 0x0A          | 001010 | MOV         | W?        | R?        |
| 11           | 0x0B          | 001011 | MOV         | W?        | R?        |
| 12           | 0x0C          | 001100 | MOV         | W?        | R?        |
| 13           | 0x0D          | 001101 | MOV         | W?        | R?        |
| 14           | 0x0E          | 001110 | MOV         | W?        | R?        |
| 15           | 0x0F          | 001111 | MOV         | W?        | R?        |
| 16           | 0x10          | 010000 | MOV         | W         | R         |
| 17           | 0x11          | 010001 | n/a         | n/a       | n/a       |
| 18           | 0x12          | 010010 | WRI         | -         | R         |
| 19           | 0x13          | 010011 | n/a         | n/a       | n/a       |
| 20           | 0x14          | 010100 | STRB        | O         | R         |
| 21           | 0x15          | 010101 | LDB         | W         | O         |
| 22           | 0x16          | 010110 | OUT         | O         | R         |
| 23           | 0x17          | 010111 | IN          | W         | O         |
| 24           | 0x18          | 011000 | BACK        | _         | _         |
| 25           | 0x19          | 011001 | FRET        | -         | -         |
| 26           | 0x1A          | 011010 | PRET        | -         | =         |
| 27           | 0x1B          | 011011 | FJMP        | _         | -         |
| 28           | 0x1C          | 011100 | $_{ m HLT}$ | -         | -         |
| 29           | 0x1D          | 011101 | NOP         | _         | _         |
| 30           | 0x1E          | 011110 | CMP         | R         | R         |
|              |               |        |             |           |           |

Table A.1: List of instructions sorted by opcode

| $\mathbf{Opcode}$ |      | Μ      | O 1 A                | O 1 D        |              |
|-------------------|------|--------|----------------------|--------------|--------------|
| Decimal           | Hex  | Binary | Memnonic             | Operand A    | Operand B    |
| 31                | 0x1F | 011111 | TEST                 | R            | R            |
| 32                | 0x20 | 100000 | OR                   | R&W          | R            |
| 33                | 0x21 | 100001 | OR                   | !R&W         | R            |
| 34                | 0x22 | 100010 | OR                   | R&W          | !R           |
| 35                | 0x23 | 100011 | OR                   | !R&W         | !R           |
| 36                | 0x24 | 100100 | AND                  | R&W          | R            |
| 37                | 0x25 | 100101 | AND                  | !R&W         | R            |
| 38                | 0x26 | 100110 | AND                  | R&W          | !R           |
| 39                | 0x27 | 100111 | AND                  | !R&W         | !R           |
| 40                | 0x28 | 101000 | XOR                  | R&W          | R            |
| 41                | 0x29 | 101001 | XOR                  | !R&W         | R            |
| 42                | 0x2A | 101010 | XOR                  | R&W          | !R           |
| 43                | 0x2B | 101011 | XOR                  | !R&W         | !R           |
| 44                | 0x2C | 101100 | ADD                  | R&W          | R            |
| 45                | 0x2D | 101101 | ADD                  | !R&W         | R            |
| 46                | 0x2E | 101110 | ADD                  | R&W          | !R           |
| 47                | 0x2F | 101111 | ADD                  | !R&W         | !R           |
| 48                | 0x30 | 110000 | ADD1                 | R&W          | R            |
| 49                | 0x31 | 110001 | ADD1                 | !R&W         | R            |
| 50                | 0x32 | 110010 | ADD1                 | R&W          | !R           |
| 51                | 0x33 | 110011 | ADD1                 | !R&W         | !R           |
| 52                | 0x34 | 110100 | ADDC                 | R&W          | R            |
| 53                | 0x35 | 110101 | ADDC                 | !R&W         | R            |
| 54                | 0x36 | 110110 | ADDC                 | R&W          | !R           |
| 55                | 0x37 | 110111 | ADDC                 | !R&W         | !R           |
| 56                | 0x38 | 111000 | $\operatorname{SHL}$ | W            | R            |
| 57                | 0x39 | 111001 | SHL1                 | $\mathbf{W}$ | $\mathbf{R}$ |
| 58                | 0x3A | 111010 | RCL                  | W            | R            |
| 59                | 0x3B | 111011 | ROL                  | W            | R            |
| 60                | 0x3C | 111100 | SHR                  | W            | R            |
| 61                | 0x3D | 111101 | SHR1                 | W            | R            |
| 62                | 0x3E | 111110 | RCR                  | W            | R            |
| 63                | 0x3F | 111111 | ROR                  | W            | R            |

# Appendix B

# Simplified Mnemonics

# Appendix C

# Common Procedures

## Appendix D

# Standard Peripherals

- D.1 Programmable Interrupt Controller (PIC)
- D.2 Keyboard
- D.3 Programmable Interrupt Timer (PIT)
- D.4 Sound Card
- D.5 Graphical Card
- D.6 Memory Control Hub (MCH)
- D.7 Segements and Out Of Bounds Exception