# EHB 335E - Analog Electronic Circuits Term Project: Designing a Two-Stage Operational Amplifier

# Burak Erdil Biçer

Electronics and Communications Engineering, Istanbul Technical University, Istanbul, Türkiye bicerb20@itu.edu.tr, Student ID: 040200208

#### Abstract

This project aims to design a two-stage CMOS operational amplifier that meets certain specifications in terms of voltage gain, bandwidth, phase margin, and load capacitance. The design also competes for the highest figure of merit (FOM), which is a function of gain, bandwidth, settling time, and power consumption. The project involves using SPICE simulations to verify the performance metrics and optimize the FOM under various constraints.

#### I. Introduction

Operational amplifiers (op-amps) are widely used in analog and mixed-signal circuits for various applications, such as amplification, filtering, buffering, and feedback [1]. A common op-amp topology is the two-stage CMOS op-amp, which consists of a differential input stage and a common-source output stage as it can be observed in the Fig. 1. The two-stage CMOS op-amp offers several advantages, such as high gain, low power, and simple design. However, it also faces some challenges, such as limited bandwidth, stability, and slew rate [2]. Therefore, designing a two-stage CMOS op-amp requires careful trade-offs among different performance metrics and constraints. In this project, we will design a two-stage CMOS op-amp that meets the following specifications dedicated in the Table I.

TABLE I
DESIGN REQUIREMENTS OF THE TWO-STAGE CMOS OP-AMP

| Parameter              | Value               |  |  |  |
|------------------------|---------------------|--|--|--|
| Voltage Gain           | $> 57\mathrm{dB}$   |  |  |  |
| Bandwidth (Unity Gain) | $> 220\mathrm{MHz}$ |  |  |  |
| Phase Margin           | $>55^{\circ}$       |  |  |  |
| Load Capacitance       | 1.8 pF              |  |  |  |

In this project it is also competed for the highest figure of merit (FOM), which is defined in the Eq. 1.

$$FOM = \frac{Gain [dB] \times Bandwidth [Hz]}{Settling Time [ns] \times Power [mW]}$$
(1)

To achieve these goals, we will use SPICE simulations to model the op-amp behavior and optimize the FOM. We will use the 65 nm CMOS technology with a supply voltage of 1.2V and follow the design rules and constraints given in the project description. The project report will present the design methodology, simulation results, and analysis of the op-amp performance and FOM.

## II. CIRCUIT ANALYSIS

# A. DC Voltage Gain

The circuit depicted in Fig. 1 has two gain stages. The initial stage involves the MOSFET differential pair  $Q_1$  -  $Q_2$  with its current-mirror load. This specific differential pair configuration yields a voltage gain spanning from 10 V/V to 60 V/V. The current mirror is supplied with a reference current denoted as  $I_{REF}$ . The gain expression for initial stage is given in the Eq. 2.

$$A_1 = -G_{m1}R_1 = -g_{m1}(r_{o2} \parallel r_{o4})$$
(2)

The second amplification phase comprises the common-source transistor  $Q_6$  along with its current-source load  $Q_7$ . This stage generally delivers a gain ranging from 8 V/V to 80 V/V. Moreover, it plays a role in frequency compensation for the operational amplifier. The circuit incorporates a compensation capacitance  $C_c$  connected within the negative-feedback route of the second-stage amplifying transistor  $Q_6$ , ensuring the necessary dominant pole for optimal performance. The gain of the second amplification stage is given in the Eq. 3.



Fig. 1. The two-stage CMOS operational amplifier used in the project.

$$A_2 = -G_{m2}R_2 = -g_{m6}(r_{o6} \parallel r_{o7}) \tag{3}$$

Inevitably, total gain expression of the circuit is shown in the Eq. 4. Gain value of the circuit ranges from 100 V/V to 5000 V/V.

$$A_v = A_1 A_2 = G_{m1} R_1 G_{m2} R_2 = g_{m1} (r_{o2} || r_{o4}) g_{m6} (r_{o6} || r_{o7})$$

$$\tag{4}$$

#### B. Overdrive and Common-Mode Voltage

Overdrive voltage is the difference between the input voltage and the voltage at which the amplifier is biased for optimal performance. It is initiated the design process by choosing overdrive voltages for the transistors. Given that the drain currents of  $Q_1$ ,  $Q_2$ ,  $Q_3$  and  $Q_4$  are all equal and half of the drain current of  $Q_5$ , it is aimed for lower overdrive voltage values to maximize flexibility in adjusting transistor aspect ratios thus overdrive voltage is chosen as 0.1V. Furthermore, overdrive voltage inversely correlated to the gain of the amplifier thus lower overdrive voltage, results with better gain. It is needed to establish the value of the source of  $Q_5$  to generate inputs resulting in these overdrive voltages. Given  $V_{DD} = 1.2$ V, it is determined the source value of  $Q_5$  to be approximately 0.8V, allocating each MOSFET a  $V_{DS}$  value of 0.4V. Expression for the overdrive voltage is shown in the Eq. 5.

$$V_{OV} = V_{SG} - |V_{TH}| = V_S - V_G - |V_{TH}|$$
(5)

Therefore, expression for the common-mode voltage shown in Eq. 6 can be deduced from the Eq. 5.

$$V_{CM} = V_G = V_S - |V_{TH}| - V_{OV} (6)$$

Since absolute value of the threshold voltage of the MOSFET's is given in the transistor file "65nm\_bulk.txt" as 0.22V, common mode voltage is calculated as 0.48V from the Eq. 6.

## C. Transistor Parameters

After algebraic manipulations, Eq. 2 and Eq. 3 are deduced to Eq. 7 and Eq. 8, respectively. It can thus be concluded that the amplifier gain is not only influenced by the overdrive voltages but is also affected by the early voltages of the transistors.

$$A_1 = -G_{m1}R_1 = -g_{m1}(r_{o2}||r_{o4}) = -\frac{2}{|V_{OV1}|} / \sqrt{\frac{1}{|V_{A2}|} + \frac{1}{V_{A4}}}$$
(7)

$$A_2 = -G_{m2}R_2 = -g_{m6}(r_{o6}||r_{o7}) = -\frac{2}{V_{OV6}} / \sqrt{\frac{1}{|V_{A7}|} + \frac{1}{V_{A6}}}$$
(8)

Larger channel length values lead to increased early voltages. To enhance the amplifier gain, the utilization of larger channel lengths for transistors can be considered. Given the project description, the utilization of 65nm, 130nm, and 195nm as channel lengths for the MOS devices is stricted. Thus, larger channel length values have been chosen for transistors which is 195nm, which have an impact on gain. The transistor parameters for all transistors can be observed in Table II.

TABLE II
TRANSISTOR PARAMETERS: CHANNEL LENGTH AND WIDTH

| MOSFET | L(nm) | $W(\mu m)$ |
|--------|-------|------------|
| Q1     | 130   | 5          |
| Q2     | 130   | 5          |
| Q3     | 195   | 1          |
| Q4     | 195   | 1          |
| Q5     | 195   | 4          |
| Q6     | 195   | 1.5        |
| Q7     | 195   | 3          |
| Q8     | 195   | 0.1        |

Furthermore, in a properly designed CMOS op-amp circuit, in order to eliminate systematic output dc offset voltage, constraint given in the Eq. 9 should be satisfied. As it can be observed, transistor values chosen, satisfy this condition.

$$\frac{(W/L)_6}{(W/L)_4} = 2\frac{(W/L)_7}{(W/L)_5} \tag{9}$$

In current mirror transistors, the lengths of transistors are maintained equivalently to ensure matching operational conditions and consistent current replication. This practice minimizes the impact of process variations and enhances the accuracy and reliability of current mirroring, aligning with the circuit's intended performance.

## D. Compensation Capacitor and Miller Effect

The Miller effect introduces two poles, one at the output of the common-source stage and another at the output of the differential pair, through the compensation capacitance  $(C_C)$ . Miller effect can be observed in the Eq. 10. The output pole significantly impacts the phase margin, thus to ensure a phase margin of 55 degrees or more, gain of the second stage should be optimized. Therefore, a balance is sought between maintaining an adequate phase margin and achieving the desired bandwidth.

$$C_{\text{out}} = C_{\text{C}} \left( 1 - \frac{1}{A_2} \right) \tag{10}$$

According to the resource [3], it has been determined that, to achieve a minimum phase margin of 60 degrees, the compensation capacitance  $(C_C)$  should be at least 0.22 times that of the load capacitance  $(C_L)$ . Since  $C_L$  is equal to 1.8 pF,  $C_C$  should be at least 0.396 pF. Therefore, it has been chosen as  $C_C = 0.5pF$ .

#### E. Additional Resistor to Improve Phase Margin

In the examination of feedback amplifier stability, it has been determined that the closed-loop gain is significantly influenced by the phase margin. The issue of the additional phase lag introduced by the right-half-plane zero can be solved by inclusion of a resistance series with compensation capacitor. Through this modification, the transmission zero can be relocated to more favorable positions. In the project, a resistor added in series with compensation capacitor to improve phase margin and it's value is determined as  $R=20k\,\Omega$ .

#### III. RESULTS

To simulate the circuit depicted in Fig. 1, LTspice is employed [4]."65nm Bulk" model is used for NMOS and PMOS by SPICE Directive command ".inc 65nm\_bulk.txt". By incorporating an additional resistor and specifying determined parameters, the simulated circuit in LTspice is presented in Fig. 2. DC operational voltage points reveals that all transistors are operating in the saturation mode.

## A. AC Simulation

In order to determine voltage gain, unity gain bandwidth and phase margin of the circuit in Fig. 2, AC simulation is conducted. Voltage gain and unity gain bandwidth can be directly observed from the Fig. 3. However in order to calculate phase margin, Eq. 11, should be used.

$$\phi_{PM} = 180^{\circ} - \phi_{GX} \tag{11}$$

where:

 $\phi_{PM}$ : Phase Margin

 $\phi_{GX}$ : Phase at Gain Crossover Frequency

After calculation, phase margin is calculated as 68 degrees. Thus all constraints for the project is satisfied. Simulation results in comparison with project constraints can be observed in Table III.



Fig. 2. The two-stage CMOS operational amplifier with an additional resistor and determined parameters in LTSpice.



Fig. 3. AC simulation results that shows voltage gain, phase at gain crossover frequency and unity gain bandwidth of the two-stage CMOS op-amp.

 ${\bf TABLE~III}\\ {\bf AC~Simulation~Results~and~Comparison~with~Project~Constraints}\\$ 

| Parameter              | Constraint          | Result             |
|------------------------|---------------------|--------------------|
| Voltage Gain           | $> 57  \mathrm{dB}$ | $59.25\mathrm{dB}$ |
| Bandwidth (Unity Gain) | $> 220\mathrm{MHz}$ | $254\mathrm{MHz}$  |
| Phase Margin           | $>55^{\circ}$       | $68^{\circ}$       |

#### B. Transient Simulation

The time it takes for a circuit's output to reach and stay within a specified range around its final value after applying an input signal is referred to as the settling time. The settling time proves to be a critical parameter for a two-stage CMOS op-amp, exhibiting an inverse correlation with the system's performance. To determine the settling time of the circuit, a square wave is applied at the positive input, ranging from 0 to 0.6 V with a period of 40ns and a duty cycle of 50%. The observed rise time is approximately 7ns as it can be observed from Fig. 4 which is the output of the transient simulation.



Fig. 4. Output of the transient simulation. Settling time can be observed as approximately 7ns.

#### C. DC Operating Point Simulation

In order to check whether transistors in saturation or not and check power consumption of the system, DC operating point simulation is crucial. Results for the DC operating point simulation is given in Fig. 5. As it is discussed in Fig. 1, according to the DC operating point simulation all transistors are in saturation mode.

In order to calculate power of the circuit, Eq. 12 can be considered.

$$P = (I_{REF} + I_{D M5} + I_{D M7}) \times V_{DD}$$
 (12)

If values that has obtained from the Fig. 5 is used to calculate power,

$$P = (1 \mu A + 42.32 \mu A + 34.29 \mu A) \times 1.2 V = 93.13 \mu W$$
(13)

Thus power consumption of the system is calculated as  $93.13\mu W$ .

# D. Figure of Merit (FOM) Calculation

The efficiency or overall performance of a particular system is frequently assessed using the Figure of Merit. In this project, the Figure of Merit is calculated according to the formula presented in Eq. 1. The system's voltage gain and unity gain bandwidth have been determined through AC simulation, as detailed in Table III. The settling time of the system has been obtained through transient simulation, as illustrated in Fig 4, and the power consumption of the system has been calculated through DC operating point simulation, as expressed in Eq. 13. Consequently, if the obtained results are incorporated into Eq. 1,

$$FOM = \frac{(59.25 \ dB) \times (254 \ MHz)}{(7 \ ns) \times (93.13 \ \mu W)} = 23805 \tag{14}$$

| o o eh                     | b335-040200          |                          | ⊗     Simdi Sil      | Yeniden Yükle          | • • •                      | ehb335-0402002               | ©<br>Göster    | ©<br>Şimdi         | ⊗<br>Si |
|----------------------------|----------------------|--------------------------|----------------------|------------------------|----------------------------|------------------------------|----------------|--------------------|---------|
| Circuit: * /Use            | re/hurakardilhi      |                          | ,                    |                        |                            | 1.2                          | volta          | ,                  | 31      |
| CIICUIL. * /USE            | 15/Dulakelulibi      | cer/besktop/             | EUD 222E LETI        | ii Ploject/eii         | V(m7#sbody)                | 1.2                          | volta          |                    |         |
| Warning: toxe,             | toxp and dtox a      | ll given and             | toxe != tox          | + dtox; dt             |                            | 1.2                          | volta          |                    |         |
| Warning: toxe,             |                      |                          |                      |                        |                            | 1.2                          | volta          | je                 |         |
| Direct Newton i            |                      |                          | eeded.               |                        | V(m2#dbody)                | 1.2                          | volta          |                    |         |
| Semiconductor D            |                      |                          |                      |                        | V(m2#sbody)                | 1.2                          | volta          |                    |         |
|                            |                      | IM4 MOSFETS              |                      |                        | V(m3#dbody)                | 3.3144e-12                   | volta          |                    |         |
| Name: m8<br>Model: pmos    | m5                   | m7                       | m1                   | m2                     | V(m3#sbody)<br>V(m4#dbody) | 3.76797e-13<br>3.3153e-12    | volta<br>volta |                    |         |
| Model: pmos<br>Id: -1.00e- | pmos<br>06 -4.23e-05 | pmos<br>-3.43e-05        | pmos<br>-2.12e-05    | pmos<br>-2.12e-05      | V(m4#abody)                | 3.769e-13                    | volta          |                    |         |
| Vgs: -4.48e-               |                      | -4.48e-01                | -4.29e-01            | -4.29e-01              | V(m6#dbody)                | 5.19164e-12                  | volta          |                    |         |
| Vds: -4.48e-               |                      | -5.98e-01                | -5.28e-01            | -5.27e-01              | V(m6#sbody)                | 6.00286e-13                  | volta          |                    |         |
| Vbs: 0.00e+                | 00 0.00e+00          | 0.00e+00                 | 2.91e-01             | 2.91e-01               | Id(M8)                     | -9.99796e-07                 | devic          | e_curre            | ent     |
| Vth: -2.90e-               |                      | -2.90e-01                | -3.84e-01            | -3.84e-01              | Ig(M8)                     | -2.62472e-12                 |                | e_curre            |         |
| Vdsat: -1.72e-             |                      | -1.72e-01                | -1.03e-01            | -1.03e-01              | Ib(M8)                     | 4.58802e-13                  |                | e_curre            |         |
| Gm: 8.83e-                 |                      | 3.02e-04                 | 3.08e-04             | 3.08e-04               | Id(M5)                     | 4 00000- 05                  |                | e_curre            |         |
| Gds: 2.39e-                |                      | 7.01e-06<br>8.04e-05     | 6.50e-06             | 6.50e-06               |                            | -4.23208e-05                 |                | e_curre<br>e_curre |         |
| Gmb 2.35e-<br>Cbd: 4.42e-  |                      | 1.29e-15                 | 6.37e-05<br>2.05e-15 | 6.37e-05 □<br>2.05e-15 | Ib(M5)                     | 3.14852e-13                  |                | e_curre            |         |
| Cbs: 4.42e                 |                      | 2.40e-15                 | 3.68e-15             | 3.68e-15∎              | T- (ME)                    | ( 00000 - 05                 |                | e_curre            |         |
| 0.000                      | 1, 0,100 10          | 21100 10                 | 0.000 10             | 0.000 10               | Id(M7)                     | -3.42955e-05                 |                | e_curre            |         |
| Name: m3                   | m4                   | m6                       |                      |                        | 19(M/)                     | -/.099196-11                 | devic          | e_curre            | ent     |
| Model: nmos                | nmos                 | nmos                     |                      |                        | Ib(M7)                     | 6.26525e-13                  |                | e_curre            |         |
| Id: 2.12e-                 |                      | 3.43e-05                 |                      |                        | Is(M7)                     | 3.42956e-05                  |                | e_curre            |         |
| Vgs: 3.82e-                |                      | 3.82e-01                 |                      |                        | Id(M1)                     | -2.11606e-05                 |                | e_curre            |         |
| Vds: 3.82e-                |                      | 6.02e-01                 |                      |                        | Ig(M1)<br>Ib(M1)           | -1.20994e-10<br>1.13716e-12  |                | e_curre<br>e_curre |         |
| Vbs: 0.00e+<br>Vth: 2.91e- |                      | 0.00e+00<br>2.91e-01     |                      |                        | Is(M1)                     | 2.11608e-05                  |                | e_curre            |         |
| Vdn. 2.71e-                |                      | 1.13e-01                 |                      |                        | Id(M2)                     | -2.11599e-05                 |                | e_curre            |         |
| Gm: 2.39e-                 |                      | 3.79e-04                 |                      |                        | Ig(M2)                     | -1.21007e-10                 |                | e_curre            |         |
| Gds: 7.50e-                |                      | 1.08e-05                 |                      |                        | Ib(M2)                     | 1.13705e-12                  |                | e_curre            |         |
| Gmb 7.10e-                 | 05 7.10e-05          | 1.13e-04                 |                      |                        | Is(M2)                     | 2.11601e-05                  | devic          | e_curre            | ent     |
| Cbd: 4.49e-                |                      | 6.42e-16                 |                      |                        | Id(M3)                     | 2.11552e-05                  |                | e_curre            |         |
| Cbs: 8.00e-                | 16 8.00e-16          | 1.20e-15                 |                      |                        | Ig(M3)                     | 2.71003e-09                  |                | e_curre            |         |
|                            |                      |                          |                      |                        | Ib(M3)<br>Is(M3)           | -3.96798e-13<br>-2.11579e-05 |                | e_curre<br>e_curre |         |
| Operating Bias             | Point Solution:      |                          |                      |                        | Id(M4)                     | 2.115776-05<br>2.1156e-05    |                | e_curre            |         |
| V(n001)                    | 0.75                 | 1636 volta               | ne                   |                        | Ig(M4)                     | 2.71002e-09                  |                | e_curre            |         |
| V(vdd)                     | 0.70.                | 1.2 volta                |                      |                        | Ib(M4)                     | -3.96907e-13                 |                | e_curre            |         |
| V(n002)                    | 0.90                 |                          |                      |                        | Is(M4)                     | -2.11587e-05                 |                | e_curre            |         |
| V(vout)                    | 0.60                 | 0218 volta               | ge                   |                        | Id(M6)                     | 3.42955e-05                  | devic          | e_curre            | ent     |
| V(n007)                    | 0.38                 |                          |                      |                        | Ig(M6)                     | 3.9331e-09                   |                | e_curre            |         |
| V(n003)                    |                      | 0.48 volta               |                      |                        | Ib(M6)                     | -6.26243e-13                 |                | e_curre            |         |
| V(n005)                    | 0.38                 |                          |                      |                        | Is(M6)                     | -3.42994e-05                 |                | e_curre            |         |
| V(n004)                    |                      | 0.48 volta<br>0218 volta |                      |                        | I(C1)                      | 1.08392e-24                  |                | e_curre<br>e curre |         |
| V(n006)<br>V(m8#dbody)     | 0.0                  | 0218 volta<br>1.2 volta  |                      |                        | I(I1)                      | 1e-06                        |                | e_curre            |         |
| V(m8#sbody)                |                      | 1.2 volta                |                      |                        | 1(11)                      | 16-60                        |                | e_curre            |         |
| V(m5#dbody)                |                      | 1.2 volta                |                      |                        | I(V1)                      | 1.20994e-10                  |                | e_curre            |         |
| V(m5#sbody)                |                      | 1.2 volta                |                      |                        | I(V2)                      | 1.21006e-10                  |                | e_curre            |         |
| V(m7#dbody)                |                      | 1.2 volta                |                      |                        | I(V3)                      | -7.76163e-05                 |                | e_curre            |         |
|                            |                      |                          |                      |                        |                            |                              |                |                    |         |

Fig. 5. Results of the DC operating point simulation. Important parameters to calculate power is highlighted.

## REFERENCES

- A. S. Sedra and K. C. Smith, *Microelectronic Circuits*, 5th ed. Oxford University Press, 2004.
   KOCW. *Operational-Amplifier Circuits*. Available online: http://contents.kocw.net/KOCW/document/2014/Chungnam/chahanju/13.pdf.
   AIC Design. *Lecture 23 Design of two-stage op amps*. Available online: https://aicdesign.org/wp-content/uploads/2018/08/lecture23-160311.pdf.
   *LTspice*. Analog Devices. Available online: https://www.analog.com/en/design-center/design-tools-and-calculators/ltspice-simulator.html.