# MassTree-PMEM

# A High-Performance Persistent Memory B-link Tree Implementation Documentation

Technical Report and Implementation Guide

### Rahul Prajapat

Computer Science and Engineering IIT Bombay rahul.prajapat@sydney.edu.au

May 24, 2021

### Abstract

This document presents the technical documentation for MassTree-PMEM, a persistent memory-optimized B-link tree implementation developed at the University of Sydney. MassTree-PMEM introduces novel hierarchical concurrency control mechanisms, resolves critical limitations in the RECIPE framework, and demonstrates superior performance characteristics in persistent memory environments. This documentation serves as both a technical reference and implementation guide for the MassTree-PMEM system, detailing algorithms, performance analysis, and future development directions.

### Contents

| 1 | Intr | roduction and Project Overview                  | 3 |
|---|------|-------------------------------------------------|---|
|   | 1.1  | Project Background                              | 3 |
|   | 1.2  | Key Innovations                                 |   |
|   | 1.3  | Implementation Status                           |   |
| 2 | Sys  | stem Architecture and Design                    | 3 |
|   | 2.1  | Node Structure Design                           | 3 |
|   | 2.2  | Hierarchical Concurrency Control Implementation | 4 |
|   |      | 2.2.1 Version Number Bit Layout                 | 4 |
|   |      | 2.2.2 Lock Acquisition and Release Protocol     |   |
|   |      | 2.2.3 Lock-Free Read Protocol                   |   |
| 3 | Per  | formance Analysis and Benchmarking              | 5 |
|   | 3.1  | Experimental Configuration                      | 5 |
|   | 3.2  | Performance Results                             |   |
|   |      | 3.2.1 DRAM vs PMEM Comparison                   |   |
|   |      | 3.2.2 Rebalancing Impact Analysis               |   |
|   |      | 3.2.3 Scalability Analysis                      |   |

| 4                                       | $\mathbf{Alg}$ | orithm Implementation Details                    | 7  |
|-----------------------------------------|----------------|--------------------------------------------------|----|
|                                         | 4.1            | Insert Operation Algorithm                       | 7  |
|                                         | 4.2            | Rebalancing Algorithm with Visual Representation | 8  |
|                                         |                | 4.2.1 Rebalancing Process Overview               | 8  |
|                                         |                | 4.2.2 Rebalancing Algorithm Steps                | 8  |
|                                         | 4.3            | Recovery and Consistency Protocol                | 9  |
| <ul><li>5</li><li>6</li><li>7</li></ul> | Per            | sistent Memory Integration                       | 9  |
|                                         | 5.1            | PMEM Operations Implementation                   | 9  |
|                                         | 5.2            | Allocation Strategy                              | 10 |
| 6                                       | Cor            | nparative Analysis                               | 10 |
|                                         | 6.1            | MassTree-PMEM vs Original MassTree               | 10 |
|                                         | 6.2            | MassTree-PMEM vs RECIPE Framework                | 11 |
| 7                                       | Fut            | ure Work and Development Roadmap                 | 11 |
|                                         | 7.1            | Immediate Next Steps (High Priority)             | 11 |
|                                         |                | 7.1.1 Transaction Support Implementation         |    |
|                                         |                | 7.1.2 Enhanced Recovery System                   | 11 |
|                                         |                | 7.1.3 Garbage Collection Framework               |    |
|                                         | 7.2            | Technical Enhancements                           | 11 |
|                                         |                | 7.2.1 Node Size Optimization Achievement         | 11 |
|                                         |                | 7.2.2 Additional Technical Enhancements          | 12 |
|                                         | 7.3            | Advanced Research Directions                     | 12 |
| 8                                       | Imp            | plementation Guide and Usage                     | 13 |
|                                         | 8.1            | Build Configuration                              | 13 |
|                                         | 8.2            | Configuration Options                            |    |
|                                         | 8.3            | Basic Usage Example                              |    |
| 9                                       | Cor            | nclusion and Impact                              | 14 |

# 1 Introduction and Project Overview

### 1.1 Project Background

The MassTree-PMEM project addresses fundamental challenges in designing high-performance index structures for Intel Optane DC Persistent Memory. Traditional concurrent data structures designed for DRAM exhibit suboptimal performance and consistency guarantees when adapted to persistent memory environments.

This work builds upon two foundational systems:

- MassTree [1]: A trie-like concatenation of B+-trees for high-performance key-value storage
- **RECIPE Framework** [2]: Principles for converting DRAM indexes to persistent memory variants

### 1.2 Key Innovations

MassTree-PMEM introduces several novel contributions:

- 1. **Hierarchical Concurrency Control**: Dual-tier locking system (Insert/SMO) within single atomic variable
- 2. Lock-Free Read Operations: Version-based consistency without reader-writer blocking
- 3. **RECIPE Framework Extensions**: Resolution of structural modification atomicity gaps
- 4. PMEM-Native Design: Block-aligned node structures optimized for persistent memory
- 5. Superior Performance: Counter-intuitive PMEM advantages over DRAM implementations

### 1.3 Implementation Status

This is **not** a published research paper, but rather comprehensive documentation of ongoing research and development work. The implementation is functional and has been extensively tested, with results demonstrating significant performance improvements over existing approaches.

# 2 System Architecture and Design

### 2.1 Node Structure Design

The core MassTree-PMEM node structure is optimized for persistent memory block alignment:

```
#define LEAF_WIDTH 12 // Optimized for perfect 256B alignment
2
3
   class kv {
                                // 8B
       uint64_t key;
5
       void *link_or_value;
                                // 8B
     // Total: 16B per entry
6
   class inner_node {
8
       inner_node *parent, *right, *left;
9
                                                     // 24B navigation pointers
       VersionNumber version;
                                                     // 8B version control
10
                                                     // 16B key boundaries
11
       uint64_t highkey, lowkey;
                                                     // 8B ordering metadata
       permuter permutation;
```

```
void *child0;
                                                    // 8B first child pointer
13
       kv entry[LEAF_WIDTH];
                                                    // 192B key-value pairs (12*16B)
14
   }; // Total: 256B (perfect PMEM cache block alignment)
   class leaf_node {
17
                                                     // 8B parent pointer
       inner_node *parent;
18
       leaf_node *right, *left;
                                                    // 16B sibling pointers
19
       VersionNumber version;
                                                    // 8B version control
20
       uint64_t highkey, lowkey;
                                                    // 16B key boundaries
       permuter permutation;
22
                                                    // 8B ordering metadata
23
       uint64_t dummy;
                                                   // 8B alignment padding
       kv entry[LEAF_WIDTH];
                                                   // 192B key-value pairs (12*16B)
24
   }; // Total: 256B (perfect PMEM cache block alignment)
```

Listing 1: Optimized 256B Node Structure Implementation

Key design decisions:

- 256-byte total size: Perfect alignment with PMEM cache blocks and allocation units
- Cache-line awareness: Strategic field placement across exactly 4 cache lines (64B each)
- LEAF\_WIDTH=12: Optimal balance between fanout and cache efficiency
- Atomic version control: Single 64-bit variable for all concurrency coordination
- Permutation-based ordering: Efficient reordering without data movement
- Dual node types: Inner nodes (with child0) and leaf nodes (with dummy padding)

### 2.2 Hierarchical Concurrency Control Implementation

### 2.2.1 Version Number Bit Layout

The MassTree-PMEM concurrency system encodes multiple lock types and version counters within a single 64-bit atomic variable:

```
// Lock bit definitions
  #define INSERT_LOCK
                           0b1ULL
                                            // Bit 0: Insert operations
2
  #define SMO_LOCK
                           0b10ULL
                                            // Bit 1: Structural modifications
3
  #define BOTH_LOCKS
                           0b11ULL
                                            // Both locks simultaneously
  // Version field definitions
  #define INSERT_VERSION OxfffffOULL
                                            // Bits 4-23: Insert version (20 bits)
  #define SMO_VERSION
                           Oxfffff00000ULL // Bits 24-43: SMO version (20 bits)
                           Oxfffff000000000ULL // Bits 44-63: Global version
  #define LOCK_VERSION
9
  // Version manipulation constants
11
  #define MAX_VERSION
                         Oxfffff
  #define INSERT_INCREMENT 0x10ULL
13
   #define SMO_INCREMENT
                            0x100000ULL
```

Listing 2: Concurrency Control Bit Layout

### 2.2.2 Lock Acquisition and Release Protocol

```
class VersionNumber {
       uint64_t v; // Packed version and lock information
2
3
       // Insert lock (fine-grained operations)
4
       uint64_t tryInsertLock() {
           return (__sync_fetch_and_or(&v, INSERT_LOCK)) & INSERT_LOCK;
       }
       void releaseInsertLock() {
9
            __sync_fetch_and_and(&v, ~INSERT_LOCK);
       }
11
       // SMO lock (structural modifications)
13
       uint64_t trySMOLock() {
14
           return (__sync_fetch_and_or(&v, BOTH_LOCKS)) & SMO_LOCK;
16
17
       void releaseSMOLock() {
18
           incrementSMO();
19
20
            __sync_fetch_and_and(&v, ~SMO_LOCK);
       }
22
       // Version management with overflow handling
23
       void incrementInsert() {
24
           if(insertVersion() == MAX_VERSION)
25
                __sync_fetch_and_and(&v, INSERT_RESET);
26
           else
27
                __sync_fetch_and_add(&v, INSERT_INCREMENT);
28
       }
29
   };
30
```

Listing 3: Lock Management Implementation

#### 2.2.3 Lock-Free Read Protocol

MassTree-PMEM implements optimistic concurrency control for read operations:

- 1. Version Capture: Reader captures node version before data access
- 2. Data Access: Navigate and read node data without acquiring locks
- 3. Version Validation: Compare version after access to detect concurrent modifications
- 4. Retry Mechanism: Automatic retry if version change detected

This approach ensures that readers never block writers and multiple concurrent reads proceed without synchronization overhead.

# 3 Performance Analysis and Benchmarking

## 3.1 Experimental Configuration

**Hardware Environment:** 

- Intel system with Optane DC Persistent Memory
- Multi-core processor supporting concurrent evaluation
- NUMA-aware memory allocation and testing

#### Workload Patterns:

- Random: Uniformly distributed 64-bit integer keys
- Incremental: Monotonically increasing sequential keys
- Interleaved: Mixed sequential and random access patterns

### **Configuration Options:**

- DRAM vs PMEM allocation (via #ifdef DRAM)
- Rebalancing enabled/disabled (via #ifdef REBAL)
- Statistics collection (via #ifdef STATS)

### 3.2 Performance Results

### 3.2.1 DRAM vs PMEM Comparison

Table 1: DRAM vs PMEM Performance (10M keys)

| Configuration                  | Insert (M ops/s) | Lookup (M ops/s) |
|--------------------------------|------------------|------------------|
| DRAM Random (with rebalancing) | 1.671            | 1.275            |
| PMEM Random (with rebalancing) | 3.159            | 2.199            |

**Key Finding:** PMEM demonstrates 88% improvement in insert throughput over DRAM, challenging conventional assumptions about persistent memory overhead.

### 3.2.2 Rebalancing Impact Analysis

Table 2: PMEM Rebalancing Impact (100M Keys)

|             |                                         | 0 1              | · /              |
|-------------|-----------------------------------------|------------------|------------------|
| Pattern     | Configuration                           | Insert (M ops/s) | Lookup (M ops/s) |
| Incremental | With Rebalancing Without Rebalancing    | 1.52<br>1.20     | 1.766<br>1.49    |
| Random      | With Rebalancing<br>Without Rebalancing | $0.272 \\ 0.30$  | 0.33<br>0.31     |

**Observation:** Incremental patterns benefit from rebalancing due to improved space utilization, while random patterns show minimal performance difference but significant space efficiency gains.

| Table 5. Tree Structure Emclency (40M Keys) |        |            |                  |  |  |  |  |
|---------------------------------------------|--------|------------|------------------|--|--|--|--|
| Pattern                                     | Height | Node Count | Space Efficiency |  |  |  |  |
| Without Rebalancing                         |        |            |                  |  |  |  |  |
| Random                                      | 7      | 4.16M      | 70.35%           |  |  |  |  |
| Incremental                                 | 9      | 5.71M      | 52.92%           |  |  |  |  |
| With Rebalancing                            |        |            |                  |  |  |  |  |
| Random                                      | 7      | 3.51M      | 82.24%           |  |  |  |  |
| Incremental                                 | 7      | 2.84M      | 99.99%           |  |  |  |  |

Table 3: Tree Structure Efficiency (40M Keys)

### 3.2.3 Scalability Analysis

**Impact:** Rebalancing achieves up to 50% reduction in node count while maintaining consistent tree height.

# 4 Algorithm Implementation Details

### 4.1 Insert Operation Algorithm

```
int btree::insert(uint64_t key, void *value) {
       inner_node *parent;
2
       void *node = root_;
3
       // Navigate to leaf level
       while(level(node) > 0) {
           parent = reinterpret_cast < inner_node *>(node);
           node = parent->get(key);
       leaf_node *leaf = reinterpret_cast <leaf_node *> (node);
11
       // Attempt insertion with version control
13
       VersionNumber before = leaf->typeVersionLockObsolete.load();
15
       if(!before.tryInsertLock()) {
16
            // Handle lock contention or retry
17
           return handle_contention(leaf, key, value);
18
       }
19
20
       // Perform insertion
21
       if(!leaf->full()) {
22
           leaf ->insert(key, value);
23
           leaf ->releaseInsertLock();
24
           return 1;
25
26
           // Handle split with SMO protocol
27
           return handle_split(leaf, key, value);
28
       }
29
   }
30
```

Listing 4: Insert Operation Implementation

### 4.2 Rebalancing Algorithm with Visual Representation

The adaptive rebalancing system provides optional space optimization while maintaining crash consistency. The algorithm operates on sibling nodes to redistribute keys when space utilization becomes unbalanced.

### 4.2.1 Rebalancing Process Overview



Figure 1: MassTree-PMEM Rebalancing Algorithm - Key Redistribution

#### 4.2.2 Rebalancing Algorithm Steps

- 1. Sibling Analysis: Evaluate space utilization in adjacent nodes
  - Check left and right sibling occupancy rates
  - Calculate total keys across siblings:  $total\_keys = left.size + current.size + right.size$
  - Determine if redistribution is beneficial:  $average\_occupancy = total\_keys/num\_siblings$
- 2. Redistribution Decision: Determine optimal key distribution
  - Target occupancy:  $target = min(LEAF\_WIDTH, [average\_occupancy])$
  - Calculate keys to move:  $move\_count = current.size target$
  - Choose direction: prefer moving to less occupied sibling
- 3. SMO Lock Acquisition: Coordinate locks on all affected nodes
  - Acquire SMO locks in address order to prevent deadlock

- Lock sequence:  $node\_addr_{min} \rightarrow node\_addr_{max}$
- Validate node states haven't changed during lock acquisition
- 4. Atomic Updates: Update permutation arrays and key boundaries atomically
  - Move keys using permutation rotation: perm.rotate(start, count)
  - Update sibling key boundaries:  $left.highkey = moved\_key_{max}$
  - Increment SMO version numbers for crash consistency
- 5. Parent Notification: Update internal node boundaries with version coordination
  - Locate parent index entry: parent.find(old\_boundary)
  - Update boundary key:  $parent.entry[index].key = new\_boundary$
  - Propagate changes up the tree if necessary

## 4.3 Recovery and Consistency Protocol

```
bool VersionNumber::repair_req() {
       return (smoLock() || insertLock()) &&
2
              (lockVersion() != global_lock_version);
   }
5
   uint VersionNumber::updateLock() {
6
       volatile uint64_t current = *(volatile uint64_t*)&v;
7
       uint temp = (current & LOCK_VERSION) >> 44;
9
       if(temp == lock_version)
10
           return temp;
11
12
       // Attempt repair with CAS
       return (__sync_val_compare_and_swap(&v, current,
14
              (current & LOCK_RESET) | (lock_version << 44) | INSERT_LOCK)
              & LOCK_VERSION) >> 44;
16
   }
```

Listing 5: Crash Recovery Implementation

# 5 Persistent Memory Integration

### 5.1 PMEM Operations Implementation

```
namespace masstree {
    static constexpr uint64_t CACHE_LINE_SIZE = 64;

// Memory fence operations
static inline void mfence() {
    asm volatile("sfence":::"memory");
}

// Cache line flush with configurable fencing
static inline void clflush(char *data, int len, bool front, bool back) {
    volatile char *ptr = (char *)((unsigned long)data & ~(CACHE_LINE_SIZE-1));
    if (front) mfence();
```

```
13
           for(; ptr < data + len; ptr += CACHE_LINE_SIZE) {</pre>
14
           #ifdef CLFLUSH
                asm volatile("clflush %0" : "+m" (*(volatile char *)ptr));
17
                asm volatile(".byte 0x66; xsaveopt %0": "+m" (*(volatile char *)(ptr)
18
                   ));
           #endif
           }
           if (back) mfence();
       }
24
       // Non-temporal 64-bit store
25
       static inline void movnt64(uint64_t *dest, uint64_t const &src,
26
                                   bool front, bool back) {
           assert(((uint64_t)dest & 7) == 0);
28
           if (front) mfence();
            _mm_stream_si64((long long int *)dest, *(long long int *)&src);
30
           if (back) mfence();
31
       }
32
   }
```

Listing 6: Persistent Memory Operations

### 5.2 Allocation Strategy

```
#ifdef DRAM
#define RRP_free free
#define RRP_malloc malloc
#else
#define RRP_free RP_free
#define RRP_malloc RP_malloc
#endif
```

Listing 7: Memory Allocation Configuration

The system supports both DRAM and persistent memory allocation through compile-time configuration, enabling direct performance comparison under identical algorithmic conditions.

# 6 Comparative Analysis

# 6.1 MassTree-PMEM vs Original MassTree

- Enhanced Concurrency: Advanced locking mechanisms with hierarchical version control
- PMEM Optimization: Native persistent memory support vs DRAM-only design
- Improved Space Efficiency: Rebalancing reduces memory overhead by 30-50%
- Better Scalability: Consistent performance across diverse workload patterns
- Crash Consistency: Version-based recovery without expensive logging overhead

### 6.2 MassTree-PMEM vs RECIPE Framework

- Atomic Operations: Resolved RECIPE's structural modification atomicity gaps
- Advanced Recovery: Comprehensive crash consistency vs basic flush-fence model
- Performance: Superior throughput especially in PMEM environments
- Flexibility: Optional rebalancing for different performance/space trade-offs
- Concurrency: Lock-free reads eliminate traditional reader-writer bottlenecks

# 7 Future Work and Development Roadmap

### 7.1 Immediate Next Steps (High Priority)

### 7.1.1 Transaction Support Implementation

- Multi-Operation Atomicity: Begin/commit/abort semantics integrated with version control
- Conflict Detection: Version-based transaction conflict resolution using existing lock hierarchy
- Rollback Mechanisms: Leverage current versioning system for transaction rollback

### 7.1.2 Enhanced Recovery System

- Straightforward Traceability: Version-based design makes state reconstruction extremely easy
- Inconsistency Detection: Existing repair\_req() function provides comprehensive recovery foundation
- Fast Recovery Protocol: Minimal overhead due to atomic operation design and version tracking

### 7.1.3 Garbage Collection Framework

- Epoch-Based Memory Management: Safe reclamation using version epochs
- Reference Tracking: Leverage existing version system for safe node deallocation
- PMEM-Aware GC: Optimized garbage collection for persistent memory allocation patterns

#### 7.2 Technical Enhancements

### 7.2.1 Node Size Optimization Achievement

**COMPLETED:** The MassTree-PMEM implementation has achieved optimal 256B node sizing: **Optimization Benefits:** 

- Perfect Cache Alignment: 256B = 4 × 64B eliminates cache line spanning
- PMEM Block Optimization: Aligns with persistent memory allocation units

| Configuration   | LEAF_WIDTH | Node Size | Cache Efficiency      |
|-----------------|------------|-----------|-----------------------|
| Previous Design | 15         | 304B      | 5 cache lines         |
| Current Design  | 12         | 256B      | 4 cache lines exactly |

- Memory Efficiency: Reduced footprint with maintained performance
- NUMA Benefits: Better locality, reduced cross-socket traffic

Cache Line Alignment (64B boundaries):

#### 256B Node Structure:

| Cache Line 0 Navigation Ptrs | +<br> <br>    | Cache Line 1 Version & Keys | +<br> <br> | Cache Line 2 Key Entries | <del>+</del><br> <br> | Cache Line 3 Key Entries | +<br> <br> |
|------------------------------|---------------|-----------------------------|------------|--------------------------|-----------------------|--------------------------|------------|
| + Version Control            |               | + Permutation (64B)         |            | (03)<br>(64B)            |                       | (411)<br>(64B)           |            |
| +                            | '<br>+<br>64B |                             | 128B       |                          | '<br>+<br>192B        |                          | +<br>256B  |

#### Benefits:

- Node fits exactly in 4 cache lines
- No cache line spanning for any field
- Atomic operations align with cache boundaries
- PMEM persistence unit alignment
- Optimal for NUMA memory controllers

Figure 2: 256B Node Cache Line Alignment Benefits

### 7.2.2 Additional Technical Enhancements

- YCSB Workload Integration: Comprehensive evaluation on industry-standard benchmarks
- Range Scan Implementation: Efficient range queries leveraging B-link tree structure
- In-Place Updates: Value modification operations with version coordination
- Bulk Operations: Batch insert/delete optimizations for improved throughput

#### 7.3 Advanced Research Directions

- Full MassTree Integration: Multi-level trie for variable-length string keys
- Hybrid Storage Architecture: Intelligent DRAM/PMEM tier management
- Distributed System Extensions: Cluster-aware persistent B-link trees
- Machine Learning Integration: Adaptive algorithms based on workload patterns

# 8 Implementation Guide and Usage

### 8.1 Build Configuration

```
# Basic build targets
exe: example.o masstree.o
g++ -o exe example.o masstree.o -lpthread

example.o: example.cc masstree.h
g++ -c example.cc

masstree.o: masstree.cc masstree.h
g++ -c masstree.cc
```

Listing 8: Makefile Configuration

### 8.2 Configuration Options

```
// Enable/disable rebalancing
#define REBAL

// Memory allocation mode (DRAM vs PMEM)

#define DRAM
//#define PMEM

// Statistics collection
//#define STATS

// Cache flush implementation
#define CLWB
//#define CLFLUSH
//#define CLFLUSH_OPT
```

Listing 9: Compile-Time Configuration

### 8.3 Basic Usage Example

```
#include "masstree.h"
   int main() {
       masstree::btree tree;
4
       uint64_t key = 0;
5
       void *value;
6
       // Insert operations
9
       for(int i = 0; i < 1000000; i++) {</pre>
           key += 10; // Incremental pattern
11
           value = malloc(4);
           tree.insert(key, value);
12
       }
14
       // Lookup operations
15
       for(int i = 0; i < 1000000; i++) {</pre>
16
           key = i * 10;
17
           void *result = tree.get(key);
```

```
assert(result == expected_value);
}

// Tree statistics
cout << "Height: " << tree.height() << endl;
cout << "Node count: " << tree.node_count() << endl;
cout << "Space efficiency: " << tree.space_used() * 100 << "%" << endl;
return 0;
}

return 0;
}
```

Listing 10: Basic Usage Implementation

# 9 Conclusion and Impact

MassTree-PMEM represents a significant advancement in persistent memory index structure design, successfully addressing fundamental limitations in existing concurrent data structures while achieving superior performance characteristics. The project's key contributions include:

- Novel Concurrency Model: Hierarchical locking system enabling scalable concurrent access
- Performance Breakthrough: Counter-intuitive PMEM advantages over DRAM implementations
- Crash Consistency: Version-based recovery without expensive logging overhead
- Production Readiness: Comprehensive implementation suitable for deployment
- Research Foundation: Platform for future persistent memory system development

The work establishes new benchmarks for persistent memory programming, providing both theoretical insights and practical tools for high-performance persistent applications. The comprehensive evaluation demonstrates the potential of persistent memory systems while identifying future research directions in this rapidly evolving field.

This documentation serves as both a technical reference for the current implementation and a foundation for future development efforts. The design's emphasis on version-based coordination and atomic operations provides excellent infrastructure for extensions in transaction processing, recovery systems, and garbage collection.

# Acknowledgments

This work was conducted at the University of Sydney School of Computer Science with access to persistent memory systems for experimental evaluation. The implementation builds upon foundational work in MassTree and the RECIPE framework, extending these systems with novel contributions to persistent memory system design.

### References

- [1] Y. Mao, E. Kohler, and R. T. Morris, "Cache craftiness for fast multicore key-value storage," in *Proceedings of the 7th ACM European Conference on Computer Systems (EuroSys)*, 2012, pp. 183–196.
- [2] S. K. Lee, J. Mohan, S. Kashyap, T. Kim, and V. Chidambaram, "RECIPE: Converting concurrent DRAM indexes to persistent-memory indexes," in *Proceedings of the 27th ACM Symposium on Operating Systems Principles (SOSP)*, 2019, pp. 462–477.
- [3] P. L. Lehman and S. B. Yao, "Efficient locking for concurrent operations on B-trees," ACM Transactions on Database Systems (TODS), vol. 6, no. 4, pp. 650–670, 1981.
- [4] R. Bayer and M. Schkolnick, "Concurrency of operations on B-trees," *Acta informatica*, vol. 9, no. 1, pp. 1–21, 1977.
- [5] H. T. Kung and J. T. Robinson, "On optimistic methods for concurrency control," *ACM Transactions on Database Systems (TODS)*, vol. 6, no. 2, pp. 213–226, 1981.
- [6] J. Izraelevitz et al., "Basic performance measurements of the Intel Optane DC persistent memory module," arXiv preprint arXiv:1903.05714, 2019.
- [7] J. Yang, J. Kim, M. Hoseinzadeh, J. Izraelevitz, and S. Swanson, "An empirical guide to the behavior and use of scalable persistent memory," in 18th USENIX Conference on File and Storage Technologies (FAST), 2020, pp. 169–182.
- [8] N. Cohen, D. T. Aksun, and J. R. Larus, "Object-oriented recovery for non-volatile memory," *Proceedings of the ACM on Programming Languages*, vol. 2, no. OOPSLA, pp. 1–22, 2018.
- [9] T. David, A. Dragojevic, R. Guerraoui, and I. Zablotchi, "Log-free concurrent data structures," in 2018 USENIX Annual Technical Conference (USENIX ATC), 2018, pp. 373–386.
- [10] K. Bhandari, D. R. Chakrabarti, and H.-J. Boehm, "Makalu: Fast recoverable allocation of non-volatile memory," ACM SIGPLAN Notices, vol. 51, no. 10, pp. 677–694, 2016.