# CSE 331 HW2

Burak Kocausta 1901042605

### General

#### Part 1:

Firstly, I draw the finite state machine diagram for the controller. Controller gets 2 signals which are "write" and "less32", generates 3 signals which are "add", "shr", "incr". This controller uses less32 to reach final state. write signal means, least significant bit of product is 1, so it should generate add signal. shr signal is generated when product must be shifted. incr is for incrementing the counter. With these signals only 4 state is needed. 00, 01, 10, 11. I draw the state diagram, truth table, and equations in Designs part in this homework. With these schematic I implemented the control.v module. Then I decide to do datapath.v module, again I designed the schematic firstly, 2 register is needed for the datapath. One of them is for counter, other one is for product. Datapath must use controller's signals and generate write, less32 signals. For the write signal, I only check the lsb of product, and send it as result. Wrote a simple addition for incrementing the counter, and send the 5<sup>th</sup> bit of result if it is equal to 32 or not, whole comparator is not needed. For adding multiplicand to products first 32 bit, I used 32 bit multiplexer which gets add as select signal, then choses 0 or multiplicand. It adds this multiplexers result, and adds with the product's first 32 bit. Then the result is made 64 bit with products other 32 bit. Then I don't need to write shifter, because there is only 1 bit shifting is needed, therefore I decide to make this shifting with using buses. This shifted result goes to multiplexer which has select bit as shr. Multiplexer's result can be either shifted or not. So the result is written to product register in each positive edge of clock. This result's lsb is output as write signal. This datapath's schematic is also shown in the Design part. For the mult32 module I only combine these modules. There is no additionally logic needed for mult32 module. I tested each of the module, and results are in the test part.

#### Part 2:

Initially I designed the part 2 for the homework. Every submodule is designed before ALU. Then I eliminate some of the submodules like slt, and sub. Because the adder in the ALU can handle these operations. I do this with using aluop signals, and multiplexers. To make addition to subtraction, second operand must be two's complemented. I make this with, getting not of second operand then putting it to a 2x1 multiplexer with its unchanged signal. Select bit decides it will be subtraction or not. This select with comes from aluop logic. I made an equation which is only true when subtraction is necessary. This logic with aluop signals generates 1 when subtraction is needed. After the multiplexer, result is an operand of adder. Also, adder's carry in signal is aluop logics select bit. For the set less than I used, the overflow bit of addition result, then anded it with most significant bit of the sum. Then, alu part needed a 32 bit 8x1 multiplexer. I designed 1 bit 2x1 multiplexer. Then 8 bit is designed using 1 bit, then 32 bit. After designing 32 bit 2x1 multiplexer, 4x1 is designed with 2x1 multiplexers, after that 8x1 is designed with 2x1 and 4x1 multiplexers. After doing part 1 l added the multiply operation to the ALU. Gates are shown in the ALU design part. Tests of the each submodule is also on the test part.

### Modules

full\_adder.v: 1 bit full adder

adder\_8b.v: 8 bit adder. It is designed using 1 bit full adders.

adder\_32.v: 32 bit adder. It is designed using 8 bit adders

or 32b.v: 32 bit or

and 32b.v: 32 bit and

not\_32b.v: 32 bit not

mux\_2x1.v: 1 bit mux with 1 select bit.

mux\_2x1\_8b.v: 8 bit mux with 1 select bit.

mux 2x1 32b.v: 32 bit mux with 1 select bit.

mux\_4x1\_32b.v: 32 bit mux with 2 select, It is designed using 2x1 32 bit multiplexers.

mux\_8x1\_32b.v: 32 bit mux with 3 select, designed using 2x1 and 4x1 32 bit multiplexers.

slt\_32b.v:32 bit set less than. **This is not in the ALU**, it is only used for testing slt logic that I thought. **ALU operates slt without any additional adders.** 

sub\_32b.v: **This is not in the ALU**, it is only used for testing substractor logic. **ALU** makes substraction without any additional adders.

alu32.v: 32 bit alu which can operate add, sub, mult, xor, and, or, slt, nor operations.

control.v: controller module for finite state machine.

datapath.v: datapath of multiply operation.

mult32.v: 32 bit multiplication module, output is 64 bit product. It uses datapath, and control modules.

## **Designs**

Part 1: Finite State Machine & Truth Table for Control Unit:



### Datapath:



Part 2: Multiplexer Designs:



# ALU Design:



#### **Test Benches**

#### full\_adder:

```
      /full_adder_testbench/a
      0

      /full_adder_testbench/b
      0

      /full_adder_testbench/c
      0

      /full_adder_testbench/result
      St0

      /full_adder_testbench/c_out
      St0
```

```
VSIM(paused)> step -current

# time = 0, i0 = 0, i1 = 0, cin = 0, sum = 0, carry_out = 0

# time = 30, i0 = 0, i1 = 0, cin = 1, sum = 1, carry_out = 0

# time = 60, i0 = 0, i1 = 1, cin = 0, sum = 1, carry_out = 0

# time = 90, i0 = 0, i1 = 1, cin = 1, sum = 0, carry_out = 1

# time = 120, i0 = 1, i1 = 0, cin = 0, sum = 1, carry_out = 0

# time = 150, i0 = 1, i1 = 0, cin = 1, sum = 0, carry_out = 1

# time = 180, i0 = 1, i1 = 1, cin = 0, sum = 0, carry_out = 1

# time = 210, i0 = 1, i1 = 1, cin = 1, sum = 1, carry_out = 1
```

#### adder\_8b:



```
VSIM(paused)> step -current
# time = 0
  i0 = 00001010 (decimal= 10)
  i1 = 00001111 (decimal = 15)
# cin = 1
# sum = 00011010 (decimal= 26)
# cout = 0
# time = 30
  i0 = 00000001 (decimal= 1)
i1 = 00001111 (decimal= 15)
# cin = 1
# sum = 00010001 (decimal= 17)
# cout = 0
# time = 60
# i0 = 00000001 (decimal= 1)
# i1 = 00101111 (decimal= 47)
  cin = 0
sum = 00110000 (decimal= 48)
  cout = 0
  time = 90
  i0 = 00000101 (decimal= 5)
  il = 00001001 (decimal= 9)
  cin = 0
sum = 00001110 (decimal= 14)
# cout = 0
```

adder\_32b:



```
# time = 0
i1 = 00000000000000000000000000001111 (decimal= 15)
# cin = 1
# sum = 0000000000000000000000000011010 (decimal= 26)
# cout = 0 overflow = 0
# time = 30
# il = 111111111111111111111111111111 (decimal= -1)
# cin = 1
# cout = 1 overflow = 0
# time = 60
# i0 = 000000000000000001000100001000001 (decimal= 70721)
# il = 00010000000010111110111111101111 (decimal= 269217775)
# cin = 0
# sum = 00010000000011010000010000110000 (decimal= 269288496)
# cout = 0 overflow = 0
# time = 90
# i0 = 011111111111111111111111111111 (decimal= 2147483647)
# il = 011111111111111111111111111111 (decimal= 2147483647)
# cin = 1
# sum = 1111111111111111111111111111111 (decimal= -1)
# cout = 0 overflow = 1
# time = 120
# i0 = 0000000000000000000000001110010 (decimal= 114)
# i1 = 0000000000000000000000011100101 (decimal= 229)
# cin = 0
# sum = 000000000000000000000010101111 (decimal= 343)
# cout = 0 overflow = 0
```

#### or\_32b:



#### and 32b tb:

```
VSIM(paused)> step -current
# time = 0
# time = 30
# i0 = 000001111110000011110000011100111
# il = 1000000000010000100001100001000
# time = 60
# i0 = 0000000000000010001010001000001
# result = 000000000000000100000100010001
# time = 90
# i1 = 111000000000000000011111111111111
# result = 01000000000000000001000000000000
```

#### xor\_32b\_tb:

|   | +                   | -No | 00000000 | 00000000 | 000000   | 11111111 | 11111111 | 111111   | 00000000 | 00000000 | 00000  | 01010100 | 00000000 | 000100 |
|---|---------------------|-----|----------|----------|----------|----------|----------|----------|----------|----------|--------|----------|----------|--------|
| ı | +                   | -No | 11111111 | 11111111 | 11111111 | 1111111  |          |          | 00000000 | 00000000 | 000000 | 11100000 | 00000000 | 000111 |
| ı | //xor_32b_tb/result | -No | 11111111 | 11111111 | 111111   | 00000000 | 00000000 | 00000000 | 0000000  |          |        | 10110100 | 00000000 | 000011 |
| ı |                     |     |          |          |          |          |          |          |          |          |        |          |          |        |

```
# time = 0
# time = 30
# time = 60
# time = 90
# i1 = 111000000000000000011111111111111
# result = 1011010000000000000001111111111111
```

#### nor\_32b\_tb:

|                    | -No Data- | 00000000000000                          | 000 ):  | 111111 | 11111111111 | 000000000000  | 000 | 010101 | 0000000000  |
|--------------------|-----------|-----------------------------------------|---------|--------|-------------|---------------|-----|--------|-------------|
| +                  | -No Data- | 1111111111111                           | 1111111 | 111111 | 111111      | 000000000000  | 000 | 111000 | 0000000000  |
| /nor_32b_tb/result | -No Data- | 000000000000000000000000000000000000000 | 0000000 | 000000 | 000000      | 1111111111111 | 111 | 000010 | 11111111111 |

```
# time = 0
# time = 30
# time = 60
# result = 11111111111111111111111111111111
# time = 90
# i0 = 0101010000000000001000000000000
# il = 11100000000000000001111111111111
```

#### sub 32b tb:

| <b></b> /sub_32b_tb/i0  | No | 10 |  | -30 |  | -21474836 | 48 | 70721     |   | 21474836 | 47 | 229 |  |
|-------------------------|----|----|--|-----|--|-----------|----|-----------|---|----------|----|-----|--|
|                         | No | 15 |  | -50 |  | 16        |    | 26921777  | 5 | 21474836 | 47 | 114 |  |
| <b></b> /sub_32b_tb/sum | No | -5 |  | 20  |  | 21474836  | 32 | -26914705 | 4 | 0        |    | 115 |  |
| /sub_32b_tb/cout        | No |    |  |     |  |           |    |           |   |          |    |     |  |
| /sub_32b_tb/ovflw -     | No |    |  |     |  |           |    |           |   |          |    |     |  |

```
# time = 0
# il = 00000000000000000000000000001111 (decimal= 15)
# cout = 0 overflow = 0
# time = 30
# i0 = 111111111111111111111111111100010 (decimal= -30)
# il = 1111111111111111111111111001110 (decimal= -50)
# cout = 1 overflow = 0
# time = 60
# sum = 0111111111111111111111111110000 (decimal= 2147483632)
# cout = 1 overflow = 1
# time = 90
# i0 = 00000000000000001000100010000001 (decimal= 70721)
# i1 = 00010000000010111110111111101111 (decimal= 269217775)
# sum = 11101111111110101001001001010010 (decimal= -269147054)
# cout = 0 overflow = 0
# time = 120
# i0 = 01111111111111111111111111111111 (decimal= 2147483647)
# i1 = 011111111111111111111111111111 (decimal= 2147483647)
# cout = 1 overflow = 0
# time = 150
# i0 = 0000000000000000000000011100101 (decimal= 229)
# il = 00000000000000000000000001110010 (decimal= 114)
# sum = 0000000000000000000000001110011 (decimal= 115)
# cout = 1 overflow = 0
```

slt\_32b\_tb:

| <b></b>                 | -No | 10 | )-30 | -2147483648 | 70721     | 2147483647 | (-100 |
|-------------------------|-----|----|------|-------------|-----------|------------|-------|
| <b></b> /slt_32b_tb/i1  | -No | 15 | (-50 | 16          | 269217775 | 2147483647 | X-50  |
| -/-/ /slt_32b_tb/result | -No | 1  | (0)  | 1           | (1        | 0          | \1    |

```
# time = 0
# il = 00000000000000000000000000001111 (decimal= 15)
# time = 30
# i0 = 11111111111111111111111111111100010 (decimal= -30)
# i1 = 11111111111111111111111111001110 (decimal= -50)
# time = 60
# time = 90
# i0 = 000000000000000001000100001000001 (decimal= 70721)
# il = 00010000000010111110111111101111 (decimal= 269217775)
# time = 120
# i0 = 0111111111111111111111111111111 (decimal= 2147483647)
# il = 011111111111111111111111111111 (decimal= 2147483647)
# time = 150
# i0 = 11111111111111111111111110011100 (decimal= -100)
# il = 11111111111111111111111111001110 (decimal= -50)
```

#### mux 2x1 tb:



#### mux\_2x1\_8b\_tb:



```
# time = 0, i0 = 00000000, i1 = 00000001, select = 1 --> out = 00000001
# time = 30, i0 = 00000000, i1 = 00000001, select = 0 --> out = 00000000
```

mux\_2x1\_32b\_tb:



#### mux\_4x1\_32b\_tb:

```
/mux_4x1_32b_tb/i1
/mux_4x1_32b_tb/i2
/mux_4x1_32b_tb/i3
/mux_4x1_32b_tb/s0
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/s1
/mux_4x1_32b_tb/out
```

```
# time = 0, i0 = 0, i1 = 1, i2 = 8, i3 = 16
# s0 = 0, s1 = 0 --> out = 0
#
# time = 30, i0 = 0, i1 = 1, i2 = 8, i3 = 16
# s0 = 0, s1 = 1 --> out = 1
#
# time = 60, i0 = 0, i1 = 1, i2 = 8, i3 = 16
# s0 = 1, s1 = 0 --> out = 8
#
# time = 90, i0 = 0, i1 = 1, i2 = 8, i3 = 16
# s0 = 1, s1 = 1 --> out = 16
```

#### mux\_8x1\_32b\_tb:



```
# time = 0, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 0, s1 = 0, s2 = 0 --> out = 0
\# time = 30, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
\# s0 = 0, s1 = 0, s2 = 1 --> out = 1
# time = 60, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 0, s1 = 1, s2 = 0 --> out = 8
\# time = 90, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 0, s1 = 1, s2 = 1 --> out = 16
# time = 120, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 1, s1 = 0, s2 = 0 --> out = 32
# time = 150, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 1, s1 = 0, s2 = 1 --> out = 64
# time = 180, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 1, s1 = 1, s2 = 0 --> out = 128
# time = 210, i0 = 0, i1 = 1, i2 = 8, i3 = 16, i4 = 32, i5 = 64, i6 = 128, i7 = 256
# s0 = 1, s1 = 1, s2 = 1 --> out = 256
```

#### control\_tb: (states are changing when rst is 0, and clk is 1)



```
time = 0, clk = 0 p_state = 00, n_state = 10
 rst = 1, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 2, clk = 1 p_state = 00, n_state = 10
# rst = 1, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 4, clk = 0 p_state = 00, n_state = 10
 rst = 1, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
 time = 6, clk = 1 p_state = 00, n_state = 10
 rst = 1, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 8, clk = 0 p_state = 00, n_state = 10
 rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 10, clk = 1 p_state = 10, n_state = 11
 rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 1, incr = 1
time = 12, clk = 0 p_state = 10, n_state = 11
# rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 1, incr = 1
# time = 14, clk = 1 p_state = 11, n_state = 00
 rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
 time = 16, clk = 0 p_state = 11, n_state = 00
 rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
```

```
# time = 18, clk = 1 p state = 00, n state = 10
\# rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 20, clk = 0 p_state = 00, n_state = 01
# rst = 0, wrt = 1, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 22, clk = 1 p_state = 01, n_state = 10
# rst = 0, wrt = 1, less32 = 0 --> add = 1, shr = 0, incr = 0
# time = 24, clk = 0 p_state = 01, n_state = 10
# rst = 0, wrt = 1, less32 = 0 --> add = 1, shr = 0, incr = 0
# time = 26, clk = 1 p_state = 10, n_state = 11
# rst = 0, wrt = 1, less32 = 0 --> add = 0, shr = 1, incr = 1
# time = 28, clk = 0 p_state = 10, n_state = 00
# rst = 0, wrt = 0, less32 = 1 --> add = 0, shr = 1, incr = 1
# time = 30, clk = 1 p state = 00, n state = 10
# rst = 0, wrt = 0, less32 = 1 --> add = 0, shr = 0, incr = 0
# time = 32, clk = 0 p_state = 00, n_state = 10
# rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 34, clk = 1 p_state = 10, n_state = 11
# rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 1, incr = 1
# time = 36, clk = 0 p_state = 10, n_state = 00
# rst = 0, wrt = 0, less32 = 1 --> add = 0, shr = 1, incr = 1
# time = 38, clk = 1 p_state = 00, n_state = 10
# rst = 0, wrt = 0, less32 = 1 --> add = 0, shr = 0, incr = 0
# time = 40, clk = 0 p_state = 00, n_state = 01
# rst = 0, wrt = 1, less32 = 0 --> add = 0, shr = 0, incr = 0
# time = 42, clk = 1 p_state = 01, n_state = 10
# rst = 0, wrt = 1, less32 = 0 --> add = 1, shr = 0, incr = 0
# time = 44, clk = 0 p_state = 01, n_state = 10
# rst = 0, wrt = 0, less32 = 0 --> add = 1, shr = 0, incr = 0
# time = 46, clk = 1 p state = 10, n state = 11
# rst = 0, wrt = 0, less32 = 0 --> add = 0, shr = 1, incr = 1
```

datapath\_tb: (signals, product, and result changing when rst is 0, clk is 1) it is red at first because rst is 1.



```
# time = 4, clk = 0, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000000
# shr = 0, add = 0, incr = 0
# results:
# write = 0, less32 = 1
# time = 6, clk = 1, rst = 0
count = 000000
# shr = 0, add = 0, incr = 0
# write = 0, less32 = 1
# time = 8, clk = 0, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000000
# shr = 1, add = 0, incr = 1
# results:
# write = 0, less32 = 1
# time = 10, clk = 1, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000001
# shr = 1, add = 0, incr = 1
# results:
# write = 1, less32 = 1
# time = 12, clk = 0, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000001
# shr = 0, add = 1, incr = 1
# results:
# write = 1, less32 = 1
# time = 14, clk = 1, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000010
# shr = 0, add = 1, incr = 1
# results:
# write = 1, less32 = 1
```

```
# time = 16, clk = 0, rst = 0
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 1, less32 = 1
# time = 18, clk = 1, rst = 0
# multiplier = 00000000000000000000000000001110
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 1, less32 = 1
# time = 20, clk = 0, rst = 0
# multiplier = 00000000000000000000000000001110
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 1, less32 = 1
# time = 22, clk = 1, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 1, less32 = 1
```

```
# time = 24, clk = 0, rst = 0
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 1, less32 = 1
# time = 26, clk = 1, rst = 0
# multiplier = 00000000000000000000000000001110
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 0, less32 = 1
# time = 28, clk = 0, rst = 0
# multiplier = 000000000000000000000000000001110
# count = 000010
# shr = 1, add = 0, incr = 0
# results:
# write = 0, less32 = 1
```

mult32 tb: Every step, and signals are shown.



```
# result = x
# less32 = 1, shr = 0, add = 0, write = 0
# result = 6
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 3
\# less32 = 1, shr = 0, add = 0, write = 1
# result = 3
# less32 = 1, shr = 0, add = 1, write = 1
result = 3
# less32 = 1, shr = 1, add = 0, write = 1
# result = 1
# less32 = 1, shr = 0, add = 0, write = 1
result = 1
\# less32 = 1, shr = 0, add = 1, write = 1
# result = 1
# less32 = 1, shr = 1, add = 0, write = 1
less32 = 1, shr = 0, add = 0, write = 0
result =
less32 = 1, shr = 1, add = 0, write = 0
result = 2147483648
less32 = 1, shr = 0, add = 0, write = 0
result = 2147483648
less32 = 1, shr = 1, add = 0, write = 0
result = 1073741824
less32 = 1, shr = 0, add = 0, write = 0
result = 1073741824
less32 = 1, shr = 1, add = 0, write = 0
result = 536870912
less32 = 1, shr = 0, add = 0, write = 0
```

```
result = 536870912
result = 536870912
1 = 1 = 1, shr = 1, add = 0, write = 0
result = 2415919104
less32 = 1, shr = 0, add = 0, write = 0
result = 2415919104
1 = 1 = 1, shr = 1, add = 0, write = 0
result = 1207959552
less32 = 1, shr = 0, add = 0, write = 0
result = 1207959552
| less32 = 1, shr = 1, add = 0, write = 0
result = 603979776
| less32 = 1, shr = 0, add = 0, write = 0
result = 603979776
1 = 1 = 1, shr = 1, add = 0, write = 0
result = 301989888
# less32 = 1, shr = 0, add = 0, write = 0
# result = 301989888
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 150994944
\# less32 = 1, shr = 0, add = 0, write = 0
# result = 150994944
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 75497472
# less32 = 1, shr = 0, add = 0, write = 0
# result = 75497472
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 37748736
\# less32 = 1, shr = 0, add = 0, write = 0
# result = 37748736
# less32 = 1, shr = 1, add = 0, write = 0
```

```
# result = 18874368
\# less32 = 1, shr = 0, add = 0, write = 0
# result = 18874368
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 9437184
# less32 = 1, shr = 0, add = 0, write = 0
# result = 9437184
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 4718592
# less32 = 1, shr = 0, add = 0, write = 0
result = 4718592
# less32 = 1, shr = 1, add = 0, write = 0
# result = 2359296
\# less32 = 1, shr = 0, add = 0, write = 0
# result = 2359296
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 1179648
$$ less 32 = 1, shr = 0, add = 0, write = 0
# result = 1179648
| less32 = 1, shr = 1, add = 0, write = 0
# result = 589824
$1ess32 = 1, shr = 0, add = 0, write = 0
| result = 589824
| less32 = 1, shr = 1, add = 0, write = 0
# result = 294912
$1ess32 = 1, shr = 0, add = 0, write = 0
| result = 294912
$1ess32 = 1, shr = 1, add = 0, write = 0
# result = 147456
| less32 = 1, shr = 0, add = 0, write = 0
# result = 147456
| less32 = 1, shr = 1, add = 0, write = 0
```

```
# result = 73728
\# less32 = 1, shr = 0, add = 0, write = 0
# result = 73728
\# less32 = 1, shr = 1, add = 0, write = 0
result = 36864
less32 = 1, shr = 0, add = 0, write = 0
# result = 36864
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 18432
\# less32 = 1, shr = 0, add = 0, write = 0
result = 18432
# less32 = 1, shr = 1, add = 0, write = 0
# result = 9216
# less32 = 1, shr = 0, add = 0, write = 0
# result = 9216
# less32 = 1, shr = 1, add = 0, write = 0
# result = 4608
# less32 = 1, shr = 0, add = 0, write = 0
# result = 4608
\# less32 = 1, shr = 1, add = 0, write = 0
# result = 2304
# less32 = 1, shr = 0, add = 0, write = 0
# result = 2304
# less32 = 1, shr = 1, add = 0, write = 0
result = 1152
# less32 = 1, shr = 0, add = 0, write = 0
# result = 1152
# less32 = 1, shr = 1, add = 0, write = 0
# result = 576
# less32 = 1, shr = 0, add = 0, write = 0
# result = 576
# less32 = 1, shr = 1, add = 0, write = 0
```

#### Result is found

```
1 = 1 = 1, shr = 1, add = 0, write = 0
result = 288
1 = 1 = 1, shr = 0, add = 0, write = 0
less32 = 1, shr = 1, add = 0, write = 0
result = 144
less32 = 1, shr = 0, add = 0, write = 0
result = 144
| less32 = 1, shr = 1, add = 0, write = 0
result = 72
1 = 1 = 32 = 0, 1 = 0, add = 0, write = 0
result = 72
less32 = 0, shr = 1, add = 0, write = 0
Freak in Module mult32_tb at C:/Users/burak kocausta/Desktop/cse331/homework/hw2/verilog/mult32_tb.v line 15
mult32 tb2: (only results here)
# result = 6650
\# less32 = 0, shr = 0, add = 0, write = 0
# result = 46341
# less32 = 0, shr = 0, add = 1, write = 1
# result = 2220
\# less32 = 0, shr = 0, add = 0, write = 0
alu32 tb1:
# time = 0
# ALUOP = 000 (decimal= 0)
# time = 30
# ALUOP = 001 (decimal= 1)
```

```
time = 320
# ALUOP = 010 (decimal= 2)
| result = 000000000000000000000001100000 (decimal = 96)
time = 324
# ALUOP = 011 (decimal= 3)
i a = 00000000000000000000000000001100 (decimal= 12)
time = 354
# ALUOP = 100 (decimal= 4)
time = 384
* ALUOP = 101 (decimal= 5)
i a = 00000000000000000000000000001100 (decimal= 12)
| result = 0000000000000000000000000001100 (decimal = 12)
# time = 414
# ALUOP = 110 (decimal= 6)
# time = 444
# ALUOP = 111 (decimal= 7)
# result = 11111111111111111111111111110011 (decimal = -13)
```

alu32\_tb2: (multiply is not tested here because test is for signed numbers)

```
# ALUOP = 000 (decimal= 0)
# a = 1111111111111111111111111111101100 (decimal= -20)
# b = 1111111111111111111111111111111100111 (decimal= -25)
 result = 1111111111111111111111111111010011 (decimal = -45)
 ALUOP = 001 (decimal= 1)
# a = 1111111111111111111111111101100 (decimal= -20)
# b = 111111111111111111111111111100111 (decimal= -25)
ALUOP = 011 (decimal= 3)
a = 11111111111111111111111111111101100 (decimal= -20)
b = 111111111111111111111111111111100111 (decimal= -25)
 result = 0000000000000000000000000001011 (decimal = 11)
 time = 90
 ALUOP = 100 (decimal= 4)
 result = 111111111111111111111111111100100 (decimal = -28)
 time = 120
# ALUOP = 101 (decimal= 5)
result = 1111111111111111111111111111111111 (decimal = -17)
```

```
# time = 150
# ALUOP = 110 (decimal= 6)
# a = 1111111111111111111111111111101100 (decimal= -20)
# b = 111111111111111111111111111100111 (decimal= -25)
# time = 180
# ALUOP = 111 (decimal= 7)
# a = 111111111111111111111111111101100 (decimal= -20)
# b = 11111111111111111111111111100111 (decimal= -25)
/alu32_tb2/a
                -20
                -25
                       001
                                      100
                                                    110
                000
                               011
                                             101
                                                           111
                 -45
                       )5
                               11
                                      -28
                                             -17
                                                    0
                                                            16
```