## M.P.D & Radhe Radhe CIE-1

- · Features of 8085 MP
- e " 8086 "
- Architecture of 8085 put 1. 8086 MP
- Assembler Directive of 8085 up
- Addressing modes of 8087 MP
- · Instruction Let of 8085 MP

Ques 1. Features of 8085 MP. 3-> ent 1 Here as some key features of 8085.

- · Architecture: A follows the Von neumann anchiteture, where trogram and data are stored in the same memory.
- · Word length : It is an 8-bit paprocessor. It can store process data in 8-bit churches at a time.
- · Registers: There are several enegister in 8085. encluding Accumulator (A), creneral purpose negisters (B,C,D,E,H,L), stack pointer (SP). and PC (program counter).
  - · Pristruction set : It consist of around 74 unstruction. Pristruction like Arithmetic logical, data transfer and control.

- · Clock speed & 8085 up typically sperates at a clock speed of 3MHz, although different voisions and umplementations may have different clock.

  Appel or frequencies.
  - e Storage / memory : It can advers upto 64KB of memory through uts 16 bit address bus.

    The memory can be both wead from and written to.
  - of Interrupts: " It supports fine hardware interrupts, which can be enabled to disabled as needed.

## \* FEATURES OF 8086 MP 8->

- · Pt is a 16-bit MP, which means it can processes data and address 16-bit chunts.
- · Ot has 16 bit data kus that allows it to mansfer (6 bits of data at a time.
- The 8086 mp has a 20 bit address bus allowing it to address up to 2 20 unique
- nonory locanor.

  Due to its 20 bit address bus, the 8086

  can theoretically address up to 1 mb. I memorp
  - . It was set of the negister, including general purpose negister (AX, BX, CX, DX),

segment register (BS, DS, SS, ES) and pointer under segment (SI, DI, BP, SP).

- · The original speed manging from 5MHz to 10MHz
- · It has PIC (priority unterrupt controller) which can handle multiple unterrupts simultaneously.
- · Addressing Modes of 8086 Mg.
- 1. Register address : The operand is placed in one of the 16 bit or 8-bit general purpose register ex: ) Mov Ax, BX

ADD AL, BL ADD CX, DX.

Immediate Addressing. The operand is specified 2. Immediare in instruction åtset

ens-9 MOV AL, 35H MON EOSOD], 3598H.

3. Direct Addressing: The address of the operand explicitly in the instruction.

Ex: > MOV AX, [SI], loads the content of the memory location pointed to by the 'SI' negister

Register Indirect Addressing 67 The instruction specifies a negister which contrains the address of the operand.

Implicit / Implied :> CMA, RAR, RAL, etc.

- Ex: -> MOV AX, [BX] doads the content of the memory docation pointed to by the 'BX' register into the 'AX' register.
- 5. Base register Addressing: The address is calculated by adding an offset to the content of an index. negister.

Ex: ) MOV AX, [BX + SI], access the memory docation at the address 'BX + SI'.

Effective Address (offset) =) [BX + 8-bit or 16-bit displacement]

. MOV AL, [BX + 05] 7 8 bit

MOV AL, [BX + 0105H] > 16-bit.

- The offset of an operand is the sum of the content of an Operand is the sum of the content of an Operand is placement, and b-bit or 16-bit aliaplacement, and b-bit or 16-bit aliaplacement.

  Effective address (offset) = [SI or DI + B-bit or 16 bit displacement].
- 8. Based Indexed Addressing.
  The Offset of operand is the sum of the content
  The Offset of operand is the sum of the content
  of base negister BX or BP and cen index register
  of or DI.

Effective Address (Affset): [BX or BP] + [SI or DI].

9. Base Inderved with Displacement: In this mode of addressing, the operand is offset is given by. effective address :) BX + SI or DI + 8-bit or 16-bil-displace Ex: ) MOV AX, [BX.+SI+05], 8 bit dop!

MOV AX, [BX+SI+0105H], 16-bit disp.

· Assembler Directives & 80854P

1. DB : Define Byte It is used for allocating and initializing single or multiple data types. bytes AREA DB 30H, 52H, 35H.

a. DW: Define Word. It is used for unitalizing single or multiple data words. (16-bits).

MARK DW 1020H, 4216H.

3. END: End of program It is used at the time of program terminali-

4. EQU: Equate It is used to Assign any numerical value or constant to the variable

DONE EQU IDH.

Variable name 'DONE' has value 1.011.

- · MACRO: represents beginning. Shows the beginning of macro along with defining and parameters.
- · ENDM: End of macuo. Indicates the termination of macro.

The directive is used at the lime of assigning straiting address for module or segment.

ORG. 1050H.

By this instruction, the assembler gets to know that the statements following this instruction must be stored un the memory location beg enning with address 1050H.

- . 8085 Instruction Set :-7
  - · The ravious techniques to specify data for instruct
  - 1. 8-bit or 16-bit data may be directly given in the instruction itself.
  - 2. The address of the memory location, I/O port or I/O device, where data resides, may be given in the instruction isself.
  - 3. In some instructions, only one negister is specified The content of the specified negister is one of the operands
  - 4. Some instructions specify two regulary. The contents of the registers are the required data.
  - 5. In some instructions, data is implied. The most unstructions of this type ofperate on the content of the accumulator.

Due to different ways of specifying data for instruction the machine codes of all unstructions are not of the same length. It may 1-byte, 2 byte and 3-byte instruction.

· Data transfey Group : 7

Mov 7, 72; MVI r, data LDA addr. LHLD addr M, r M, data STA addr' SHLD addr M, r ADD M ; ADC M ; SUB M ; SBB M ; INR M ;
ADD data ADC data SUI data SBI data DCR M

· Logic Group : ->

ANAM, XRAM, ORAM, CMPM
ANAM, XRAM, ORAM, CMPM
ANIdata XRIdata ORIdata CMI data

RLC CMA

RRC; CMC;

RAL STC

RAR

· Branch Group :->

JMP addr CALL addr RET.

Jeondition addr Reondition

Jeondition addr y (ccc)

j(ccc)

j(ccc)

· Stack I/O & Machine control group :->

PUSHTP PUSHPSW SPHL IN POT EI HLT;
POP TO POP PSW 'XTHL' OUTPOST'DI NOP

RIM;



Mask Set Enable

| C | C     | 0                                       |
|---|-------|-----------------------------------------|
| 0 | 0     | 0                                       |
| 0 | 0     | 1                                       |
| O | 1     | 0                                       |
| 0 | 1     | 1                                       |
| 1 | 0     | 0                                       |
| 1 | 0     | 4                                       |
| 1 | 1     | 0                                       |
| 1 | 1     | 1                                       |
|   | 0 0 0 | 000000000000000000000000000000000000000 |