# Measuring Memory Access Efficiency in Nsight Compute

Carl Pearson
github.com/cwpearson/nvidia-performance-tools
coalescing

## Volta (GV100) Architecture

- Compute Capability 7.0
- Global memory is cached in L1<sup>[4]</sup> and L2<sup>[2]</sup>
- L1 is coalescing buffer<sup>[1]</sup>
- Cache line is aligned 128B<sup>[3]</sup>
- L1 accesses are 128B, L2 are 32B<sup>[3]</sup>
- Warp memory requests are split into independent 128B requests<sup>[3]</sup>

<sup>[2]</sup> CUDA Programming Guide, H.4 Compute Capability 5.x

<sup>[3]</sup> CUDA Programming Guide, H.3 Compute Capability 3.x



Id.global.f32 addresses

Aligned 128B coalescing buffer

Aligned 32B L2 responds requests to L1 to requests



Id.global.f32 addresses

Aligned 128B coalescing buffer

Aligned 32B L2 responds requests to L1 to requests

# Setup (Coalesced)



10,000 = 10K offsets and elements (p).

## Setup (Coalesced)



10,000 = 10K offsets and elements (p).

#### Source & PTX

```
int idx = off[i];
                                ld.global.u32 %r9 [%rd10]
float f = p[idx];
                                ld.global.f32 %f1 [%rd12]
f += 1;
                                add.f32 %f2, %f1, 0f3F800000
p[idx] = f:
                                std.global.f32 [%rd12] %f2
int idx = off[i];
                                ld.global.u32 %r9 [%rd10]
double f = p[idx];
                                ld.global.f64 %fd1 [%rd12]
f += 1:
                                add.f64 %fd2, %fd1, 0f3FF00000000000000
p[idx] = f;
                                std.global.f64 [%rd12] %fd2
```

# Coalesced: (Titan V, GV100, CC7.0)

| Source                        | PTX                           | Instrs.<br>Executed | Predicated-On<br>Thread Instrs.<br>Executed | Mem Access<br>Size | Mem L2<br>Transactions<br>Global | Mem L1<br>Transactions<br>Global |
|-------------------------------|-------------------------------|---------------------|---------------------------------------------|--------------------|----------------------------------|----------------------------------|
| <pre>float f = p[idx];</pre>  | ld.global.f32<br>%f1 [%rd12]  | 313                 | 10,000                                      | 32                 | 1250                             | 313                              |
| <pre>double f = p[idx];</pre> | ld.global.f64<br>%fd1 [%rd12] | 313                 | 10,000                                      | 64                 | 2500                             | 625                              |

10K instructions / (32 threads / warp) = 312.5 warps = 313 load instructions (312 full, 1 partial)

Each float load: 32 consecutive, aligned 4B regions

- = 1 128B L1 request -> 313 \* 1 = 313 L1 transactions
- = 4 32B L2 request -> (312 \* 4) + (1 \* 2) = 1250 L2 transactions

Each double load: 32 consecutive, aligned 8B regions

- = 2 128B L1 request
- = 8 32B L2 request

10K doubles = 80KB contiguous region

= 80KB / 128B = 625 128B L1 transactions = 2500 32B L2 transactions

## Uncoalesced: (Titan V, GV100, CC7.0)

| Source                        | PTX                           | Instrs.<br>Executed | Predicated-On<br>Thread Instrs.<br>Executed | Mem Access<br>Size | Mem L2<br>Transactions<br>Global | Mem L1<br>Transactions<br>Global |
|-------------------------------|-------------------------------|---------------------|---------------------------------------------|--------------------|----------------------------------|----------------------------------|
| <pre>float f = p[idx];</pre>  | ld.global.f32<br>%f1 [%rd12]  | 313                 | 10,000                                      | 32                 | 9895                             | 9566                             |
| <pre>double f = p[idx];</pre> | ld.global.f64<br>%fd1 [%rd12] | 313                 | 10,000                                      | 64                 | 9947                             | 9740                             |

Each float load: 32 random 4B regions

- = 32 128B L1 request -> 313 \* 32 = ~10K L1 transactions (some will randomly coalesce)
- = 32 32B L2 request -> 313 \* 31 = ~10K L2 transactions

Each double load: 32 random 8B regions

- = 32 128B L1 request -> 313 \* 32 = ~10K L1 transactions (some will randomly coalesce)
- = 32 32B L2 request -> 313 \* 31 = ~10K L2 transactions

# Summary: Computing Memory Access Efficiency

Ideal L1 transactions per instruction

$$T_i = E * (S/8) / 128$$

E: (Predicated-On Thread Instructions Executed)

S: Memory Access Size (bits)

128: L1 transaction size (bytes)

T<sub>e</sub> = Actual L1 transactions: measured by nsight

Efficiency: T<sub>i</sub> / T<sub>e</sub>

### How to Reduce Efficiency

Unaligned:

2 requests:

128-255

256-383

Non-sequential:

3 requests:

0-127

128-255

256-383



