# Lecture 6 CUDA Programming 1

张奇

复旦大学

#### General Ideas

- Objectives
  - Learn CUDA
  - Recognize CUDA friendly algorithms and practices
- ▶ Requirements
  - C/C++

# Outline of CUDA Programming

#### Week 1

- GPU hardware
- Introduction CUDA

#### Week 2

- CUDA Memory
- Efficient Shared Memory Use

#### Week 3

- CUDA Performance Tune
- CUDA Optimization Example

#### Outline

- Understanding the need of multicore architectures
- Overview of the GPU hardware
- ▶ Introduction to CUDA
  - Main features
  - Thread hierarchy
  - Simple example
  - Concepts behind a CUDA friendly code

#### Moore's Law

▶ Transistor count of integrated circuits doubles every two years

Microprocessor Transistor Counts 1971-2011 & Moore's Law



- ▶ We have more and more transistors, then?
- → How can we get more performance?
  - Increase processor speed
    - ▶ Have gone from MHz to GHz in the last 30 years
    - ▶ Power scales as frequency³!
    - Memory needs to catch up
  - Parallel executing
    - Concurrency, multithreading

- We have more and more transistors, then?
- ▶ How can we get more performance?
  - Increase processor speed
    - ▶ Have gone From MHz to GHz in the last 30 years
    - ▶ Power scales as frequency<sup>3</sup>!
    - Memory needs to catch up
  - Parallel executing
    - Concurrency, multithreading

- ► W<sub>e</sub> have more and more transistors, then?
- ▶ How can we get more performance?
  - Increase processor speed
    - ▶ Have gone from MHz to GHz in the last 30 years
    - ▶ Power scales as frequency!
    - ► Memory needs to catch up
  - Parallel executing
    - Concurrency, multithreading



#### Moore's Law

- ▶ Serial performance scaling reached its peak
- ▶ Processors are not getting faster, but wider
- ► Challenge: parallel thinking



• GPU is a hardware specially designed for highly parallel applications (graphics)



▶ Fast processing must come with high bandwidth!



- Graphics market is hungry for better and faster rendering
- Development is pushed by this HUGE industry
  - High QUALITY product
  - Cheap!
- Proven to be a real alternative for scientific applications

| Rank | Site                                                                        | Computer/Year<br>Vendor                                                                                   | Cores  | R <sub>max</sub> | R <sub>peak</sub> | Power   |
|------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------|------------------|-------------------|---------|
| 1    | RIKEN Advanced<br>Institute for<br>Computational<br>Science (AICS)<br>Japan | K computer, SPARC64<br>VIIIfx 2.0GHz, Tofu<br>interconnect / 2011<br>Fujitsu                              | 548352 | 8162.00          | 8773.63           | 9898.56 |
| 2    | National<br>Supercomputing<br>Center in Tianjin<br>China                    | Tianhe-1A - NUDT TH<br>MPP, X5670 2.93Ghz<br>6C, NVIDIA GPU, FT-<br>1000 8C / 2010<br>NUDT                | 186368 | 2566.00          | 4701.00           | 4040.00 |
| 3    | DOE/SC/Oak Ridge<br>National Laboratory<br>United States                    | Jaguar - Cray XT5-HE<br>Opteron 6-core 2.6 GHz /<br>2009<br>Cray Inc.                                     | 224162 | 1759.00          | 2331.00           | 6950.60 |
| 4    | National<br>Supercomputing<br>Centre in Shenzhen<br>(NSCS)<br>China         | Nebulae - Dawning<br>TC3600 Blade, Intel<br>X5650, NVidia Tesla<br>C2050 GPU / 2010<br>Dawning            | 120640 | 1271.00          | 2984.30           | 2580.00 |
| 5    | GSIC Center, Tokyo<br>Institute of Technology<br>Japan                      | TSUBAME 2.0 - HP<br>ProLiant SL390s G7<br>Xeon 6C X5670, Nvidia<br>GPU, Linux/Windows /<br>2010<br>NEC/HP | 73278  | 1192.00          | 2287.63           | 1398.61 |
| 6    | DOE/NNSA/LANL/SNL<br>United States                                          | Cielo - Cray XE6 8-core<br>2.4 GHz / 2011<br>Cray Inc.                                                    | 142272 | 1110.00          | 1365.81           | 3980.00 |

Top 500 list. June 2011



Typical Core 2 series layout.

▶ CPU vs GPU



GPU devotes more transistors to data processing

# GPU chip





▶ A glance at the GeForce 8800





SM

17

- The GPU core is the stream processor
- Stream processors are grouped in Stream Multiprocessors
  - SM is basically a SIMD processor (Single Instruction Multiple Data)



- Core ideas
  - GPUs consist of many "simple" cores
    - Designed for many simpler tasks: high throughput
    - Fewer control units: latency



Maximize throughput of all threads



Minimize latency of a thread

# Parallel thinking

- Latency? Throughput?
  - Latency: time to complete a task **Execution time**
  - Throughput: number of tasks in a fixed time Bandwidth
- Decisions!?!
  - Depends on the problem



"If you were plowing a field, which would you rather use: two strong oxen or 1024 chicken?"

Seymour Cray

## Parallel thinking

- ▶ 1024 chicken? We better have a strategy!
  - Rethink our algorithms to be more parallel friendly
  - Massively parallel:
    - Data parallelism
    - Load balancing
    - ▶ Regular computations
    - Data access
    - ▶ Avoid conflicts
    - and so on...

# Computer Unified Device Architecture (CUDA)

- Parallel computer architecture developed by NVIDIA
- General purpose programming model
- Specially designed for General Purpose GPU computing:
  - Offers a compute designed API
  - Explicit GPU memory managing





#### **CUDA** enabled GPUs

- ▶ What is the difference between GPUs
  - CUDA enabled GPUs
  - GPUs classified according to compute capability

|                                      | Compute<br>Capability | Number of<br>Multiprocessors | Number of<br>CUDA Cores |  |
|--------------------------------------|-----------------------|------------------------------|-------------------------|--|
| GeForce GTX 560 Ti                   | 2.1                   | 8                            | 384                     |  |
| GeForce GTX 460                      | 2.1                   | 7                            | 336                     |  |
| GeForce GTX 470M                     | 2.1                   | 6                            | 288                     |  |
| GeForce GTS 450, GTX 460M            | 2.1                   | 4                            | 192                     |  |
| GeForce GT 445M                      | 2.1                   | 3                            | 144                     |  |
| GeForce GT 435M, GT 425M,<br>GT 420M | 2.1                   | 2                            | 96                      |  |
| GeForce GT 415M                      | 2.1                   | 1                            | 48                      |  |
| GeForce GTX 580                      | 2.0                   | 16                           | 512                     |  |
| GeForce GTX 570, GTX 480             | 2.0                   | 15                           | 480                     |  |
| GeForce GTX 470                      | 2.0                   | 14                           | 448                     |  |
| GeForce GTX 465, GTX 480M            | 2.0                   | 11                           | 352                     |  |
| GeForce GTX 295                      | 1.3                   | 2x30                         | 2x240                   |  |
| GeForce GTX 285, GTX 280,<br>GTX 275 | 1.3                   | 30                           | 240                     |  |

|                                                          | Compute Capability |     |      |      |      |  |
|----------------------------------------------------------|--------------------|-----|------|------|------|--|
| Technical Specifications                                 | 1.0                | 1.1 | 1.2  | 1.3  | 2.x  |  |
| Maximum x- or y-dimension of a block                     | 512                |     | 1024 |      |      |  |
| Maximum z-dimension of a block                           | 64                 |     |      |      |      |  |
| Maximum number of threads per<br>block                   | 512                |     |      | 1024 |      |  |
| Warp size                                                | 32                 |     |      |      |      |  |
| Maximum number of resident blocks<br>per multiprocessor  | 8                  |     |      |      |      |  |
| Maximum number of resident warps<br>per multiprocessor   | 2                  | 4   | 32   |      | 48   |  |
| Maximum number of resident threads<br>per multiprocessor | 768 1024           |     |      | )24  | 1536 |  |
| Number of 32-bit registers per<br>multiprocessor         | 8 K 16 K           |     |      | 32 K |      |  |

CUDA Programming Guide Appendix A

CUDA Programming Guide Appendix F

#### **CUDA - Main features**

- C/C++ with extensions
- Heterogeneous programming model:
  - Operates in CPU (host) and GPU (device)





- ► In CUDA, a kernel is executed by many threads
  - A thread is a sequence of executions
  - Multi-thread: many threads will be running at the same time

```
__global__ void vec_add (float *A, float *B, float *C, int N){
    int i = threadIdx.x + blockDim.x*blockIdx.x;

    if (i>=N) {return;}
    C[i] = A[i] + B[i];
}

void vec_add (float *A, float *B, float *C, int N){
    for (int i=0; i<N; i++)
        C[i] = A[i] + B[i];
}</pre>
```

- Threads are grouped into thread blocks
  - Programming abstraction
  - All threads within a thread block run in the same SM
  - Threads of the same block can communicate
- Thread blocks conform a grid





- CUDA virtualizes the physical hardware
  - Thread is a virtualized scalar processor
  - Thread blocks is a virtualized multiprocessors
- Thread blocks need to be independent
  - They run to completion
  - No idea in which order they run

- Provides automatic scalability across GPUs
  - Thread hierarchy
  - Shared memories
  - Barrier synchronization



- Threads have a unique combination of block ID and thread ID
  - We can operate in different parts of the data
  - SIMT: Single Instruction
     Multiple Threads
  - Threads: 1D, 2D or 3D
  - Blocks: 1D or 2D



# **CUDA Programming Basics**

# **C** Extension

- New syntax and built-in variables
- New restrictions
  - No recursion in device code
  - No function pointers in device code
- API/Libraries
  - CUDA Runtime (Host and Device)
  - Device Memory Handling (cudaMalloc,...)
  - Built-in Math Functions (sin, sqrt, mod, ...)
  - Atomic operations (for concurrency)
  - Data types (2D textures, dim2, dim3, ...)

# New Syntax

- <<<< ... >>>
- \_\_host\_\_\_, \_\_global\_\_\_, \_\_device\_\_\_
- \_\_constant\_\_\_, \_\_shared\_\_\_, \_\_device\_\_\_
- \_\_syncthreads()

# **Built-in Variables**

- dim3 gridDim;
  - Dimensions of the grid in blocks(gridDim.z unused)
- dim3 blockDim;
  - Dimensions of the block in threads
- dim3 blockIdx;
  - Block index within the grid
- dim3 threadIdx;
  - Thread index within the block

dim3 (Based on uint3)
struct dim3{int x,y,z;}
Used to specify dimensions
Default value (1,1,1)

# **Function Qualifiers**

- \_\_global\_\_\_: called from the host (CPU) code, and run on GPU
  - cannot be called from device (GPU) code
  - must return void
- \_\_device\_\_\_: called from other GPU functions, and run on GPU
  - cannot be called from host (CPU) code
- host\_\_\_: called from host, and run on CPU,
- \_\_host\_\_ and \_\_device\_\_:
  - Sample use: overloading operators
  - Compiler will generate both CPU and GPU code

# Variable Qualifiers (GPU code)

- <u>device</u>: stored in global memory (not cached, high latency)
  - accessible by all threads
  - lifetime: application
- \_\_constant\_\_: stored in global memory (cached)
  - read-only for threads, written by host
  - Lifetime: application
- shared\_: stored in shared memory (like registers)
  - accessible by all threads in the same threadblock
  - lifetime: block lifetime
- Unqualified variables: stored in local memory
  - scalars and built-in vector types are stored in registers
  - arrays are stored in device memory

## **EXECUTING CODES ON GPU**

# \_\_global\_\_

```
_global__ void minimal( int* d_a)
*d_a = 13;
 _global__ void assign( int* d_a, int value)
int idx = blockDim.x * blockIdx.x + threadIdx.x;
d_a[idx] = value;
```

# Launching kernels

Modified C function call syntax:

```
kernel<<<dim3 grid, dim3 block >>>(...)
```

- Execution Configuration ("<<< >>>"):
- grid dimensions: x and y
- thread-block dimensions: x, y, and z

## EX: VecAdd

 Add two vectors, A and B, of dimension N, and put result to vector C

```
// Kernel definition
__global__ void VecAdd( float * A, float * B, float * C)
{
    int i = threadIdx .x;
    C[i] = A[i] + B[i];
}
int main()
{...
    // Kernel invocation
    VecAdd <<< 1, N >>> (A, B, C);
}
```

## EX: MatAdd

 Add two matrices, A and B, of dimension N, and put result to matrix C

```
// Kernel definition
__global___ void MatAdd( float A[N][N], float B[N][N], float C[N][N]){
    int i = threadIdx .x;
    int j = threadIdx .y;
    C[i][j] = A[i][j] + B[i][j];
}
int main(){
    ...
    // Kernel invocation
    dim3 dimBlock(N, N);
    MatAdd <<< 1, dimBlock >>> (A, B, C);
}
```

# Executing Code on the GPU

- Kernels are C functions with some restrictions
  - Can only access GPU memory
  - Must have void return type
  - No variable number of arguments (" varargs ")
  - Not recursive
  - No static variables
- Function arguments automatically copied from CPU to GPU memory

# Compiling a CUDA Program



# Compiled files



### **CUDA - Program execution**



```
__global__ void vec_add (float *A, float *B, float *C, int N)
       // Using 1D threadID and block ID
       int i = threadIdx.x + blockDim.x*blockIdx.x;
       if (i>=N) {return;}
       C[i] = A[i] + B[i];
int main()
          // Launch kernel with N/256 blocks of 256 threads
         int blocks = int(N-0.5)/256 + 1;
         vec add<<<blocks, 256>>> (A d, B d, C d, N);
```

```
global void vec add (float *A, float *B, float *C, int N)
       // Using 1D threadID and block ID
                                                      Thread indexing
       int i = threadIdx.x + blockDim.x*blockIdx.x;
       if (i>=N) {return;}
       C[i] = A[i] + B[i];
int main()
          // Launch kernel with N/256 blocks of 256 threads
         int blocks = int(N-0.5)/256 + 1;
         vec_add<<<blocks, 256>>> (A_d, B_d, C_d, N);
```

#### CUDA - VECTOR add example

```
__global__ void vec_add (float *A, float *B, float *C, int N)
       // Using 1D threadID and block ID
       int i = threadIdx.x + blockDim.x*blockIdx.x;
       if (i>=N) {return;}
                                Perform operation
       C[i] = A[i] + B[i];
int main()
          // Launch kernel with N/256 blocks of 256 threads
         int blocks = int(N-0.5)/256 + 1;
         vec add<<<blocks, 256>>> (A d, B d, C d, N);
```

```
int N = 200;
// Allocate and initialize host CPU
float *A h = new float[N];
float *B h = new float[N];
float *C_h = new float[N];
for(int i=0; i<N; i++)
      A h[i] = 1.3f;
       B h[i] = 2.0f;
}
// Allocate memory on the GPU
float *A d, *B d, *C d;
cudaMalloc( (void**) &A d, N*sizeof(float));
cudaMalloc( (void**) &B_d, N*sizeof(float));
cudaMalloc( (void**) &C d, N*sizeof(float));
// Copy host memory to device
cudaMemcpy(A d, A h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpv(B d, B h, N*sizeof(float), cudaMemcpvHostToDevice);
```

int N = 200;

```
// Allocate and initialize host CPU
float *A_h = new float[N];
float *B_h = new float[N];
float *C_h = new float[N];

for(int i=0; i<N; i++)
{        A_h[i] = 1.3f;
        B_h[i] = 2.0f;
}</pre>
```

#### **CPU** allocation

```
// Allocate memory on the GPU
float *A_d, *B_d, *C_d;

cudaMalloc( (void**) &A_d, N*sizeof(float));
cudaMalloc( (void**) &B_d, N*sizeof(float));
cudaMalloc( (void**) &C_d, N*sizeof(float));

// Copy host memory to device
cudaMemcpy(A_d, A_h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B_d, B_h, N*sizeof(float), cudaMemcpyHostToDevice);
```

```
int N = 200;

// Allocate and initialize host CPU
float *A_h = new float[N];
float *B_h = new float[N];
float *C_h = new float[N];

for(int i=0; i<N; i++)
{        A_h[i] = 1.3f;
        B_h[i] = 2.0f;
}

// Allocate memory on the GPU</pre>
```

```
// Allocate memory on the GPU
float *A_d, *B_d, *C_d;

cudaMalloc( (void**) &A_d, N*sizeof(float));
cudaMalloc( (void**) &B_d, N*sizeof(float));
cudaMalloc( (void**) &C_d, N*sizeof(float));
```

**GPU** allocation

```
// Copy host memory to device
cudaMemcpy(A_d, A_h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B_d, B_h, N*sizeof(float), cudaMemcpyHostToDevice);
```

```
int N = 200;
// Allocate and initialize host CPU
float *A h = new float[N];
float *B_h = new float[N];
float *C h = new float[N];
for(int i=0; i<N; i++)
  A h[i] = 1.3f;
       B_h[i] = 2.0f;
// Allocate memory on the GPU
float *A d, *B d, *C d;
cudaMalloc( (void**) &A d, N*sizeof(float));
cudaMalloc( (void**) &B_d, N*sizeof(float));
                                               Copy to device
cudaMalloc( (void**) &C d, N*sizeof(float));
// Copy host memory to device
cudaMemcpy(A_d, A_h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B d, B h, N*sizeof(float), cudaMemcpyHostToDevice);
```

```
// Copy host memory to device
cudaMemcpy(A d, A h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B_d, B_h, N*sizeof(float), cudaMemcpyHostToDevice);
// Run grid of N/256 blocks of 256 threads each
int blocks = int(N-0.5)/256 + 1;
vec add<<<blooks, 256>>> (A d, B d, C d, N);
// Copy back from device to host
cudaMemcpy(C_h, C_d, N*sizeof(float), cudaMemcpyDeviceToHost);
// Free device
cudaFree(A d);
cudaFree(B d);
cudaFree(C d);
```

#### Copy to device

```
// Copy host memory to device
cudaMemcpy(A d, A h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B_d, B_h, N*sizeof(float), cudaMemcpyHostToDevice);
// Run grid of N/256 blocks of 256 threads each
int blocks = int(N-0.5)/256 + 1;
vec add<<<blooks, 256>>> (A d, B d, C d, N);
// Copy back from device to host
cudaMemcpy(C_h, C_d, N*sizeof(float), cudaMemcpyDeviceToHost);
// Free device
cudaFree(A d);
cudaFree(B_d);
cudaFree(C d);
```

```
// Copy host memory to device
cudaMemcpy(A_d, A_h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B d, B h, N*sizeof(float), cudaMemcpyHostToDevice);
// Run grid of N/256 blocks of 256 threads each
int blocks = int(N-0.5)/256 + 1;
vec add<<<blocks, 256>>> (A d, B d, C d, N);
                                                Launcn kerr
// Copy back from device to host
cudaMemcpy(C h, C d, N*sizeof(float), cudaMemcpyDeviceToHost);
// Free device
cudaFree(A d);
cudaFree(B d);
cudaFree(C d);
```

```
// Copy host memory to device
cudaMemcpy(A_d, A_h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B d, B h, N*sizeof(float), cudaMemcpyHostToDevice);
// Run grid of N/256 blocks of 256 threads each
int blocks = int(N-0.5)/256 + 1;
vec add<<<blooks, 256>>> (A d, B d, C d, N);
// Copy back from device to host
cudaMemcpy(C_h, C_d, N*sizeof(float), cudaMemcpyDeviceToHost);
                                             Copy back to host
// Free device
cudaFree(A d);
cudaFree(B d);
cudaFree(C d);
```

```
// Copy host memory to device
cudaMemcpy(A d, A h, N*sizeof(float), cudaMemcpyHostToDevice);
cudaMemcpy(B_d, B_h, N*sizeof(float), cudaMemcpyHostToDevice);
// Run grid of N/256 blocks of 256 threads each
int blocks = int(N-0.5)/256 + 1;
vec add<<<blooks, 256>>> (A d, B d, C d, N);
// Copy back from device to host
cudaMemcpy(C h, C d, N*sizeof(float), cudaMemcpyDeviceToHost);
// Free device
cudaFree(A d);
cudaFree(B_d);
cudaFree(C d);
```

```
global void vec add (float *A, float *B, float *C, int N)
     // Using 1D threadID and block ID
     int i = threadIdx.x + blockDim.x*blockIdx.x;
     if (i>=N) {return;}
     C[i] = A[i] + B[i];
                      Thread i ! Thread i+1
Thread 0
                                                             Thread N-1
  Fetch
                        Fetch
                                    Fetch
                                                                Fetch
                       A[i], B[i] \mid A[i+1], B[i+1]'
                                                            ¦A[N-1], B[N-1]
A[0], B[0];
Operate
                                                               Operate
                      Operate :
                                   Operate
                      Write C[i] i Write C[i+1] i
Write C[0]i
                                                             Write C[N-1]
                                                                           35
```

- ▶ Keep executions simple
  - Leave tough things to the CPU
- Performance:
  - Load balance
  - Data parallelism
  - Avoid conflicts
  - Keep the GPU busy!
- ▶ How fast can we go?



- Load balance
  - All threads should do the same amount of work
- Data Parallelism (Massive)
  - Arrange your algorithm so is data parallel friendly
  - Look for regularity
- Avoid conflicts
  - Data access conflicts will serialize your applications or give you wrong answers!





- Keep the GPU busy!
  - High peak compute throughput compared to bandwidth
  - Fermi:
    - ► 1TFLOP peak throughput, 144 GB/s peak off chip memory access (36 Gfloats per second)
    - ► 4\*1TFLOP = 4000GB/s for peak throughput!
    - ► 1000/36 ≈ 28 operations per fetched value
  - Need to hide latency!

- ▶ How fast can we go?
  - Keep Amdahl's law in mind
  - Know how much parallelization can be done in your application
  - Measure independent parts of your algorithm before going to the GPU

speedup = 
$$\frac{1}{(1-P) + \frac{P}{S}}$$



P: parallel portion

S: sequential portion

#### **CUDA** - Applications



© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2009! ECE 498AL Spring 2010, University of Illinois, Urbana-Champaign!

- ▶ Ultrasound imaging
- Molecular dynamics
- Seismic migration
- Astrophysics simulations
- Graphics

**)** ...

## Reference

 http://www.bu.edu/pasi/materials/post-pasitraining/

- http://cudabbs.it168.com/
- http://www.cudachina.net/zone\_tech.html
- http://www.nvidia.cn
- NVIDIA, nVidia CUDA Programming Guide