# Hardware Security Project

Boyou Zhou\*

\*Boston Univeristy, MA

Created on Feb 8 2014, Modified on March 17, 2015

#### **Outline**

- Plans for the ICCAD
  - More Detailed Simulation
  - Metal Pattern
- Reviews from DAC
- python imported files
  - scripts problems
  - Standard cells in layout
- Prep for ICCAD
  - Previous work
  - Optical PUF
- 6 Gdspy works
- 6 gds2txt
  - Integration with python tool

### **Basic Thoughts**

Plans for the ICCAD

- \* We can have the simulation including all the metal layers, material inside of standard cells, like poly-silicon.
- \* Design a metal structure inside of metal layer, in *Metal1* or other metal layers in order to improve the ability to detect Hardware Trojans.

# **Basic Thoughts**

Plans for the ICCAD

- \* We can have the simulation including all the metal layers, material inside of standard cells, like poly-silicon.
- \* Design a metal structure inside of metal layer, in *Metal1* or other metal layers in order to improve the ability to detect Hardware Trojans.

# **Basic Thoughts**

Plans for the ICCAD

- \* We can have the simulation including all the metal layers, material inside of standard cells, like poly-silicon.
- \* Design a metal structure inside of metal layer, in *Metal1* or other metal layers in order to improve the ability to detect Hardware Trojans.

Reviews from DAC python imported files Prep for ICCAD 00000 00000000

gds2txt

More Detailed Simulation

Plans for the ICCAD

#### **Outline**

00000

- Plans for the ICCAD
  - More Detailed Simulation
  - Metal Pattern
- Reviews from DAC
- 3 python imported files
  - scripts problems
  - Standard cells in layout
- Prep for ICCAD
  - Previous work
  - Optical PUF
- 6 Gdspy works
- 6 gds2txt
  - Integration with python tool

### Two possible methods to simulate the entire chip

- opt 1 First, we use the rectlinear decomposition to divide all the parts inside standard cells into rectangles. And then use the def file to locate all the cells positions. At last, we combine all these informations with metal connections to one file. The problem is that lef only contains signal pins, power and ground pins, vias, and power and ground stripes.
- opt 2 Use python to read the gds file and then use rectlinear decomposition to all the parts inside the chip.

# Two possible methods to simulate the entire chip

- opt 1 First, we use the rectlinear decomposition to divide all the parts inside standard cells into rectangles. And then use the def file to locate all the cells positions. At last, we combine all these informations with metal connections to one file. The problem is that lef only contains signal pins, power and ground pins, vias, and power and ground stripes.
- opt 2 Use python to read the gds file and then use rectlinear decomposition to all the parts inside the chip.

- opt 1 First, we use the rectlinear decomposition to divide all the parts inside standard cells into rectangles. And then use the def file to locate all the cells positions. At last, we combine all these informations with metal connections to one file. The problem is that lef only contains signal pins, power and ground pins, vias, and power and ground stripes.
- opt 2 Use python to read the gds file and then use rectlinear decomposition to all the parts inside the chip.

More Detailed Simulation

### Simple Idea on Rectlinear Decomposition

The basic algorithm has been applied to the *Metal1* and it seems to be working. The next step is to ensure the accurate of the algorithm. The first order of testing the algorithm is to use the area to verify the program.

More Detailed Simulation

### Simple Idea on Rectlinear Decomposition

The basic algorithm has been applied to the *Metal1* and it seems to be working. The next step is to ensure the accurate of the algorithm. The first order of testing the algorithm is to use the area to verify the program.

# Outline

Plans for the ICCAD

- Plans for the ICCAD
  - More Detailed Simulation
  - Metal Pattern
- - scripts problems
  - Standard cells in layout
- - Previous work
  - Optical PUF
- gds2txt
  - Integration with python tool

oooo● Metal Pattern

Plans for the ICCAD

I need to look into the document to look for the specification of filler cell positions.

00000 Metal Pattern

Plans for the ICCAD

I need to look into the document to look for the specification of filler cell positions.

> 2015 fall updates Boyou Zhou 8 / 39

Prep for ICCAD

Gdspy works

Feb 17th, 2015

### The first reviewer, 2

- 16 did such imaging for temperature measurements and Trojan detection. The drawback here and in 16 is that the imaging must be performed on unpackaged die. In BISA technique (HOST 13 and TCAD 14), they do not need unpacked ICs.
- If Trojans insertion is performed by replacing standard cells in the design with smaller custom cells, this will not impact the filler cells or watermark so such Trojans are undetectable.
- Another limitation is the speed of the technique. ?The authors claim a few hours would be required to test an IC and they think this is an advantage.
- The authors use FDTD simulation for most experiments, but do not describe the software or its limitations.
- Detection rates vs. SNR are given to show the accuracy of the approach, but the authors never mention what an expected SNR might be so the results are not as easy to interpret.

#### The first reviewer, 2

- 16 did such imaging for temperature measurements and Trojan detection. The drawback here and in 16 is that the imaging must be performed on unpackaged die. In BISA technique (HOST 13 and TCAD 14), they do not need unpacked ICs.
- If Trojans insertion is performed by replacing standard cells in the design with smaller custom cells, this will not impact the filler cells or watermark so such Trojans are undetectable.
- Another limitation is the speed of the technique. ?The authors claim a few hours would be required to test an IC and they think this is an advantage.
- The authors use FDTD simulation for most experiments, but do not describe the software or its limitations.
- Detection rates vs. SNR are given to show the accuracy of the approach, but the authors never mention what an expected SNR might be so the results are not as easy to interpret.

#### The first reviewer, 2

- 16 did such imaging for temperature measurements and Trojan detection. The drawback here and in 16 is that the imaging must be performed on unpackaged die. In BISA technique (HOST 13 and TCAD 14), they do not need unpacked ICs.
- If Trojans insertion is performed by replacing standard cells in the design with smaller custom cells, this will not impact the filler cells or watermark so such Trojans are undetectable.
- Another limitation is the speed of the technique. ?The authors claim a few hours would be required to test an IC and they think this is an advantage.
- The authors use FDTD simulation for most experiments, but do not describe the software or its limitations.
- Detection rates vs. SNR are given to show the accuracy of the approach, but the authors never mention what an expected SNR might be so the results are not as easy to interpret.

#### The first reviewer, 2

- 16 did such imaging for temperature measurements and Trojan detection. The drawback here and in 16 is that the imaging must be performed on unpackaged die. In BISA technique (HOST 13 and TCAD 14), they do not need unpacked ICs.
- If Trojans insertion is performed by replacing standard cells in the design with smaller custom cells, this will not impact the filler cells or watermark so such Trojans are undetectable.
- Another limitation is the speed of the technique. ?The authors claim a few hours would be required to test an IC and they think this is an advantage.
- The authors use FDTD simulation for most experiments, but do not describe the software or its limitations.
- Detection rates vs. SNR are given to show the accuracy of the approach, but the authors never mention what an expected SNR might be so the results are not as easy to interpret.

### The first reviewer, 2

- 16 did such imaging for temperature measurements and Trojan detection. The drawback here and in 16 is that the imaging must be performed on unpackaged die. In BISA technique (HOST 13 and TCAD 14), they do not need unpacked ICs.
- If Trojans insertion is performed by replacing standard cells in the design with smaller custom cells, this will not impact the filler cells or watermark so such Trojans are undetectable.
- Another limitation is the speed of the technique. ?The authors claim a few hours would be required to test an IC and they think this is an advantage.
- The authors use FDTD simulation for most experiments, but do not describe the software or its limitations.
- Detection rates vs. SNR are given to show the accuracy of the approach, but the authors never mention what an expected SNR might be so the results are not as easy to interpret.

#### The second reviewer, 4

- It would be better if there are details regarding design overhead and evaluation results using fabricated chips.
- How to engineer and where to insert the fill cells?
- Any rules to choose the location and number of embedded cells?
- Adding maximal metal into the cell which doesn't violate the design rules doesn't necessarily lead to no violations for the entire circuit.
- Inserting fill cells into blank area is easy, but should be careful
  if among certain functional cells, because it may interrupt the
  metal connections among functional cells.
- Too many fill cells with high metal density in a certain area may cause polishing problem during fabrication, not high enough metal density may not create significant reflectance compare to its adjacent area in real chip.

#### The second reviewer, 4

- It would be better if there are details regarding design overhead and evaluation results using fabricated chips.
- How to engineer and where to insert the fill cells?
- Any rules to choose the location and number of embedded cells?
- Adding maximal metal into the cell which doesn't violate the design rules doesn't necessarily lead to no violations for the entire circuit.
- Inserting fill cells into blank area is easy, but should be careful
  if among certain functional cells, because it may interrupt the
  metal connections among functional cells.
- Too many fill cells with high metal density in a certain area may cause polishing problem during fabrication, not high enough metal density may not create significant reflectance compare to its adjacent area in real chip.

#### The second reviewer, 4

- It would be better if there are details regarding design overhead and evaluation results using fabricated chips.
- How to engineer and where to insert the fill cells?
- Any rules to choose the location and number of embedded cells?
- Adding maximal metal into the cell which doesn't violate the design rules doesn't necessarily lead to no violations for the entire circuit.
- Inserting fill cells into blank area is easy, but should be careful
  if among certain functional cells, because it may interrupt the
  metal connections among functional cells.
- Too many fill cells with high metal density in a certain area may cause polishing problem during fabrication, not high enough metal density may not create significant reflectance compare to its adjacent area in real chip.

#### The second reviewer, 4

- It would be better if there are details regarding design overhead and evaluation results using fabricated chips.
- How to engineer and where to insert the fill cells?
- Any rules to choose the location and number of embedded cells?
- Adding maximal metal into the cell which doesn't violate the design rules doesn't necessarily lead to no violations for the entire circuit.
- Inserting fill cells into blank area is easy, but should be careful
  if among certain functional cells, because it may interrupt the
  metal connections among functional cells.
- Too many fill cells with high metal density in a certain area may cause polishing problem during fabrication, not high enough metal density may not create significant reflectance compare to its adjacent area in real chip.

#### The second reviewer, 4

- It would be better if there are details regarding design overhead and evaluation results using fabricated chips.
- How to engineer and where to insert the fill cells?
- Any rules to choose the location and number of embedded cells?
- Adding maximal metal into the cell which doesn't violate the design rules doesn't necessarily lead to no violations for the entire circuit.
- Inserting fill cells into blank area is easy, but should be careful
  if among certain functional cells, because it may interrupt the
  metal connections among functional cells.
- Too many fill cells with high metal density in a certain area may cause polishing problem during fabrication, not high enough metal density may not create significant reflectance compare to its adjacent area in real chip.

#### The second reviewer, 4

- It would be better if there are details regarding design overhead and evaluation results using fabricated chips.
- How to engineer and where to insert the fill cells?
- Any rules to choose the location and number of embedded cells?
- Adding maximal metal into the cell which doesn't violate the design rules doesn't necessarily lead to no violations for the entire circuit.
- Inserting fill cells into blank area is easy, but should be careful
  if among certain functional cells, because it may interrupt the
  metal connections among functional cells.
- Too many fill cells with high metal density in a certain area may cause polishing problem during fabrication, not high enough metal density may not create significant reflectance compare to its adjacent area in real chip.

# The third reviewer, 4

• The big issue is that the work appears to be theoretical with no real experimental data to validate these claims. The image quality and the speed may change when applied to real designs.

### The fourth reviewer, 2

- Whether there is any process variation to this approach and how much. Second, a design to be checked for Trojan must be compared with a golden design for the pattern (watermark). How to obtain this golden design?
- The 2% leakage overhead seems to be small, but the 0.1% of the total area is still large for some Trojan. (for a chip with 2 million gates, this 0.1% means 2000 gates!) It will be interesting and might be challenging to reduce this 0.1% to a much smaller number, maybe  $10^{-6}$  or smaller.

### The fourth reviewer, 2

- Whether there is any process variation to this approach and how much. Second, a design to be checked for Trojan must be compared with a golden design for the pattern (watermark). How to obtain this golden design?
- The 2% leakage overhead seems to be small, but the 0.1% of the total area is still large for some Trojan. (for a chip with 2 million gates, this 0.1% means 2000 gates!) It will be interesting and might be challenging to reduce this 0.1% to a much smaller number, maybe  $10^{-6}$  or smaller.

### The fifth reviewer, 4

- The limitations and/or comparison to existing like techniques are not exactly described. For example, I am not sure how much better detection this paper achieves compared to the imaging references below. while the paper cites a number of marginally related work, e.g., [2][13][15], the authors miss the important related work on using the optical and thermal imaging to detect hardware Trojans, in particular: P. Song et al., "MARVEL - Malicious Alteration Recognition and

  - F. Stellari et al., "Functional block extraction for hardware security detection using time-integrated and time-resolved emission measurements," VTS 2014?
  - Nowroz et al, "Novel Techniques for High-Sensitivity Hardware Trojan Detection Using Thermal and Power Maps", TCAD 2014

### The fifth reviewer, 4

- The limitations and/or comparison to existing like techniques are not exactly described. For example, I am not sure how much better detection this paper achieves compared to the imaging references below.
   while the paper cites a number of marginally related work, e.g., [2][13][15], the authors miss the important related work on using the optical and thermal imaging to detect hardware Trojans, in particular:

   P. Song et al., "MARVEL Malicious Alteration Recognition and
  - Verification by Emission of Light" HOST 2011

    E Stellari et al. "Functional block extraction for hardware."
  - F. Stellari et al., "Functional block extraction for hardware security detection using time-integrated and time-resolved emission measurements," VTS 2014?
  - Nowroz et al, "Novel Techniques for High-Sensitivity Hardware Trojan Detection Using Thermal and Power Maps", TCAD 2014

# The fifth reviewer, 4

- The limitations and/or comparison to existing like techniques are not exactly described. For example, I am not sure how much better detection this paper achieves compared to the imaging references below.
   while the paper cites a number of marginally related work, e.g., [2][13][15], the authors miss the important related work on using the optical and thermal imaging to detect hardware Trojans, in particular:

   P. Song et al., "MARVEL Malicious Alteration Recognition and Verification by Emission of Light" HOST 2011
  - F. Stellari et al., "Functional block extraction for hardware security detection using time-integrated and time-resolved
  - Nowroz et al, "Novel Techniques for High-Sensitivity Hardware Trojan Detection Using Thermal and Power Maps", TCAD 2014

Boyou Zhou 2015 fall updates 14 / 39

emission measurements," VTS 2014?

### The fifth reviewer, 4

- The limitations and/or comparison to existing like techniques are not exactly described. For example, I am not sure how much better detection this paper achieves compared to the imaging references below.
   while the paper cites a number of marginally related work, e.g., [2][13][15], the authors miss the important related work on using the optical and thermal imaging to detect hardware Trojans, in particular:

   P. Song et al., "MARVEL Malicious Alteration Recognition and
  - Verification by Emission of Light" HOST 2011
  - F. Stellari et al., "Functional block extraction for hardware security detection using time-integrated and time-resolved emission measurements," VTS 2014?
  - Nowroz et al, "Novel Techniques for High-Sensitivity Hardware Trojan Detection Using Thermal and Power Maps", TCAD 2014

### The sixth reviewer, 3

- By analyzing multiple optical responses of Trojan free chips, can the attacker identify the location of the fill cells?
- I can?t see how the author can differentiate between figure 2.b and 3.b by looking at their images only as he/she claims.
- questionable claim of capability to deal with process variations
- need comparison against TJ Watson's PICO technique

### The sixth reviewer, 3

- By analyzing multiple optical responses of Trojan free chips, can the attacker identify the location of the fill cells?
- I can?t see how the author can differentiate between figure 2.b and 3.b by looking at their images only as he/she claims.
- questionable claim of capability to deal with process variations
- need comparison against TJ Watson's PICO technique

# The sixth reviewer, 3

- By analyzing multiple optical responses of Trojan free chips, can the attacker identify the location of the fill cells?
- I can?t see how the author can differentiate between figure 2.b and 3.b by looking at their images only as he/she claims.
- questionable claim of capability to deal with process variations
- need comparison against TJ Watson's PICO technique

gds2txt

# The sixth reviewer, 3

- By analyzing multiple optical responses of Trojan free chips, can the attacker identify the location of the fill cells?
- I can?t see how the author can differentiate between figure 2.b and 3.b by looking at their images only as he/she claims.
- questionable claim of capability to deal with process variations
- need comparison against TJ Watson's PICO technique

Boyou Zhou 2015 fall updates 15 / 39

gds2txt

## The seventh reviewer, 5

- Will modifying the fill cells affect the analog characteristics of the chip?
- For Replacement\_Type1 and Replacement\_Type2 tests, how many gates/cells were changed? What is the lower limit on the number of fill cells/gates that can be modified and still be detected?
- For Figure 4, how are these detection error rates calculated? Is this empirical or can you guarantee no false positives/negatives at a threshold of 0.65?

Boyou Zhou 2015 fall updates 16 / 39

# The seventh reviewer, 5

- Will modifying the fill cells affect the analog characteristics of the chip?
- For Replacement\_Type1 and Replacement\_Type2 tests, how many gates/cells were changed? What is the lower limit on the number of fill cells/gates that can be modified and still be detected?
- For Figure 4, how are these detection error rates calculated? Is this empirical or can you guarantee no false positives/negatives at a threshold of 0.65?

Boyou Zhou 2015 fall updates 16 / 39

gds2txt

# The seventh reviewer, 5

- Will modifying the fill cells affect the analog characteristics of the chip?
- For Replacement\_Type1 and Replacement\_Type2 tests, how many gates/cells were changed? What is the lower limit on the number of fill cells/gates that can be modified and still be detected?
- For Figure 4, how are these detection error rates calculated? Is this empirical or can you guarantee no false positives/negatives at a threshold of 0.65?

Boyou Zhou 2015 fall updates 16 / 39

scripts problems

### Outline

- - More Detailed Simulation
  - Metal Pattern
- python imported files
  - scripts problems
  - Standard cells in layout
- - Previous work
  - Optical PUF
- gds2txt
  - Integration with python tool

Boyou Zhou 2015 fall updates 17 / 39 scripts problems

# info in gds

- gds file does not contain info of metal structures inside a standard cell. It contains the positions of the cells, types of the cells, and all the vias.
- The info inside gds file is listed below.

CellReference("XNOR2 X1", (26.98, 23.1), 0.0, None, True), CellReference("XNOR2 X1", (22.8, 20.3), 180.0, None, False), CellReference("XNOR2 X1", (20.33, 17.5), 180.0, None, True), CellReference("XNOR2 X1", (22.42, 25.9), 0.0, None, True), CellReference("XNOR2 X1", (21.47, 25.9), 180.0, None, True), CellReference("XNOR2 X1", (21.47, 17.5), 0.0, None, False), CellReference("XNOR2 X1", (28.31, 20.3), 0.0, None, False), CellReference("top\_VIA2", (11.385, 16.1), None, None, False), CellReference("top\_VIA8", (11.385, 16.1), None, None, False), CellReference("top\_VIA9", (11.385, 16.1), None, None, False),

Boyou Zhou 2015 fall updates 18 / 39 Standard cells in layout

#### Outline

- - More Detailed Simulation
  - Metal Pattern
- python imported files
  - scripts problems
  - Standard cells in layout
- - Previous work
  - Optical PUF
- - Integration with python tool

Boyou Zhou 2015 fall updates 19 / 39 Standard cells in layout

### info from encounter



Figure: AES from DAC paper

Boyou Zhou 2015 fall updates 20 / 39

Standard cells in layout

## info from encounter



Figure : A much simpler example<sup>1</sup>

Boyou Zhou 2015 fall updates 21 / 39

<sup>&</sup>lt;sup>1</sup>Sheng Wei et al. "Hardware Trojan horse benchmark via optimal creation and placement of malicious circuitry". In: *Proceedings of the 49th Annual Design Automation Conference*. ACM. 2012, pp. 90–95.

### Outline

- - More Detailed Simulation
  - Metal Pattern
- python imported files
  - scripts problems
  - Standard cells in layout
- Prep for ICCAD
  - Previous work
  - Optical PUF
- gds2txt
  - Integration with python tool

Boyou Zhou 2015 fall updates 22 / 39 Previous work

# IC counterfeiting defs

- IC counterfeiting category<sup>2</sup>
  - unauthorized copy
  - not conform to original design, model and/or performance standards
  - off specs, defective or used design sold as new
  - incorrect or false markings and/or documents

Boyou Zhou 2015 fall updates 23 / 39

<sup>&</sup>lt;sup>2</sup>Uiiwal Guin, Daniel DiMase, and Mohammad Tehranipoor. "Counterfeit integrated circuits: detection, avoidance, and the challenges ahead". In: Journal of Electronic Testing 30.1 (2014), pp. 9-23.

Previous work

# **FPGA IP protection**

# Main methods for FPGA IP protection.<sup>3</sup>

- encryption Commercially available encryption-based techniques are limited to single large FPGA configuration.4
- encryption-based licensing Requires TTY<sup>5</sup>
- HW-IP binding methods use mechanisms in scured ROM or flash memory. They are vulnerable to side-channel attacks.6
- PUF<sup>7</sup>

Boyou Zhou 2015 fall updates 24 / 39

<sup>&</sup>lt;sup>3</sup>liliang Zhang et al. "FPGA IP protection by binding finite state machine to physical unclonable function". In: Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on. IEEE, 2013, pp. 1-4.

<sup>4&</sup>quot;Design security in Stratix III devices Altera White Paper 0101". In: 2009.

<sup>&</sup>lt;sup>5</sup>Roel Maes, Dries Schellekens, and Ingrid Verbauwhede. "A pay-per-use licensing scheme for hardware IP cores in recent SRAM-based FPGAs". In: Information Forensics and Security, IEEE Transactions on 7.1 (2012), pp. 98-108.

<sup>&</sup>lt;sup>6</sup>Yousra Alkabani, Farinaz Koushanfar, and Miodrag Potkoniak, "Remote activation of ICs for piracy prevention and digital right management". In: Proceedings of the 2007 IEEE/ACM international conference on Computer-aided design, IEEE Press. 2007, pp. 674-677.

<sup>&</sup>lt;sup>7</sup> Jiliang Zhang et al. "FPGA IP protection by binding finite state machine to physical unclonable function". In: Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on, IEEE, 2013, pp. 1-4.

#### **PUF with FSM**



Figure : PUF with FSM lock<sup>8</sup>

Boyou Zhou 2015 fall updates 25 / 39

<sup>&</sup>lt;sup>8</sup> Jiliang Zhang et al. "FPGA IP protection by binding finite state machine to physical unclonable function". In: Field Programmable Logic and Applications (FPL), 2013 23rd International Conference on, IEEE, 2013, pp. 1-4.

Previous work

# **ASIC IP protection**

# Main methods for FPGA IP protection.9

- TTY, encryption related 10 11 12 13
- PUF

Boyou Zhou 2015 fall updates 26 / 39

<sup>&</sup>lt;sup>9</sup>Roel Maes, Dries Schellekens, and Ingrid Verbauwhede. "A pay-per-use licensing scheme for hardware IP cores in recent SRAM-based FPGAs". In: Information Forensics and Security, IEEE Transactions on 7.1 (2012), pp. 98-108.

<sup>&</sup>lt;sup>10</sup>Yousra Alkabani, Farinaz Koushanfar, and Miodrag Potkonjak. "Remote activation of ICs for piracy prevention and digital right management". In: Proceedings of the 2007 IEEE/ACM international conference on Computer-aided design. IEEE Press, 2007, pp. 674-677.

<sup>11</sup> Jarrod A Roy, Farinaz Koushanfar, and Igor L Markoy, "EPIC: Ending piracy of integrated circuits". In: Proceedings of the conference on Design, automation and test in Europe, ACM, 2008, pp. 1069-1074.

<sup>12</sup> Jarrod A Roy, Farinaz Koushanfar, and Igor L Markov. "Protecting bus-based hardware IP by secret sharing". In: Proceedings of the 45th annual Design Automation Conference, ACM, 2008, pp. 846-851.

<sup>&</sup>lt;sup>13</sup>Roel Maes et al. "Analysis and design of active IC metering schemes". In: Hardware-Oriented Security and Trust, 2009. HOST'09, IEEE International Workshop on, IEEE, 2009, pp. 74-81.

#### **Outline**

- Plans for the ICCAD
  - More Detailed Simulation
  - Metal Pattern
- Reviews from DAC
- 3 python imported files
  - scripts problems
  - Standard cells in layout
- Prep for ICCAD
  - Previous work
  - Optical PUF
- 6 Gdspy works
- 6 gds2txt
  - Integration with python tool

Boyou Zhou 2015 fall updates 27 / 39

Optical PUF

# optical PUF against illegal copy of IP



Figure: metastability<sup>14</sup> and laser stimulation<sup>15</sup>

Boyou Zhou 2015 fall updates 28 / 39

<sup>&</sup>lt;sup>14</sup>Piotr Zbigniew Wieczorek and Krzysztof Golofit. "Dual-metastability time-competitive true random number generator".
In: Circuits and Systems 1: Regular Papers, IEEE Transactions on 61.1 (2014), pp. 134–145.

<sup>&</sup>lt;sup>15</sup>Dmitry Nedospasov et al. "Invasive PUF analysis". In: Fault Diagnosis and Tolerance in Cryptography (FDTC), 2013 Workshop on, IEEE, 2013, pp. 30–38.

## This method requires IP core provide layouts.

- Design LFSR and seed generator inside IP core.
- With the scan with laser, metastability will not be maintained. Therefore, the seeds will be generated. And so does the key.
- For different users, LFSR generates different keys.

Boyou Zhou 2015 fall updates 29 / 39

This method requires IP core provide layouts.

- Design LFSR and seed generator inside IP core.
- With the scan with laser, metastability will not be maintained. Therefore, the seeds will be generated. And so does the key.
- For different users, LFSR generates different keys.

Boyou Zhou 2015 fall updates 29 / 39

# optical PUF

This method requires IP core provide layouts.

- Design LFSR and seed generator inside IP core.
- With the scan with laser, metastability will not be maintained. Therefore, the seeds will be generated. And so does the key.
- For different users, LFSR generates different keys.

Boyou Zhou 2015 fall updates 29 / 39

# optical PUF

This method requires IP core provide layouts.

- Design LFSR and seed generator inside IP core.
- With the scan with laser, metastability will not be maintained. Therefore, the seeds will be generated. And so does the key.
- For different users, LFSR generates different keys.

Boyou Zhou 2015 fall updates 29 / 39

# **Gdspy Read files**



Figure: Python Imported layout and outputted file

Boyou Zhou 2015 fall updates 30 / 39

## Layer info

| LayerName | Layer# | Abbreviation |
|-----------|--------|--------------|
|           |        |              |
| active    | 1      | active       |
| pwell     | 2      | pwell        |
| nwell     | 3      | nwell        |
| nimplant  | 4      | nimp         |
| pimplant  | 5      | pimp         |
| vtg       | 6      | vtg          |
| vth       | 7      | vth          |
| thkox     | 8      | thkox        |
| poly      | 9      | poly         |
| contact   | 10     | contact      |
| metal1    | 11     | metal1       |
| via1      | 12     | via1         |
| metal2    | 13     | metal2       |
| via2      | 14     | via2         |

Table: Layer mapping info

Boyou Zhou 2015 fall updates 31 / 39

Boyou Zhou 2015 fall updates 32 / 39

- Toy circuit has been designed, consulted with Zhen. Ronen's informed but he did not replied. I am running triggering possibility tests for the circuit to ensure the low triggering rate.
- I have finished integrating gds2txt tool. Now it is fully automated, and it can be run on celnode.
- DAC paper updated. Figures have not been updated.

Boyou Zhou 2015 fall updates 33 / 39

- Toy circuit has been designed, consulted with Zhen. Ronen's informed but he did not replied. I am running triggering possiblity tests for the circuit to ensure the low triggering rate.
- I have finished integrating gds2txt tool. Now it is fully automated, and it can be run on celnode.
- DAC paper updated. Figures have not been updated.

Boyou Zhou 2015 fall updates 33 / 39

- Toy circuit has been designed, consulted with Zhen. Ronen's informed but he did not replied. I am running triggering possiblity tests for the circuit to ensure the low triggering rate.
- I have finished integrating gds2txt tool. Now it is fully automated, and it can be run on celnode.
- DAC paper updated. Figures have not been updated.

Boyou Zhou 2015 fall updates 33 / 39 eviews from DAC python imported files 00000

Prep for ICCAD

Integration with python tool

#### **Outline**

- Plans for the ICCAD
  - More Detailed Simulation
  - Metal Pattern
- Reviews from DAC
- python imported files
  - scripts problems
  - Standard cells in layout
- Prep for ICCAD
  - Previous work
  - Optical PUF
- 6 Gdspy works
- 6 gds2txt
  - Integration with python tool

Boyou Zhou 2015 fall updates 34 / 39

Mar 17, 2015

2015 fall updates 35 / 39

#### **Cadence Virtuoso**



Figure: cds2python2cds

Boyou Zhou 2015 fall updates 36 / 39

Integration with python tool

# **Encounter to Python**



Figure: enc2python

Boyou Zhou 2015 fall updates 37 / 39



Figure: gds2txt

Boyou Zhou 2015 fall updates 38 / 39

Thank you

Thank you.

Boyou Zhou 2015 fall updates 39 / 39