# **OKI** Semiconductor

# This version: Nov. 1997 Previous version: Mar. 1996

# MSM6255

### **DOT MATRIX LCD CONTROLLER**

#### **GENERAL DESCRIPTION**

The MSM6255 is a CMOS si-gate LSI designed to display characters and graphics on a DOT MATRIX LCD panel.

#### **FEATURES**

• Display control capacity

- Graphic mode : 512,000 dots (2<sup>16</sup> bytes)

Memory address  $MA_0$  to  $MA_{15}$ 

Character mode
 : 65,536 characters (2<sup>16</sup> bytes)
 Display address MA<sub>0</sub> to MA<sub>15</sub>

• Direct interface with 8085 or Z80 CPU

• Duty : 1/2 to 1/256 selectable

• Attributes

- Screen clear

– Cursor ON/OFF/blink

Scrolling and paging

• Display system : AC inversion at each frame

Data output (upper and lower display outputs)
 A bit parallel output 2 bit parallel output 1 bit sorial output

4-bit parallel output, 2-bit parallel output, 1-bit serial output

• Crystal oscillation/external clock selectable

• Single +5V power supply

• Package options:

80-pin plastic QFP (QFP80-P-1420-0.80-K) (Product name: MSM6255GS-K) 80-pin plastic QFP (QFP80-P-1420-0.80-BK) (Product name: MSM6255GS-BK)

### **BLOCK DIAGRAM**



# PIN CONFIGURATION (TOP VIEW)



80-Pin Plastic QFP

# **PIN DESCRIPTIONS**

| Pin                | Symbol           | Туре | Description                                                                                                                                                                                           |
|--------------------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 - 6              | MA <sub>0</sub>  |      | Address output for displaying RAM.                                                                                                                                                                    |
| 71 - 80            | MA <sub>15</sub> | 0    | $MA_0$ - $MA_{15}$ are high impedance when $\overline{ADF}$ = "L".                                                                                                                                    |
| 7<br>\<br>22       | A <sub>0</sub>   | I    | Memory address input pins                                                                                                                                                                             |
| 23                 | FRP              | 0    | Frame signal. Synchronization of display                                                                                                                                                              |
| 24                 | LIP              | 0    | Display data latch signal                                                                                                                                                                             |
| 25                 | СЕф              | 0    | Chip enable clock for LCD segment driver                                                                                                                                                              |
| 26                 | CLP              | 0    | Display data shift clock                                                                                                                                                                              |
| 27                 | FRMB             | 0    | Alternate signal output pin                                                                                                                                                                           |
| 28<br>\<br>31      | LD <sub>0</sub>  | 0    | Display data parallel output for lower side                                                                                                                                                           |
| 32                 | VDD              | 0    | Supply voltage                                                                                                                                                                                        |
| 33<br>(<br>)<br>36 | UD <sub>0</sub>  | 0    | Display data parallel output, Upper display 4-bit output (OD1, ED1, OD2 and ED2 outputs)                                                                                                              |
| 37                 | СНф              | 0    | Character clock                                                                                                                                                                                       |
| 38                 | Busy             | 0    | Ready state signal. This signal is used while serial transmission stops.                                                                                                                              |
| 39                 | DIEN             | I    | Display enable signal. When this signal is "H", display is enabled.                                                                                                                                   |
| 40                 | ADF              | I    | Address floating input. When this signal is "L", $MA_0$ - $MA_{15}$ , $RA_0$ - $RA_3$ are high impedance, and when it is "H", $A_0$ - $A_{15}$ or a refresh address is output to $MA_0$ - $MA_{15}$ . |
| 41                 | CS               | I    | Chip select. $\overline{\text{CS}}$ = "L"                                                                                                                                                             |
| 42                 | RD               | I    | Read. Reading data is valid when $\overline{RD}$ = "L"                                                                                                                                                |
| 43                 | WR               | I    | Write. Data is written when WR = "H"                                                                                                                                                                  |
| 44                 | RES              | I    | Reset. Resets each counter.                                                                                                                                                                           |
| 45<br>\<br>52      | DB <sub>0</sub>  | I/O  | 8-bit data bus. Common pins for 3-state I/O.                                                                                                                                                          |
| 53<br>(<br>)<br>60 | RD <sub>0</sub>  | I    | ROM/RAM data input. Dot pattern data for the character generator                                                                                                                                      |
| 61                 | RA <sub>0</sub>  |      | Raster address output.                                                                                                                                                                                |
| \                  |                  | 0    | *This output is not used in the graphic mode.                                                                                                                                                         |
| 64                 | RÁ <sub>3</sub>  |      | $RA_0$ - $RA_3$ are high impedance when $\overline{ADF}$ = "L".                                                                                                                                       |
| 65                 | XT               | I    | X'tal osc. When an external clock is used by setting $\overline{\text{DIV}}$ to "H", feeds it to XT.                                                                                                  |
| 66                 | XT               | 0    |                                                                                                                                                                                                       |
| 67                 | V <sub>SS</sub>  | _    | Ground pin.                                                                                                                                                                                           |
| 70                 | DIV              | I    | "H" : EXT clock "L" : Self oscillation                                                                                                                                                                |

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter           | Symbol           | Condition | Rating                  | Unit |
|---------------------|------------------|-----------|-------------------------|------|
| Supply Voltage      | V <sub>DD</sub>  | Ta = 25°C | -0.3 to +6              | V    |
| Input Voltage       | VI               | Ta = 25°C | -0.3 to V <sub>DD</sub> | V    |
| Storage Temperature | T <sub>STG</sub> | _         | -50 to +150             | °C   |

### RECOMMENDED OPERATING CONDITIONS

| Parameter             | Symbol           | Condition                 | Range      | Unit |
|-----------------------|------------------|---------------------------|------------|------|
| Supply Voltage        | $V_{DD}$         | V <sub>SS</sub> = 0V      | 4.5 to 5.5 | V    |
| Operating Temperature | T <sub>op</sub>  | _                         | −20 to +85 | °C   |
| Operating Frequency   | f <sub>osc</sub> | V <sub>DD</sub> = 5V ±10% | 0 to 11    | MHz  |

# **ELECTRICAL CHARACTERISTICS**

#### **Input Characteristics**

 $(V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}C)$ 

| Parameter         | Symbol          | Min. | Тур. | Max. | Unit | Applicable pin                                                                                       |
|-------------------|-----------------|------|------|------|------|------------------------------------------------------------------------------------------------------|
| "H" Input Voltage | V <sub>IH</sub> | 2.4  | _    | _    | ٧    | $DB_0 - DB_7$ , $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , $A_0 - A_{15}$ ,               |
| "L" Input Voltage | $V_{IL}$        | _    | _    | 0.7  | V    | DIEN, ADF, RD0 - RD7                                                                                 |
| "H" Input Voltage | V <sub>IH</sub> | 4.5  | _    | _    | ٧    | RES, DIV, XT                                                                                         |
| "L" Input Voltage | $V_{IL}$        | _    | _    | 1.0  | ٧    | NES, DIV, XI                                                                                         |
| "H" Input Current | I <sub>IH</sub> | _    | _    | 1    | μΑ   | $DB_0$ - $DB_7$ , $\overline{CS}$ , $\overline{RD}$ , $\overline{WA}$ , $A_0$ - $A_{15}$ ,           |
| "L" Input Current | I <sub>IL</sub> | _    | _    | -1   | μΑ   | DIEN, $\overline{ADF}$ , $\overline{RD_0}$ - $\overline{RD_7}$ , $\overline{RES}$ , $\overline{DIV}$ |
| "H" Input Current | I <sub>IH</sub> | 25   | _    | 100  | μΑ   | TECT1 TECT2                                                                                          |
| "L" Input Current | I <sub>IL</sub> | _    | _    | -1   | μΑ   | TEST1, TEST2                                                                                         |

# **Output Characteristics**

 $(V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}C)$ 

|                    |                 |                        |      |      |      | \     |                                              |
|--------------------|-----------------|------------------------|------|------|------|-------|----------------------------------------------|
| Parameter          | Symbol          | Condition              | Min. | Тур. | Max. | Unit  | Applicable pin                               |
|                    |                 |                        |      |      |      |       | $LD_0$ - $LD_3$                              |
| "H" Output Current | I <sub>OH</sub> | V <sub>OH</sub> = 2.8V | -500 | _    | _    | μΑ    | $UD_0$ - $UD_3$                              |
| output out.out     | חטי             | VOH - 2.00             |      |      |      | Par . | MA <sub>0</sub> - MA <sub>15</sub>           |
|                    |                 |                        |      |      |      |       | RA <sub>0</sub> - RA <sub>3</sub>            |
| "L" Output Current |                 | V <sub>0L</sub> = 0.4V | 2.4  |      |      | mA    | CH <sub>φ</sub> , CE <sub>φ</sub> , LIP, FRP |
|                    | I <sub>OL</sub> |                        |      | _    | _    |       | FRMB, BUSY, CLP                              |
|                    |                 |                        |      |      |      |       | DB <sub>0</sub> - DB <sub>7</sub>            |

### **Supply Current**

| $(V_{DD} = 5V \pm 5\%, Ta = -20 to$ | ) +85°C) |  |
|-------------------------------------|----------|--|
|-------------------------------------|----------|--|

| Parameter       | Symbol           | <b>V</b> DD | Condition                          | Min. | Тур. | Max. | Unit |
|-----------------|------------------|-------------|------------------------------------|------|------|------|------|
| Static Current  | I <sub>DDS</sub> | 5           | f <sub>osc</sub> = 0 Hz, no load   |      | _    | 50   | μΑ   |
| Dynamic Current | I <sub>DD</sub>  | 5           | f <sub>osc</sub> = 10 MHz, no load | _    | _    | 15   | mA   |

Note: TEST 1 and TEST2 are open, and other inputs are either  $V_{DD}$  or GND.

# **Switching Characteristics**



$$(V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}C)$$

|           |                |               |      |      |      | , ,,, | <u> </u>        |
|-----------|----------------|---------------|------|------|------|-------|-----------------|
| Parameter | Symbol         | Condition     | Min. | Тур. | Max. | Unit  | Applicable pin  |
| Rise Time | t <sub>r</sub> | $C_L = 60 pF$ | _    | _    | 100  | ns    | All output nine |
| Fall Time | t <sub>f</sub> | $C_L = 60 pF$ | _    | _    | 100  | ns    | All output pins |

# **Operating Frequency**

$$(V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}\text{C})$$

| Parameter             | Symbol           | Condition              | Min. | Тур. | Max. | Unit | Notes              |
|-----------------------|------------------|------------------------|------|------|------|------|--------------------|
| Oscillating Frequency | f <sub>osc</sub> | $\overline{DIV} = "L"$ | _    | _    | 11   | MHz  | Crystal oscillator |
| Basic Clock Frequency | fs               | DIV = "H"              | _    | _    | 5.5  | MHz  | External clock     |

# **TIMING DIAGRAM**

# **LCDC Control Signal Timing Characteristics**

 $(C_L = 30pF, V_{DD} = 5V \pm 5\%, Ta = -20 to +85°C)$ 

|                                   |                                  | (-L  | 00p., 100 C | ,    | =0 10 .00 0) |
|-----------------------------------|----------------------------------|------|-------------|------|--------------|
| Parameter                         | Symbol                           | Min. | Тур.        | Max. | Unit         |
| Clock Cycle Time                  | t <sub>CP</sub>                  | 180  | _           | _    | ns           |
| Clock "H" Level Pulse Width       | P <sub>WH</sub>                  | 80   | _           | _    | ns           |
| Clock "L" Level Pulse Width       | PWL                              | 80   | _           | _    | ns           |
| Clock Rise/Fall Time              | t <sub>cr</sub> /t <sub>cf</sub> | _    | _           | 20   | ns           |
| Character Clock Delay Time        | t <sub>CH</sub>                  | _    | _           | 200  | ns           |
| Memory Address Clock Delay Time   | t <sub>MA</sub>                  | _    | _           | 100  | ns           |
| Memory Address Disable Delay Time | t <sub>AD1</sub>                 | _    | _           | 40   | ns           |
| Memory Address Enable Delay Time  | t <sub>AD2</sub>                 | _    | _           | 40   | ns           |
| CPU Address Delay Time            | t <sub>AD3</sub>                 | _    | _           | 100  | ns           |
| Refresh Address Delay Time        | t <sub>AD4</sub>                 | _    | _           | 100  | ns           |
| Reset "H" Level Pulse Width       | t <sub>RES</sub>                 | 1    | _           | _    | μS           |
| CPU Address Delay Time            | t <sub>AD5</sub>                 | _    | _           | 100  | ns           |



# **Bus Timing Characteristics**

 $(C_L = 50pF, V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}C)$ 

| Parameter                                 | Symbol           | Min. | Тур. | Max. | Unit |
|-------------------------------------------|------------------|------|------|------|------|
| A <sub>o</sub> , <del>CS</del> Setup Time | tcs              | 30   | _    | _    | ns   |
| RD, WR Pulse Width                        | t <sub>CW</sub>  | 200  | _    | _    | ns   |
| Address Hold Time                         | t <sub>AH</sub>  | 10   | _    | _    | ns   |
| Data Setup Time                           | t <sub>DS</sub>  | 60   | _    | _    | ns   |
| Data Hold Time                            | t <sub>DH</sub>  | 20   | _    | _    | ns   |
| Output Disable Time                       | t <sub>OH</sub>  | 0    | _    | 40   | ns   |
| Access Time                               | t <sub>ACC</sub> | _    | _    | 200  | ns   |



# **LCDC Driver Interface Timing Characteristics**

 $(C_L = 30pF, V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}C)$ 

| Parameter                           | Symbol                           | Min.                              | Тур. | Max.                                   | Unit |
|-------------------------------------|----------------------------------|-----------------------------------|------|----------------------------------------|------|
| Data Delay Time                     | t <sub>DA</sub>                  | _                                 |      | 100                                    | ns   |
| 1 Character Cycle Time              | t <sub>CHo</sub>                 | 730                               | _    | _                                      | ns   |
| Latch Signal Delay Time             | t <sub>ℓ</sub>                   | _                                 | _    | 200                                    | ns   |
| Latch Signal "H" Time               | t <sub>LIP</sub>                 | 1.46                              | _    | _                                      | μS   |
| Chip Enable Clock Delay Time        | t <sub>CE</sub>                  | _                                 | _    | 200                                    | ns   |
| Chip Enable Clock "H" Time          | t <sub>CE<math>\phi</math></sub> | 730                               | _    | _                                      | ns   |
| Ready Signal Delay Time             | t <sub>B</sub>                   | _                                 | _    | 200                                    | ns   |
| Ready Signal "H" Time               | t <sub>BUSY</sub>                | 5.11                              | _    | _                                      | μs   |
| Frame Signal Delay Time             | t <sub>FRP</sub>                 | 2t <sub>CH<math>\phi</math></sub> | _    | 2t <sub>CH<math>\phi</math></sub> +200 | ns   |
| Alternating Frame Signal Delay Time | t <sub>FR</sub>                  | _                                 | _    | 200                                    | ns   |



# **Timing for Fetching Pattern Data**

 $(V_{DD} = 5V \pm 5\%, Ta = -20 \text{ to } +85^{\circ}C)$ 

| Parameter                  | Symbol           | Min. | Тур. | Max. | Unit |
|----------------------------|------------------|------|------|------|------|
| Upper Side Data Setup Time | t <sub>UDS</sub> | 120  | _    | _    | ns   |
| Upper Side Data Hold Time  | t <sub>UDH</sub> | 0    | _    | _    | ns   |
| Lower Side Data Setup Time | t <sub>LDS</sub> | 120  | _    | _    | ns   |
| Lower Side Data Hold Time  | t <sub>LDH</sub> | 0    | _    | _    | ns   |



# **FUNCTIONAL DESCRIPTION**

### **LCDC Internal Registers**

The internal registers include one instruction register (IR) and nine data registers. (See Table 1.)

Table 1 MSM6255 Internal Registers

| CS | <b>A</b> <sub>0</sub> | Instruction register | Register | Register name F                      |   | WRITE Data bit |   |   |   |   |   |   |   |          |  |  |
|----|-----------------------|----------------------|----------|--------------------------------------|---|----------------|---|---|---|---|---|---|---|----------|--|--|
|    |                       | 3 2 1 0              |          |                                      |   |                | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0        |  |  |
| Н  | Х                     | XXXX                 | _        | Invalid                              | _ | -              |   |   |   |   |   |   |   |          |  |  |
| L  | Н                     | XXXX                 | IR       | Instruction register                 | 0 | 0              | Χ | Χ | Χ | Χ |   |   |   |          |  |  |
| L  | L                     | LLLL                 | MOR      | Mode control register                | X | 0              | Χ |   |   |   |   |   |   | <u> </u> |  |  |
| L  | L                     | LLLH                 | PR       | Character pitch register             | 0 | 0              |   |   |   |   | Χ |   |   |          |  |  |
| L  | L                     | LLHL                 | HNR      | Horizontal character number register | 0 | 0              | Χ |   |   |   |   |   |   |          |  |  |
| L  | L                     | LLHH                 | DVR      | Duty number register                 | Х | 0              |   |   |   |   |   |   |   |          |  |  |
| L  | L                     | LHLL                 | CPR      | Cursor form register                 | 0 | 0              |   |   |   |   |   |   |   |          |  |  |
| L  | L                     | LHLH                 | SLR      | Start address (lower) register       | 0 | 0              |   |   |   |   |   |   |   |          |  |  |
| L  | L                     | LHHL                 | SUR      | Start address (upper) register       | 0 | 0              |   |   |   |   |   |   |   |          |  |  |
| L  | L                     | LHHH                 | CLR      | Cursor address (lower)<br>register   | 0 | 0              |   |   |   |   |   |   |   |          |  |  |
| L  | L                     | HLLL                 | CUR      | Cursor address (upper)<br>register   | 0 | 0              |   |   |   |   |   |   |   |          |  |  |

Note: "L" is read if the data of the registers marked X is read.

The instruction register is a register for specifying the address of the data register which is accessed.

This register is cleared when  $\overline{RES}$  input is "L".

Instruction register

# Mode control register

The mode control register is specified by writing " $00_H$ " in the instruction register.

| Register              | A <sub>0</sub> | D <sub>7</sub> | D <sub>6</sub> | <b>D</b> <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | $D_0$ |  |
|-----------------------|----------------|----------------|----------------|-----------------------|----------------|----------------|----------------|----------------|-------|--|
| Instruction register  | Н              | L              | L              | L                     | L              | L              | L              | L              | L     |  |
| Mode control register | L              | L              | MODE DATA      |                       |                |                |                |                |       |  |

| D <sub>6</sub> | <b>D</b> <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub>    | D <sub>2</sub> | D <sub>1</sub>                  | D <sub>0</sub>    | Output mode    |                      |
|----------------|-----------------------|----------------|-------------------|----------------|---------------------------------|-------------------|----------------|----------------------|
|                |                       |                |                   | L              | L                               |                   | 1-bit serial   |                      |
|                |                       |                |                   | Н              | L                               |                   | 2-bit parallel | <u> </u>             |
|                |                       |                |                   | Х              | Н                               |                   | 4-bit parallel | Character display    |
| H/L            | H/L                   | H/L            | H/L               | Х              | Н                               |                   | ,              |                      |
|                |                       |                |                   | L              | L                               |                   | 1-bit serial   |                      |
|                |                       |                |                   | Н              | L                               | Н                 | 2-bit parallel | Graphics             |
|                |                       |                |                   | Х              | Н                               | ''                | 4-bit parallel | αταμπιο <del>δ</del> |
|                |                       |                |                   | Х              | Н                               |                   | 4-bit parallel |                      |
| Blink time     | Cursor<br>ON/OFF      | Cursor blink   | Display<br>ON/OFF | 2-bit parallel | 4-bit parallel/<br>1-bit serial |                   |                |                      |
|                |                       |                | -                 |                | Curso                           | or OFF<br>or OFF  |                |                      |
|                |                       |                |                   | H L H H H: 161 | Curs<br>Curs                    | or ON<br>or blink |                |                      |
|                |                       |                |                   | L: 32 f        | rames                           | Half of           | blinking cycle |                      |

### Character pitch register

| Register                 | A <sub>0</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | $D_0$ |
|--------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------|
| Instruction register     | Н              | L              | L              | L              | L              | L              | L              | L              | Н     |
| Character pitch register | L              | (Vp - 1)       |                |                |                | L              | (Hp - 1)       |                |       |

Hp represents the number of bits to be displayed among one byte display data sent from RAM. The value of Hp is the following five types.

| Hp | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|----|----------------|----------------|----------------|
| 4  | L              | Н              | Н              |
| 5  | Н              | L              | L              |
| 6  | Н              | L              | Н              |
| 7  | Н              | Н              | L              |
| 8  | Н              | Н              | Н              |

# - Horizontal character number register

| Register                  | A <sub>0</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|---------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Instruction register      | Н              | L              | L              | L              | L              | L              | L              | Н              | L              |
| Character number register | L              | L              | (Hn – 1)       |                |                |                |                |                |                |

Assuming that the total horizontal dot number of the display is n<sub>H</sub>,

$$n_H = H_p \times H_N$$
, where  $H_N = 2$  to 128.

The maximum value of  $n_H = 8 \times 128 = 128$  bytes = 1,024 dots.

#### Duty number register

| Register               | A <sub>0</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Instruction register   | Н              | L              | L              | L              | L              | L              | L              | Н              | Н              |
| Time division register | L              | (Nx – 1)       |                |                |                |                |                |                |                |

$$Nx = 2 \text{ to } 256$$

### Cursor form register

| Register                 | A <sub>0</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |  |
|--------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|
| Instruction register     | Н              | L              | L              | L              | L              | L              | Н              | L              | L              |  |
| Cursor position register | L              | (Cpu - 1)      |                |                |                | (Cpd – 1)      |                |                |                |  |

The cursor is displayed on the lines from  $C_{pu}$  to  $C_{pd}$  in the character display mode. The length of the cursor in the horizontal direction is equal to the character pitch in the horizontal direction, Hp. The cursor is not displayed in graphic mode. The relation between the cursor and  $V_p$  is as follows.

Font configuration of  $H_p = 7$  and  $V_p = 8$ 



Notes: (1) Setting of  $C_{pu}$ ,  $C_{pd} > V_p$  is not available.

(2) The cursor signal and pattern data are displayed subject to EX-OR.

# - Start address (lower) register

| Register                                    | A <sub>0</sub> | D <sub>7</sub>        | D <sub>6</sub> | <b>D</b> <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|---------------------------------------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|
| Instruction register                        | Н              | L                     | L              | L                     | L              | L              | Н              | L              | Н              |
| Display start address register (lower byte) | L              | Start address (lower) |                |                       |                |                |                |                |                |

# Start address (upper) register

| Register                                    | A <sub>0</sub> | D <sub>7</sub>        | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|---------------------------------------------|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Instruction register                        | Н              | L                     | L              | L              | L              | L              | Н              | Н              | L              |
| Display start address register (upper byte) | L              | Start address (upper) |                |                |                |                |                |                |                |

The display start address shows an address of the RAM which stores data displayed at the left end and the most upper position. The start address is composed of upper and lower 8 bits (16 bits in total).

### - Cursor address (lower) register

| Register                             | A <sub>0</sub> | D <sub>7</sub>         | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|--------------------------------------|----------------|------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Instruction register                 | Н              | L                      | L              | L              | L              | L              | Н              | Н              | Н              |
| Cursor address register (lower byte) | L              | Cursor address (lower) |                |                |                |                |                |                |                |

### Cursor address (upper) register

| Register                             | A <sub>0</sub> | D <sub>7</sub>         | D <sub>6</sub> | D <sub>5</sub> | $D_4$ | $D_3$ | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |
|--------------------------------------|----------------|------------------------|----------------|----------------|-------|-------|----------------|----------------|----------------|
| Instruction register                 | Н              | L                      | L              | L              | L     | Н     | L              | L              | L              |
| Cursor address register (upper byte) | L              | Cursor address (upper) |                |                |       |       |                |                |                |

By this instruction, the value of the cursor address is written in the cursor address register. The cursor is displayed at the position specified by the cursor address register.



Table 2 Legend

| Symbol         | Name                             | Meaning                                                   | Value              |  |
|----------------|----------------------------------|-----------------------------------------------------------|--------------------|--|
| Нр             | Horizontal pitch                 | Pitch of characters in horizontal direction               | 4 - 8 dots         |  |
| Vp             | Vertical pitch                   | Pitch of characters in vertical direction                 | 1 - 16 dots        |  |
| H <sub>N</sub> | Number of characters in one line | Number of characters per line or number of words per line | 2 - 128 characters |  |
| VQ             | Number of rows                   | Display duty                                              | 2 - 256            |  |
| Сри            | Cursor start position            | A position where the cursor starts display                | Line 1 - 16        |  |
| Cpd            | Cursor end position              | A position where the cursor stops display                 | Line 1 - 16        |  |

#### - Built-in Bus Averter

The bus averter which switches the address buses  $A_0$  -  $A_{15}$  of the CPU with the memory address buses of the refresh. The refresh memory addresses are output to  $MA_0$  -  $MA_{15}$  when the DIEN pin is set at high level and  $A_0$  -  $A_{15}$  are output to  $MA_0$  -  $MA_{15}$  when the DIEN pin is set at low level.

# External Clock Operation

An external clock enables the MSM6255 to operate when the  $\overline{DIV}$  pin is set at high level. Input the external clock to XT.(Leave  $\overline{XT}$  open.)

When the  $\overline{\text{DIV}}$  pin is set at low level, the IC enters the crystal oscillation mode.

# Address Output Floating

 $MA_0$  -  $MA_{15}$  and  $RA_0$  -  $RA_3$  become high impedance when the  $\overline{ADF}$  pin is set at low level.  $MA_0$  -  $MA_{15}$  and  $RA_0$  -  $RA_3$  become normal impedance when the ADF pin is set at high level.

#### Power Down Function

The chip select function becomes enabled for the segment driver by connecting the  $CE_{\phi}$  pin to the ECLK input of the MSM5279. The power down function is valid only in 4-bit parallel output mode.

### Refresh Memory Address (MA<sub>0</sub> - MA<sub>15</sub>) Operation

In the horizontal direction,  $MA_{xx}$  is counted up at the falling edge of  $CH_{\phi}$ . Upper side is addressed while  $CH_{\phi}$  is set at low level and lower side is addressed while  $CH_{\phi}$  is set at high level.

 $MA_{xx}$  is counted up even if it exceeds the number of horizontal display characters, but this does not affect the display since no data is being transferred at the time.

The period in which the data transfer is suspended corresponds to eight characters. When the period passes, one horizontal cycle is completed and the next cycle is commenced.

Memory address operation in the graphic mode is shown in Fig. 2 and that in the character mode is shown in Fig. 3.

# Address configuration of display RAM





Note: "L" is output for  $RA_0$  -  $RA_3$ .



# Output Mode

Three kinds of modes, 1-bit serial, 2-bit parallel and 4-bit parallel, are available as output modes. Data flows of each mode are shown below.







Time charts corresponding to data transfers shown in Fig. 4 - Fig. 6 are shown in Fig. 7 - Fig. 9. fs, the dot clock, shown in Figs.7-9, is a signal inside the IC. For more information see "Relation between Reference Clock (fs) and External Clock" on page 601.







– Relation Between Duty and Number of Lines Number of lines is determined by V  $_\ell$  , number of lines in vertical direction(display duty). Number of lines = V  $_\ell$  x 2

Note: In the character display mode, number of lines should not be odd number.

Calculation of Crystal Oscillation Frequency (f<sub>osc</sub>)

Table 3 Calculation Formula of fosc

| DIV | Output mode | Calculation formula of fosc                     | Calculation exmaple (MHz) |
|-----|-------------|-------------------------------------------------|---------------------------|
|     | 1           | FRP x ( $H_N$ + 8) x $H_p$ x $V_\ell$ x 2       | 9.856                     |
| L   | 2           | FRP x (H <sub>N</sub> + 8) x V <sub>ℓ</sub> x 4 | 2.464                     |
| Н   | 1)          | FRP x ( $H_N$ + 8) x $H_p$ x $V_\ell$           | 4.928                     |
|     | 2           | FRP x (H <sub>N</sub> + 8) x V ℓ x 2            | 1.232                     |

Note: (1) Table 3 shows a calculation example assuming that FRP =  $70\,Hz$ ,  $H_N$  = 80,  $H_p$  = 8 and  $V_\ell$  = 100. However, the example of  $H_p$  = 4 to 7 in 4-bit parallel is not included.

- (2) Output mode ① :  $H_p = 4$  to 7 in 1-bit serial, 2-bit parallel and 4-bit parallel Output mode ② :  $H_p = 8$  in 4-bit parallel
- Calculation of Character Clock (CH<sub>φ</sub>) Frequency

$$CH_{\phi} = FRP \times (H_N + 8) \times V_{\ell}$$

Example: Assuming FRP = 70 Hz,  $H_N$  = 80 and Vr= 100,  $CH_{\phi}$  = 1.62 ( $\mu$ s)

Calculation of Shift Clock (CLP) Frequency

Table 4 Calculation Formula of CLP

| Output mode    | Calculation formula of CLP                                         | Calculation exmaple (MHz) |
|----------------|--------------------------------------------------------------------|---------------------------|
| 1-bit serial   | RP x (H <sub>N</sub> + 8) x H <sub>p</sub> x V $_{\ell}$           | 4.928                     |
| 2-bit parallel | FRP x (H <sub>N</sub> + 8) x H <sub>P</sub> x V <sub>ℓ</sub> x 1/2 | 2.464                     |
| 4-bit parallel | FRP x (H <sub>N</sub> + 8) x H <sub>P</sub> x V <sub>ℓ</sub> x 1/4 | 1.232                     |

Note: Table 4 shows a calculation example assuming that FRP = 70 Hz,  $H_N$  = 80,  $H_p$  = 8 and  $V_{\ell}$  = 100.

### Relation Between Reference Clock (f<sub>s</sub>) and External Clock



 $f_s$  functions as a dot clock in LCDC and the dot counter inside the IC is counted up at the trailing edge of  $f_s$ .

The dot counter operates as a N-ary counter on a basis of  $H_P$  and generates the character clocks  $(CH_{\phi})$ .

(Refer to the time charts Fig. 7 - 9 and Fig. 14.)

# Access to the Display RAM

In writing/reading the data to/from the display RAM, DIEN should be low level. By setting DIEN signal at low level, the address from the CPU are output from MA0 - MA15, and this enables the access to the display RAM.

There are three methods of accessing display RAM from the CPU.

#### (1) Direct access from CPU

Display RAM is accessed directly from the CPU, irrespective of the condition of MSM6255 (refresh cycle or not).

In this method, the RAM address changes to the CPU address when the display is on the screen. So, frequent access to the RAM causes flickering on the screen.

#### (2) Access while BUSY signal is high

BUSY signal indicates the period when the data transfer stops, and BUSY signal is set high when the data transfer stops. The period when BUSY signal is high corresponds to that of seven characters'. If display RAM is accessed during this period (when BUSY is high), the display on the screen does not flicker.

Note: This method is effective when the size of screen is small. In the case of big size screen, 640 x 200 dots, 1character needs approx. 1.6ms. So, in this case, the period when BUSY is at high level is 11.2ms, which is impossible to write or read a lot of data.

(3) Synchronized access (only for operating the IC by external clock)

Refresh cycle and CPU cycle are alternately performed. So, there is not flickering on the screen and there is no need to sense the BUSY signal.

When using this method, however, some external circuitry is necessary. The timing chart of this method is described in the Figure 10 below.



Legend

 $\begin{array}{ll} T_C & : \mbox{Period when the address bus is occupied by CPU} \\ T_L & : \mbox{Period when the LCDC fetches the refreshed data} \\ t_{RAM} & : \mbox{Refresh address delay time + memory access time} \end{array}$ 

t<sub>UDS</sub> : Upper side data set-up timet<sub>UDH</sub> : Upper side data hold time

When DIEN is high,  $MA_0$  -  $MA_{15}$  output address to the upper side when  $CH_{\phi}$  is low and to the lower side when  $CH_{\phi}$  is high.

To perform synchronized access method, the timing between DIEN and  $CH_{\phi}$  should be as described in Figure 10.



Display RAM must meet the following condition:

 $T_L > t_{RAM} + t_{UDS}$ 

In writing data into the display RAM, LCDC should be synchronized so that the write pulse occurs during the period of  $T_C$ . In reading the pattern data from the CPU, the data of display RAM should be latched first.

Figure 11 shows the controlling circuit.

#### - DIEN

DIEN has to be generated when the display RAM is accessed by Synchronized access method.

(1) When the LCD screen is not split into upper and lower ones

If, for example, an LCD panel with a total of 64 dots in vertical direction is displayed at 1/64 duty, either the upper side data or the lower side data becomes unnecessary, and then the CH $\phi$  signal can be used as a DIEN signal.

(2) When the LCD screen is split into upper and lower ones

If 4-bit parallel output mode is set and  $H_P=8$ , the timing diagram of the dot clock and the character clock is as shown below.



DIEN signal is generated by XT and  $CH_{\phi}$ . DIEN signal generating circuit is shown below.



When  $H_p \pi 8$  in the 1-bit serial, 2-bit parallel and 4-bit parallel mode, the relation between XT and  $CH_{\phi}$  should be referred to Figures 7 and 8.

### ScrollôPaging

Scroll&paging is enabled by setting the display start address to the scroll address register.

(1) Memory address of vertical scroll ◊ paging

Figure 2 shows the memory address when the start address is 0000. When the start address is set at 0050, the display will be vertically shifted by +1.

By setting the starting address one by one, the screen will scroll vertically.

paging will be performed by setting the start address as 3E80.

(2) Memory address of horizontal scroll

When the starting address is set at 0001 in Figure 2, the display on the screen will be shifted by +1 byte horizontally. The data shown as 004F in Figure 2 corresponds to the memory data in the 2nd line shown as 0050.

# **APPLICATION CIRCUITS**

### **Interface With CPU**









# **System Configuration**











Figures 17-1, 17-2, and 18 show application circuits.

In these examples, the size of LCD module is 640 x 200 dots.

4-bit data transfer is applied and  $H_p = 8$ .

The synchronized access method is used as a method of access to the display VRAM.







# **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.