# The Cluster Finding Scheme for the 2012 FMS Trigger

E.G. Judd January 22, 2014

#### Change Log:

| Date              | Description                                                          |  |  |
|-------------------|----------------------------------------------------------------------|--|--|
| January 7, 2011   | First version for 2011                                               |  |  |
| January 24, 2012  | First version for 2012. No changes to the cabling or layer-0         |  |  |
|                   | algorithms. However, there are changes to both the layer-1 and       |  |  |
|                   | layer-2 algorithms.                                                  |  |  |
| January 27, 2012  | Fixed an error in this document. There are only two cluster          |  |  |
|                   | thresholds on the small cell data this year, but the third threshold |  |  |
|                   | was still listed in the output from FP201. I removed it.             |  |  |
| January 31, 2012  | Added in a second combo bit to FP201. I didn't change the version    |  |  |
|                   | letter (it is still "a") because no-one has used the algorithm yet.  |  |  |
|                   | Also added in links to Chris's QT algorithm for FPE.                 |  |  |
| February 10, 2012 | Modified the FM001 algorithm to replace sumAB in the output          |  |  |
|                   | with sumCD. Also added some components involving the                 |  |  |
|                   | overlapping jet patches to the dijet logic in FP201.                 |  |  |
| June 14, 2013     | No algorithm changes. I added a reference Chris's QT Algorithm       |  |  |
|                   | documentation                                                        |  |  |
| January 22, 2014  | No algorithm changes. I fixed some typos and clarified some details  |  |  |
|                   | of the operation of the layer-2 algorithm.                           |  |  |

Some modifications to the FMS DSM algorithms have been designed and implemented for use during the 2012 RHIC running period. The aim is still to trigger on broad, diffuse, clusters. The modifications are designed to increase the acceptance for lower energy events by implementing some over-lapping jet patches instead of purely adjacent ones. These new trigger requirements fit moderately well into the existing hardware cabling scheme. As a result there will be no changes to any of the hardware, QT board algorithms or layer-0 DSM algorithms. The only changes are to the layer-1 and -2 DSM algorithms.

#### FMS Cell to QT Board Assignment Scheme

The FMS cells are assigned to QT boards using a geometrical scheme composed of a large set of simple rectangles. The assignment of FMS cells to the 4 QT8 cards within each QT board has been done using a "striping" scheme, where the stripes run along the length of the rectangles. This scheme is shown in Figure 1.

- All of the FMS cells that connect to the DSM tree are shown in Figure 1.
- The cells contained within a thin solid line are all connected to one QT board.
- Within each QT board the thick solid line marks the locations of clusters that are totally contained by that QT board.

- In 3 of the 4 quadrants the stripes, indicating which QT8 card a cell is assigned to, are shown in light and dark gray.
- In the upper right quadrant the stripes are shown in shades of blue and yellow.
- In this quadrant each QT board has a label from A to J. The 4 stripes in each QT board (representing the 4 QT8 cards) are labeled from 0 to 3. In the rest of this document individual QT8 cards are referred to using these reference numbers, e.g. A(1), E(0), etc....
- Finally, the cells are separated out into 3 groups, indicating which QT board is connected to each of 3 layer-0 DSMS.

The algorithm in the QT boards is split between the QT8 daughter cards and the motherboard. The sum of ADC values from each QT8 card is calculated. In parallel, the cell with the highest ADC value is identified. The user has the option to exclude certain cells from the search for the highest ADC value. This makes it possible to ignore cells that fall on the boundaries as well as dead and noisy cells. The algorithm was written by Chris Perkins and is documented at

http://www.star.bnl.gov/public/trg/TSL/Software/qt\_v5\_8\_doc.pdf



Figure 1: FMS Cell to QT and Layer-0-DSM Assignment Scheme

The output of each QT board, which is sent to the layer 0 DSM boards, contains the following information:

| QT8(0:3) | Sum of the ADC values from each of the 4 QT8 cards | 4 x 5 bits |
|----------|----------------------------------------------------|------------|
| HT       | ADC value from cell with the highest value         | 7 bits     |
| HTID     | ID of cell with the highest ADC value              | 5 bits     |

Within each QT board the numbering scheme used to assign ID values to the 8 channels of each of the four QT8 cards is:

| ID    | QT8 |
|-------|-----|
| 0:7   | 0   |
| 8:15  | 1   |
| 16:23 | 2   |
| 24:31 | 3   |

# <u>Layer 0 DSM Tree Algorithms</u>

In the layer 0 DSM boards, partial clusters are reconstructed by adding together the QT8 sums in various pre-defined groups. A subset of bits from the resulting totals is all that is needed to give the required range and resolution, so the results are truncated, with logic to indicate when an overflow has occurred. Table 1 shows the equations that are used to reconstruct clusters located in any of the cells of the upper-right quadrant of the FMS, i.e. the colored part of Figure 1.

| DSM Board                       | Sum Name | Equations                 |
|---------------------------------|----------|---------------------------|
| Small cell quadrant             | sumA     | A(0) + A(1) + A(2) + A(3) |
|                                 | sumB     | B(0) + B(1) + B(2) + B(3) |
|                                 | sumBC    | B(2) + B(3) + C(0) + C(1) |
|                                 | sumC     | C(0) + C(1) + C(2) + C(3) |
|                                 | sumCD    | C(2) + C(3) + D(0) + D(1) |
|                                 | sumD     | D(0) + D(1) + D(2) + D(3) |
|                                 |          |                           |
| Large cell, upper/lower section | sumE     | E(0) + E(1) + E(2) + E(3) |
|                                 | sumEF    | E(2) + E(3) + F(0) + F(1) |
|                                 | sumF     | F(0) + F(1) + F(2) + F(3) |
|                                 | sumG     | G(0) + G(1) + G(2) + G(3) |
|                                 | sumGH    | G(2) + G(3) + H(0) + H(1) |
|                                 | sumH     | H(0) + H(1) + H(2) + H(3) |
|                                 |          |                           |
| Large cell, side section        | sumI     | I(0) + I(1) + I(2) + I(3) |
|                                 | sumIJ    | I(2) + I(3) + J(0) + J(1) |
|                                 | sumJ     | J(0) + J(1) + J(2) + J(3) |

Table 1: Equations for Cluster Reconstruction in Upper-Right Quadrant of the FMS

In parallel each highest tower (HT) value is compared to two thresholds, and the results for each threshold are OR'ed together.

The DSM hardware imposes a strict limit of 32 bits on the output of each DSM board. The truncated QT8 sums, combined with the HT threshold bits, use all 32 output bits from two of the three DSM boards in each quadrant. This means there are no bits available to pass along individual QT8 sums, or partial sums. As a result there will be no attempt to reconstruct clusters that span the boundaries between layer 0 DSM boards.

There will be 3 slightly different versions of the layer 0 algorithm: one for the DSM board that processes small cell data (QT A-D), a second algorithm for the DSM board that processes the upper/lower section of the large cell array (QT E-H) and a final version for the DSM board that process data from the side of the large cell array (QT I and J). They will operate as follows:

Small-Cell Layer 0 DSM Board: FMS\_FM001

- RBT File: fms\_fm001\_2012\_a.rbt
- Users: FM001, FM002, FM003, FM004
- Input: The QT board connections are reversed from what you might expect:
  - Channels 0/1 = QT Board D
  - Channels 2/3 = QT Board C
  - $\circ$  Channels 4/5 = QT Board B
  - $\circ$  Channels 6/7 = QT Board A

From each board the DSM receives:

- o Bits 0:4 = QT8(0) sum
- $\circ$  Bits 5:9 = QT8(1) sum
- $\circ$  Bits 10:14 = QT8(2) sum
- $\circ$  Bits 15:19 = QT8(3) sum
- $\circ$  Bits 20:26 = HT
- $\circ$  Bits 27:31 = HTID
- LUT: 1-to-1 mapping
- Registers: Two registers for the HT threshold logic that runs in parallel to the cluster finding logic:
  - o R0: FMSsmall-HT-th0 (7 bits)
  - o R1: FMSsmall-HT-th1 (7 bits)
- Step 1: Latch the input data.
- Step 2: Compare each HT value to the thresholds specified in R0 and R1. In parallel, add the QT8 sums in pairs, i.e. A(0) + A(1), A(2) + A(3), etc...
- Step 3: Combine (OR) the HT threshold comparison bits for each threshold separately. Use the pair sums to complete the cluster sums listed in Table 1. Extract the 5 least significant bits from each cluster sum. Set the result to 31 (i,e, binary 11111) if either of the two most significant bits is set.
- Step 4: Latch the output data:
  - $\circ$  Bits 0:4 = sumD
  - $\circ$  Bits 5:9 = sumC
  - $\circ$  Bits 10:14 = sumBC

- $\circ$  Bits 15:19 = sumB
- $\circ$  Bits 20:24 = sumCD
- $\circ$  Bits 25:29 = sumA
- $\circ$  Bit 30 = HT threshold 0
- $\circ$  Bit 31 = HT threshold 1

## Large-Cell Layer 0 DSM Board: FMS\_FM005 (Upper/Lower section of the array)

- RBT File: fms\_fm005\_2011\_a.rbt
- Users: FM005, FM007, FM009, FM011
- Input: The QT board connections are reversed from what you might expect:
  - Channels 0/1 = QT Board H
  - Channels 2/3 = QT Board G
  - $\circ$  Channels 4/5 = QT Board F
  - Channels 6/7 = QT Board E

# From each board the DSM receives:

- $\circ$  Bits 0:4 = QT8(0) sum
- o Bits 5:9 = QT8(1) sum
- $\circ$  Bits 10:14 = QT8(2) sum
- $\circ$  Bits 15:19 = QT8(3) sum
- $\circ$  Bits 20:26 = HT
- o Bits 27:31 = HTID
- LUT: 1-to-1 mapping
- Registers: Two registers for the HT threshold logic that runs in parallel to the cluster finding logic:
  - o R0: FMSlarge-HT-th0 (7 bits)
  - o R1: FMSlarge-HT-th1 (7 bits)
- Step 1: Latch the input data.
- Step 2: Compare each HT value to the thresholds specified in R0 and R1. In parallel, add the QT8 sums in pairs, i.e. E(0) + E(1), E(2) + E(3), etc...
- Step 3: Combine (OR) the HT threshold comparison bits for each threshold separately. Use the pair sums to complete the cluster sums listed in Table 1. Extract the 5 least significant bits from each cluster sum. Set the result to 31 (i,e, binary 11111) if either of the two most significant bits is set.
- Step 4: Latch the output data:
  - $\circ$  Bits 0:4 = sumH
  - $\circ$  Bits 5:9 = sumGH
  - $\circ$  Bits 10:14 = sumG
  - $\circ$  Bits 15:19 = sumF
  - o Bits 20:24 = sumEF
  - $\circ$  Bits 25:29 = sumE
  - $\circ$  Bit 30 = HT threshold 0
  - $\circ$  Bit 31 = HT threshold 1

#### Large-Cell Layer 0 DSM Board: FMS FM006 (Side section of the array)

- RBT File: fms\_fm006\_2011\_a.rbt
- Users: FM006, FM008, FM010, FM012

- Input: The QT board connections are reversed from what you might expect:
  - Channels 0/1 = QT Board J
  - Channels 2/3 = OT Board I
  - $\circ$  Channels 4/5 =Unused
  - $\circ$  Channels 6/7 = Unused

From each board the DSM receives:

- $\circ$  Bits 0:4 = QT8(0) sum
- o Bits 5:9 = QT8(1) sum
- $\circ$  Bits 10:14 = QT8(2) sum
- o Bits 15:19 = QT8(3) sum
- $\circ$  Bits 20:26 = HT
- $\circ$  Bits 27:31 = HTID
- LUT: 1-to-1 mapping
- Registers: Two registers for the HT threshold logic that runs in parallel to the cluster finding logic:
  - o R0: FMSlarge-HT-th0 (7 bits)
  - o R1: FMSlarge-HT-th1 (7 bits)
- Step 1: Latch the input data.
- Step 2: Compare each HT value to the thresholds specified in R0 and R1. In parallel, add the QT8 sums in pairs, i.e. I(0) + I(1), I(2) + I(3), etc...
- Step 3: Combine (OR) the HT threshold comparison bits for each threshold separately. Use the pair sums to complete the cluster sums listed in Table 1. Extract the 5 least significant bits from each cluster sum. Set the result to 31 (i,e, binary 11111) if either of the two most significant bits is set.
- Step 4: Latch the output data:
  - $\circ$  Bits 0:14 = Unused
  - $\circ$  Bits 15:19 = sumJ
  - $\circ$  Bits 20:24 = sumIJ
  - $\circ$  Bits 25:29 = sumI
  - $\circ$  Bit 30 = HT threshold 0
  - o Bit 31 = HT threshold 1

# Layer 1 DSM Tree Configuration and Algorithm

From Figure 1 it can be seen that there are 3 types of layer 0 DSM board: small cell quadrant, large cell upper/lower section and large cell side section. There are 4 layer 0 DSM boards of each type, one in each of four quadrants. This makes 12 layer 0 DSM boards in total. The connections from the layer 0 DSM boards to the layer 1 DSM boards have been made as simple and as tightly packed as possible. The 4 boards covering the small cells all connect to one layer 1 DSM board: FM101. The 4 boards covering the South side of the large cell array connect to a second layer 1 DSM board (FM102), and the 4 boards covering the North side of the array connect to the third and final layer 1 DSM board (FM103). This is shown in Figure 2.

For 2012 there will be a significant difference between the layer 1 algorithm for the small cell DSM boards, and the algorithms for the large cells. The large-cell layer 1 algorithms

will apply three thresholds to each cluster sum and OR the results for each of the three thresholds separately. In addition, each large-cell layer 1 DSM will calculate a total energy sum for each of the three over-lapping quadrants that it covers: top, side and bottom of the array. The results will be truncated to 5 bits, with logic to indicate when an overflow has occurred. In parallel the HT threshold bits will be OR'ed together.

The small-cell layer 1 DSM covers the entire inner part of the FMS array, so the layer-1 algorithm needs to calculate the energy sum from six overlapping patches. If the results are truncated to 5 bits, this still leaves 30 bits of energy sum output. Each DSM can only drive 32 output bits, so there is not enough room to simultaneously drive two HT bits, three cluster sum threshold bits and 30 bits of energy sums. So, in the small cell layer-1 DSM, the number of cluster thresholds will be reduced from three to two. Also, since the HT bits are not going to be used during normal data taking, the logic will contain two modes. In data-taking mode the HT bits will be dropped and the output will contain just energy sums and cluster threshold bits. In debug mode one of the six energy sums will be dropped and replaced with the HT bits. A register will allow the user to determine which mode is selected.



Figure 2: DSM Layer 0 to Layer 1 Assignment Scheme

The layer 1 DSM algorithms will therefore perform the following steps:

#### Small-Cell Layer 1 DSM Board: FMS\_FM101

- RBT File: fms\_fm101\_2012\_a.rbt
- Users: FM101
- Input:
  - $\circ$  Channels 0/1 = FM001, South-Top (ST)
  - o Channels 2/3 = FM002, South-Bottom (SB)
  - Channels 4/5 = FM003, North-Top (NT)
  - o Channels 6/7 = FM004, North-Bottom (NB)

#### From each board the DSM receives:

- $\circ$  Bits 0:4 = sumD
- $\circ$  Bits 5:9 = sumC
- $\circ$  Bits 10:14 = sumBC
- $\circ$  Bits 15:19 = sumB
- $\circ$  Bits 20:24 = sumAB
- $\circ$  Bits 25:29 = sumA
- $\circ$  Bit 30 = HT threshold 0
- $\circ$  Bit 31 = HT threshold 1
- LUT: 1-to-1 mapping
- Registers: Two 5-bit registers for applying thresholds to the cluster sums, and one 1-bit mode switch:
  - o R0: FMSsmall-cluster-th0
  - o R1: FMSsmall-cluster-th1
  - o R2: FMSsmall-layer1-mode: 0 = Data taking, 1 = Debug
- Step 1: Latch the input data.
- Step 2: Combine (OR) the HT threshold bits from all 4 quadrants.

Compare each of the 24 input 5-bit sums to each of the two cluster thresholds.

For each quadrant, make the following two sums:

• Step 3: Combine (OR) the cluster threshold bits.

Add together the pair sums to complete the quadrant sums for each quadrant:

$$(sumA + sumB) + (sumC + sumD)$$

Also add together the relevant pairs to create the quadrant sums for the two overlapping jet patches, e.g.:

$$South = ST(sumC + sumD) + SB(sumC + sumD)$$

Extract the 5 least significant bits from each quadrant sum. Set the result to 31 (i.e., binary 11111) if the most significant bit is set.

Use R2 to select either the HT bits (R2 = 1) or the North sum (R2 = 0) for output.

• Step 4: Latch the output data:

R2: FMSsmall-layer1-mode = 0

- $\circ$  Bits 0:4 = South-Top (ST) quadrant sum
- $\circ$  Bits 5:9 = South (S) quadrant sum
- o Bits 10:14 = South-Bottom (SB) quadrant sum
- o Bits 15:19 = North-Top (NT) quadrant sum

- $\circ$  Bits 20:24 = North (N) quadrant sum
- o Bits 25:29 = North-Bottom (NB) quadrant sum
- o Bits 30:31 = Cluster threshold bits from full small cell array

# R2: FMSsmall-layer1-mode = 1

- o Bits 0:4 = South-Top (ST) quadrant sum
- $\circ$  Bits 5:9 = South (S) quadrant sum
- o Bits 10:14 = South-Bottom (SB) quadrant sum
- o Bits 15:19 = North-Top (NT) quadrant sum
- O Bits 20:21 = HT threshold bits
- $\circ$  Bits 22:24 = Unused
- O Bits 25:29 = North (NB) quadrant sum
- o Bits 30:31 = Cluster threshold bits from full small cell array

#### Large-Cell Layer 1 DSM Board: FMS\_FM102

- RBT File: fms\_fm102\_2012\_a.rbt
- Users: FM102 (South), FM103 (North)
- Input:
  - $\circ$  Channels 0/1 = Top (FM005 and FM009)
  - Channels 2/3 = Upper-Side (FM006 and FM010)
  - $\circ$  Channels 4/5 = Bottom (FM007 and FM011)
  - Channels 6/7 = Lower-Side (FM008 and FM012)

# From the Top and Bottom boards the DSM receives:

- $\circ$  Bits 0:4 = sumH
- $\circ$  Bits 5:9 = sumGH
- $\circ$  Bits 10:14 = sumG
- $\circ$  Bits 15:19 = sumF
- o Bits 20:24 = sumEF
- $\circ$  Bits 25:29 = sumE
- $\circ$  Bit 30 = HT threshold 0
- $\circ$  Bit 31 = HT threshold 1

#### From the Side boards the DSM receives:

- $\circ$  Bits 0:14 = Unused
- $\circ$  Bits 15:19 = sumJ
- $\circ$  Bits 20:24 = sumIJ
- $\circ$  Bits 25:29 = sumI
- $\circ$  Bit 30 = HT threshold 0
- $\circ$  Bit 31 = HT threshold 1
- LUT: 1-to-1 mapping
- Registers: Three 5-bit registers for applying thresholds to the cluster sums:
  - o R0: FMSlarge-cluster-th0
  - o R1: FMSlarge-cluster-th1
  - o R2: FMSlarge-cluster-th2
- Step 1: Latch the input data.
- Step 2: Combine (OR) the HT threshold bits for the upper quadrant, and separately for the lower quadrant.

Compare each of the 18 input 5-bit sums to each of the three cluster thresholds. For each quadrant, make the following two sums:

sumE+sumF+sumG and sumH+sumI+sumJ

• Step 3: Combine (OR) the HT threshold bits from the upper and lower quadrants. Combine (OR) the cluster threshold bits.

Add together the triple sums to complete the quadrant sums for each quadrant: (sumE+sumF+sumG) + (sumH+sumI+sumJ)

Also add together the relevant triple sums to complete the quadrant sums for the two overlapping jet patches:

Side = Top(sumH+sumI+sumJ) + Bottom(sumH+sumI+sumJ)

Extract the 5 least significant bits from each quadrant sum. Set the result to 31 (i,e, binary 11111) if the most significant bit is set.

- Step 4: Latch the output data:
  - $\circ$  Bits 0:4 = Top quadrant sum
  - O Bits 5:9 = Side quadrant sum
  - O Bits 10:14 = Bottom quadrant sum
  - o Bits 15:23 = Unused
  - O Bits 24:26 = Cluster threshold bits
  - o Bits 28:27 = HT threshold bits

#### FPD-East QT Algorithm

In parallel with the FMS, the FPD-East calorimeter (FPE) and its associated shower maximum detector (FPE-SMD) will also be taking data. The calorimeter electronics chain involves 4 QT boards passing data to a layer 1 DSM board, which then sends its output to a layer 2 DSM board that is shared with the FMS. The QT board algorithm adds all 32 12-bit ADC values to produce a 17-bit sum. The user has the option, through the use of a register-settable mask, to exclude certain channels from the sum. This makes it possible to ignore dead or noisy cells. A more detailed description has been provided by Chris Perkins at <a href="http://www.star.bnl.gov/public/trg/TSL/Software/qt\_v5\_7\_doc.pdf">http://www.star.bnl.gov/public/trg/TSL/Software/qt\_v5\_7\_doc.pdf</a> In addition there are 6 QT boards that just record data from the FPD-SMD detector. Those QT boards do not pass any data on to the DSM system, so they have no algorithm.

#### FPD-East Layer 1 DSM Algorithm

The layer 1 algorithm for FPD-East will combine the 4 input sums from the 4 QT boards to make two 18-bit module sums. Each of those sums will be compared to a threshold, and the threshold bits will be passed on to layer 2. The details of the FPD-East layer 1 DSM algorithm are as follows:

FPD-East Layer 1 DSM Board: MIX\_FE101

- RBT File: mix\_fe101\_2009\_a.rbt
- Users: FE101
- Input:
  - $\circ$  Channels 0/1 = Section 1 (FEQ-QT1)
  - $\circ$  Channels 2/3 = Section 2 (FEQ-QT2)

- $\circ$  Channels 4/5 = Section 3 (FEQ-QT3)
- $\circ$  Channels 6/7 = Section 4 (FEQ-QT4)

From each board the DSM receives:

- o Bits 0:16 = Sum of 32 12-bit ADC values
- LUT: 1-to-1 mapping
- Registers: Two registers that are combined to make one 18-bit threshold value.
  NOTE: the maximum size of any register is 16 bits, which is too small for an 18-bit value.
  - o R0: FPE-threshold-12LSB
  - o R1: FPE-threshold-6MSB
- Step 1: Latch the input data.
- Step 2: Add the 17-bit input sums from QT1 and QT2 to produce the 18-bit sum for module 1. Add the 17-bit input sums from QT3 and QT4 to produce the 18-bit sum for module 2.
- Step 3: Compare each of the two module sums to the 18-bit threshold value formed by concatenating the values specified in R0 and R1.
- Step 4: Latch the output data:
  - $\circ$  Bit 0 = Threshold bit from module 1
  - o Bit 1 = Threshold bit from module 2

#### Layer 2 DSM Algorithm

The layer 2 DSM board will receive data from the FMS small and large cell layer 1 DSMS and the FPE layer 1 DSM. The algorithm will combine the HT threshold data to give one set of HT information covering the full array. It will combine the cluster threshold data covering the large cell parts of the array, but keep that information separate from the small cell data. In parallel, the sums from the small and large cells will be combined to get six over-lapping quadrant sums, known as jet patches. Those jet patches will be compared to three thresholds, and the threshold bits will be combined (OR). In addition, various combinations of quadrants with the first cluster threshold bit set will be counted. This will provide a way to trigger on multi-cluster events. The two FPE threshold bits will just be combined (OR) together.

A complication is introduced in 2012 because one set of input bits from the small-cell layer-1 DSM has two possible definitions: HT information or energy sum information. A register will be added to the layer-2 DSM to deal with these two situations:

- In data-taking mode the incoming bits will contain energy sum information. In that case the layer-2 algorithm will just combine the HT bits from the large-cell layer-1 DSM boards and ignore the small-cell information.
- In debug mode the incoming bits will contain HT information, and not the energy sum. In this case the layer-2 algorithm will include the small-cell HT bits in the combination. Since the energy sum for the North jet patch will be missing, that patch will be excluded from the jet patch logic.

In addition, for triggering purposes, STAR wants two output bits that are combinations (OR) of multiple FMS and FPE bits. These combined output bits will be controlled using

new registers that will allow the user to switch each component on or off according to their needs. Therefore, the layer 2 algorithm will operate as follows:

- RBT File: 11\_fp201\_2012\_b.rbt
- Users: FP201
- Input:
  - o Channels 0/1 = FM101, FMS Small cells
  - o Channels 2/3 = FM102, FMS Large cells, South side
  - o Channels 4/5 = FM103, FMS Large cells, North side
  - Channel 6 = Unused
  - o Channel 7 = FE101, FPE

# From the FMS small cell DSM the input is:

- $\circ$  Bits 0:4 = South-Top (ST) quadrant sum
- $\circ$  Bits 5:9 = South (S) quadrant sum
- o Bits 10:14 = South-Bottom (SB) quadrant sum
- o Bits 15:19 = North-Top (NT) quadrant sum
- o Either:
  - Bits 20:24 = North (N) quadrant sum

#### Or:

- Bits 20:21 = HT threshold bits
- Bits 22:24 = Unused
- o Bits 25:29 = North-Bottom (NB) quadrant sum
- o Bits 30:31 = Cluster threshold bits from full small cell array

# From the FMS large cell DSMs the input is:

- $\circ$  Bits 0:4 = Top quadrant sum
- O Bits 5:9 = Side quadrant sum
- O Bits 10:14 = Bottom quadrant sum
- $\circ$  Bits 15:23 = Unused
- o Bits 24:26 = Cluster threshold bits
- o Bits 27:28 = HT threshold bits

#### From the FPE DSM the input is:

- $\circ$  Bit 0 = FPE module 1 threshold bit
- O Bit 1 = FPE module 2 threshold bit
- LUT: 1-to-1 mapping
- Registers: Three 6-bit registers for applying thresholds to the jet patches, as well as a mode switch and two output bit enable registers.
  - o R0: FMS-JP0
  - o R1: FMS-JP1
  - o R2: FMS-JP2
  - o R3: FMS-layer2-mode: 0 = Data Taking, 1 = Debug
  - o R4: FMS-combo1-enable
    - Bit 0 = FmsSml-Cluster-th0; 0 = Disabled, 1 = Enabled
    - Bit 1 = FmsSml-Cluster-th1
    - Bit 2 = FmsLrg-Cluster-th0
    - Bit 3 = FmsLrg-Cluster-th1
    - Bit 4 = FmsLrg-Cluster-th2

- Bit 5 = Fms-JP-th0
- Bit 6 = Fms-JP-th1
- Bit 7 = Fms-JP-th2
- Bit 8 = Fms-dijet
- Bit 9 = FPE
- o R5: FMS-combo2-enable
  - Same bit definitions as R4
- Step 1: Latch the input data.
- Step 2: Combine (OR) the two FPE bits.

If the algorithm is in debug mode (R3 = 1) then delay the HT bits from the small cell array to the  $3^{rd}$  step. Otherwise (R3 = 0), just zero them out.

Combine (OR) the HT bits from the North and South sides of the large cell array. Delay the cluster bits from the FMS small cell array to the 3<sup>rd</sup> step.

Combine (OR) the cluster bits from the two sides of the large cell array.

Make the six overlapping jet patches by adding together the small and large cell sums for each quadrant, i.e.:

- JP-ST = ST-small + ST-large
- $\circ$  JP-S = S-small + S-large
- JP-SB = SB-small + SB-large
- o Same for JP-NT, JP-N and JP-NB
- NOTE: Of these 6 jet patches JP-S overlaps with JP-ST and JP-SB, while JP-N overlaps with JP-NT and JP-NB
- Step 3: Delay the FPE bit to the 4<sup>th</sup> step.

Combine (OR) the HT bits from the small and large cells.

Delay the small and large cell cluster bits to the 4<sup>th</sup> step.

Compare each of the six jet patches created at Step 2 to the three thresholds. If the algorithm is in data taking mode (R3 = 0) then combine (OR) the results from all six jet patches for each threshold. Otherwise (R3 = 1) drop the North jet patch from the OR and just combine the other five patches.

Count how many of the non-overlapping patches (JP-ST, JP-SB, JP-NT and JP-NB) exceed the JP0 threshold, and set the dijet bit if that number is greater than 1. In addition, look for the following combinations of overlapping patches exceeding the JP0 threshold:

- o JP-N and JP-ST
- o JP-N and JP-S
- o JP-N and JP-SB
- o JP-S and JP-NT
- JP-S and JP-NB

Set the dijet bit if any of these additional combinations is satisfied. If the algorithm is in debug mode (R3 = 1) then the three combinations involving JP-N are excluded.

Finally, make the two combined output bits by OR'ing together all non-HT related output bits, using the masks in R4 and R5 to turn each bit on/off in the mask:

 $\begin{array}{cccc} \bullet & \text{Combo bit 1} = (FmsSml\text{-}Cluster\text{-}th0 \ and \ R4(0)) \ or \\ & & \dots \\ & & (FPE \ and \ R4(9)) \\ \bullet & \text{Combo bit 2} = (FmsSml\text{-}Cluster\text{-}th0 \ and \ R5(0)) \ or \\ & & \dots \\ & & (FPE \ and \ R5(9)) \end{array}$ 

• Step 4: Latch the output data. The output data format is shown in Table 4. In parallel, send a copy of this set of bits to the scaler system.

Table 4: Output of Layer 2 FPD/FMS DSM Board

| Bit    | Name               | Description                            |
|--------|--------------------|----------------------------------------|
| Bit 0  | Fms-HT-th0         | FMS HT threshold-0 bit                 |
| Bit 1  | Fms-HT-th1         | FMS HT threshold-1 bit                 |
| Bit 2  | FmsSml-Cluster-th0 | FMS small-cell cluster threshold-0 bit |
| Bit 3  | FmsSml-Cluster-th1 | FMS small-cell cluster threshold-1 bit |
| Bit 4  | Unused             | Unused                                 |
| Bit 5  | FmsLrg-Cluster-th0 | FMS large-cell cluster threshold-0 bit |
| Bit 6  | FmsLrg-Cluster-th1 | FMS large-cell cluster threshold-1 bit |
| Bit 7  | FmsLrg-Cluster-th2 | FMS large-cell cluster threshold-2 bit |
| Bit 8  | Fms-JP-th0         | FMS Jet Patch threshold-0 bit          |
| Bit 9  | Fms-JP-th1         | FMS Jet Patch threshold-1 bit          |
| Bit 10 | Fms-JP-th2         | FMS Jet Patch threshold-2 bit          |
| Bit 11 | Fms-dijet          | FMS dijet bit                          |
| Bit 12 | FMS-FPE-combo1     | FMS-FPE Combined bit                   |
| Bit 13 | FMS-FPE-combo2     | FMS-FPE Combined bit                   |
| Bit 14 | FPE                | FPE trigger bit                        |
| Bit 15 | Unused             | Unused                                 |