

# **Checkpointing SystemC Models**

Jakob Engblom, Virtutech

Màrius Montón and Mark Burton, GreenSocs



## WHAT IS CHECKPOINTING?

2 2009-09-23

FDL 2009 - Checkpointing SystemC Models



## Checkpointing

- ▶ The ability to run a simulation to some point
- ▶ Save the simulation at that point
- ▶ Quit the simulation
- ▶ Start a new simulation, and pick up from the checkpoint
- Continuing to simulate at the exact point in simulation time where we left off
- With the complete simulation state
- ► Across model version
- ► Across hosts
- ► Across simulator versions

Also see http://www.virtutech.com/whitepapers/simics\_checkpointing.html

## Checkpointing Operations



## Implementing Checkpointing

#### ► Models explicitly expose their state

- Explicit operation to convert from internal state used during simulation to external state stored
- Explicit operation to convert from stored state to internal state
- ▶ The checkpointed state should basically be the architectural state of the hardware
- In principle, independent of the model implementation
- Useful at any level of abstraction
- Cannot avoid some simulationspecific artefacts, in practice

#### OBJECT argo0.soc.uart[0] TYPE NS16550 { queue: argo0 cpu0 build id: 0x9cb irq\_dev: (argo0\_pic, "internal interrupts") recorder: argo0\_recorder0 link: NII console: argo0\_con0 rcvr\_fifo: () rbr: 0 rbr\_busy: 0 interrunt requests: 0 interrupt\_pin: 0 fcr: 129 Isr: 96 msr: 48 dl: 0x6b7 waiting\_for\_tx: 0 waiting\_for\_tx\_fifo: 1 This is in Virtutech Simics, in a native Simics model, but it shows the principle. The implementation language does not matter.

5 2009-09-23 FDL 2009 - Checkpointing SystemC Models



## **Examples of Checkpointing Use Cases**

#### ► Save your work

- Just like "save" in a word processor

#### ► Avoid repetitive simulations

- Immediately go to a booted OS. configured network fabric, etc.

#### ▶ Communicate system state

- Send checkpoint from test dept to software development dept
- Includes hardware and software, trivial to reproduce bugs

#### ▶ Communicate model bugs

- Give model developers a test case. test that model works when updated

#### ▶ Parallelizing simulation work

 Start many simulation from the same setup state, vary local parameters

#### ► Change level of abstraction

- Use fast TLM models to setup system state, store to checkpoint
- Open in a detailed simulator
- Since we store the architectural state, this is fairly easy operation

#### ► Archive target system setups

 In particular, complex software setups

> Checkpointing is totally addictive. Once you have seen it work, you never want to do without it again

6 2009-09-23

FDL 2009 - Checkpointing SystemC Models



## Theoretically Alternative Implementations

|               | Use standard VM snapshotting system                                                                                                                                             | Dump simulation process to disk                                                                                                                                                                                                                                                                                              |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| What          | Store a VMWare (etc.) snapshot of a complete workstation session                                                                                                                | Store the contents of the Simics process' memory to disk, bring it back up later                                                                                                                                                                                                                                             |
|               | Does save any and all state in the simulation. No need to change models to checkpoint.                                                                                          | Smaller than VM snapshot. Does save any model state with no need to change models.                                                                                                                                                                                                                                           |
| Disadvantages | Very large (many GBs) Very slow to take a snapshot Does not support updating models and retrying from a checkpoint Not portable across hosts Not portable across model versions | Quite large (100s of MB) Does not support updating models and retrying from a checkpoint Not portable across hosts Not portable across model versions We tried this once in Simics, and it just fell apart in practice.  See also: <a href="http://jakob.engbloms.se/archives/817">http://jakob.engbloms.se/archives/817</a> |

## CHECKPOINTING SYSTEMC

Using Simics as the infrastructure







## SystemC in Simics with Checkpointing



## Saving Model State in SystemC Models

- ▶ Requires model to explicitly define the state
- Requires models to accept an update to their state after they have initialized (i.e., post-elaboration)
- SystemC bridge creates the complete simulation model setup
- SystemC bridge then updates the SystemC time and event lists from the save
- In a separate step, goes through parameters and changes values in model
- This state update happens post-elaboration in SystemC terms
- Would be nicer to do pre-elaboration, but that requires redesiging SystemC
- ▶ Requires model to adhere to coding guidelines
- More later on this

10 2009-09-23

FDI 2009 - Checknointing SystemC Models



## Marking State in SystemC Models

#### ▶ Using GreenSocs GreenConfig

- Configuration library for SystemC
- Declare "parameters" in SystemC code
- Parameters behave like regular variables in the code
- Parameters have back-door access to retrieve and change their value
- ▶ Entire SystemC model state exported to a single Simics attribute
- Using GreenConfig to/from string ability
- ► Assumes SystemC model setup is constant from run to run, not saved in checkpoint

#### Code Example

```
// From timer_greencheckpoint/timer.h
// state: programming registers
// state. programming register_control; // bit 0 is IE
gs::gs_param<gs_uint32 > register_status; // bit 0 is OC
gs::gs_param<gs_uint32 > register_bell;
gs::gs_param<gs_uint32 > register_countdown
// state: interrupt high or low?
gs::gs_param<bool> interrupt_status;
```

#### **Exported to Simics Attribute**

```
simics> tgc0->gs_all_param_value
"timer_greencheckpoint.interrupt_status=0; timer_gree
ncheckpoint.register_bell=1; timer_greencheckpoint.re
gi ster_control =1; ti mer_greencheckpoi nt. regi ster_coun
tdown=100000; timer_greencheckpoint.register_status=0
```

http://www.greensocs.com/en/projects/GreenControl/GreenConfig



## **Demo Timer Code Snippets**

## **Memory Operation Decode**

```
int timer_greencheckpoint::IPmodel (accessHandle t)
 data.set(t->getMData())
 uint32_t op_addr = t->getMAddr();
if (t->qetMCmd()==Generic_MCMD_RD){
     // Read command incoming!
    switch(op_addr) {
      // Countdown -- normal read semantics
      case countdown_offset:
(*(gs_ui nt32*)data.getPointer()) =
          regi ster_countdown
} else if (t->getMCmd()==Generic_MCMD_WR) {
    switch(op addr) {
      case control_offset
         if(1 ==(value & 0x01)) {
// Interrupts enabled!
            register_control = 1;
            register_control = 0;
            // lower any interrupt pending if(Interrupt_status == true) {
                Interrupt_status = false;
```

#### Setting up Timer Event

```
// Write to countdown register
  case countdown_offset:
    // 1. If any old timer was still pending, cancel it:
    if (register_countdown != 0) {
      timer_event.cancel()
   // 2. Set new value
   register_countdown = value;
   // 3. Check if we are beginning a count-down.
  If(register_countdown != 0) {
    // Set register flags:
register_status = 0; // not complete yet
   // Post event for delayed work
   timer_event.notify(sc_time(register_countdown, SC_US))
```

## **Limitations: SystemC Constructs and Checkpointing**

#### **▶** Checkpointable

- SC METHOD
- sc event

13 2009-09-23

- Automatically checkpointed
- sc\_int, sc\_uint, etc.
  - Just data types
- Templated using GreenConfig
- Basically, properly written efficient TLM models can be checkpointed with ease
- Checkpointing usually infeasible for cycle-detailed models: too much intricate state to untangle and set

#### ▶ Not checkpointable

- SC THREAD, SC CTHREAD
- State on the stack and in program counter, cannot be retrieved and set
- Ties checkpoint to implementation. which is a complete no-no
- wait()
- Only meaningful with threads
- sc mutex, sc semaphore, sc buffer
- Only meaningful with threads
- State cannot be accessed
- sc signal, sc fifo
- State hidden inside kernel, but that might be fixed
- Not very TLM-friendly

FDL 2009 - Checkpointing SystemC Models



### **Limitations: Model Coding Guidelines**

#### ▶ Workaround for limitations on sc signal and sc fifo:

- Use a checkpointed variable to mirror signal state
- Drive the signal value from the variable value
- sc signal just for value movement

#### Workaround example

```
sc_signal intr;
gs_param<bool > interrupt_status
// lower any interrupt pending
if(interrupt_status == true)
  interrupt_status = false
  cout << "(SystemC) Also lowered interrupt line"
```

#### ▶ Time handling:

- Use timed events to drive simulation
- Convert continuous wait()-driven code to event-driven code

#### ► Value changes

- Model has to accept value changes at any point in time, and still function
- In general, requires callbacks on parameter changes

14 2009-09-23

FDL 2009 - Checkpointing SystemC Models



## **Getting to Kernel State**

#### ► OSCI SystemC kernel not really friendly to inspection and checkpointing

- No way to non-intrusively extract and set the queue of events in the kernel
- Note that checkpointing has to be nondestructive: the simulation should continue in the current simulation
- No way to extract and set the state of signals, fifos, and other channels

#### ▶ Solution:

- Modify the kernel source code
- Some "friend" declarations to get to hidden state in the C++ type system
- sc\_event.h:
- sc\_event, sc\_event\_timed friend with our checkpointing handling class
- sc\_pq.h:
- Added function to get the process queue without changing it

### **Test Setup**





#### How it works









#### **Future Work**

- ▶ Extend checkpointing more parts of SystemC library
- ▶ Use forthcoming SystemC configuration libraries
- OSCI CCI WG is producing something quite useful
- ▶ Lobby for SystemC improvements
- Concept of explicit device state as opposed to implementation state
- Abolish unnecessary concept of *elaboration* and simulation *phases*
- Outlaw threads from SystemC

21 2009-09-23

FDL 2009 - Checkpointing SystemC Models



FDL 2009 - Checkpointing SystemC Models



## 22 2009-09-23

## **Incremental Disk Images**

THANK YOU!

#### ▶ Simics "image" class:

- Always 64-bit references
- Use of memory far larger than host memory
- Lazy allocation of host memory
- Optimized swapping to disk
- Backing store for RAM, FLASH, ROM, disks, any other form of bulk storage

#### ▶ Simics tracks changes to images

- Only changes and memory areas actually in use are stored in checkpoints
- Changes since last checkpoint (or start of system)

#### ► CRAFF file format

- Compressed Random Access File Format, Virtutech-designed
- Use "craff" utility in Simics to convert to other formats



Initial checkpoint of a booted system



After loading some software on it





**BACKUPS** 

#### **Reverse execution in Simics**

- ▶ Take periodic checkpoints of system state as we execute
- ▶ To go back to a point in time
- Go back to the closest checkpoint and execute forward



## Why not Threads?

#### ▶ State in inaccessible places

- Program counter (where in the thread it is waiting for activity to happen)
- Stack pointer register
- Processor registers (local variables)
- Program stack (stack-based variables)
- Note that other object-oriented "serialization" solutions like boost::serialize and various Java libraries all just save object state and not thread state

#### ▶ Recreating such state is even harder than accessing it

- Need to setup a valid call-stack
- Setup processor registers, program counter, stack pointer

#### ► Any change to program will change the layout

- Different program counter for the same statement
- Different register allocation
- Different stack layout for function

#### ▶ Even if no variables are "important"

- Still need to at minimum to force threads to the right wait() spots
- Which is essentially as difficult
- You cannot avoid this, as where threads wait() affect what is going to happen in the model

virtutech

26 2009-09-23

FDL 2009 - Checkpointing SystemC Models

