

# SystemC

Aleksandar Milenkovic The University of Alabama in Huntsville Email: milenka@ece.uah.edu



#### **Outline**

- Introduction
- Data Types
- Modeling Combinational Logic
- Modeling Synchronous Logic
- Miscellaneous Logic
- Modeling Examples



© A. Milenkovic

UAH















### **Moore Machine Example**

```
// file moore.cpp
#include "moore.h"

void moore:prc_moore() {
    if(reset)
    moore_st = s0;
    else
    switch(moore_st) {
        case s0: z=1; moore_st = a ? s0 : s2; break;
        case s1: z=0; moore_st = a ? s0 : s2; break;
        case s2: z=0; moore_st = a ? s2 : s3; break;
        case s3: z=1; moore_st = a ? s1 : s3; break;
    }
}
```



© A. Milenkovic

10/4 UAH



#### **Outline**

- Introduction
- Data Types
- Modeling Combinational Logic
- Modeling Synchronous Logic
- Miscellaneous Logic
- Modeling Examples
- Writing Testbenches



© A. Milenkovic

11/4 UAH



# Why Testbenches

- Testbench: a model used to exercise and verify the correctness of a DUT (designunder-test)
- Testbenches
  - Generate stimulus for simulation
  - Apply the stimulus to the DUT
  - Collect outputs and compare with the expected results



© A. Milenkovio

12/x UAH















# sc\_time\_stamp, sc\_simulation\_time

// returns current simulation time cout << "Current time is " << sc\_time\_stamp() << endl

/// returns an integer value of type double in terms of
// default time unit
double ctime = sc\_simulation\_time();



© A. Milenkovic





# sc\_cycle, sc\_initialize

// initialize simulation kernel
sc\_initialize();

// executes all the processes ready to run
// (could take a number of deltas) until no more are ready
// advance simulation time to 10 microseconds



© A. Milenkovic





#### sc\_time

// specifies time value
sc\_time t1(100, SC\_NS); // value of 100 ns

units: SC\_FS, SC\_PS, SC\_NS, SC\_US, SC\_MS, SC\_SEC default time resolution is 1ps to set time resolution to 100 pico seconds time\_resolution(100, SC\_PS)



© A. Milenkovic

21/x **UAH** 

```
Arbitrary Waveform Generation

// file: wave.h
#include "systemc.h"
SC_MONULE(wave) {
    sc_out<bool> sig_out;
    void prc_wave();
    SC_CTOR(wave) {
        SC_THREAD(prc_wave);
    }
}

CASA

OA Milenkovic

Arbitrary Waveform Generation

// file: wave.cpp
#include "wave.h"
void wave.h"
void wave.h"
void wave:prc_wave() {
    sig_out = 0;
    wait(5, SC_NS);
    sig_out = 0;
    wait(2, SC_NS);
    sig_out = 0;
    wait(8, SC_NS);
    sig_out = 1;
    wait(8, SC_NS);
    sig_out = 0;
}
```







# **Reading Stimuli from Files**

```
// read_vectors.h
#include <fstream.h>
#include <fstream.h>
#include *systemc.h"
#include *systemc.h"
#include *usz_define.h"

SC_MODULE(read_vectors) {
    sc_incbool> rd_clk;
    sc_out<sc_uint<SEL_WIDTH> rd_sel_op;
    sc_out<sc_uint<SEL_WIDTH> rd_fin, rd_rightin;
    sc_out<sc_uint<WIDTH> rd_datain, rd_usr_out;
    void prc_read_vectors();
    ifstream infile;
```



© A. Milenkovic

25/x UAH



#### **Reading Stimuli from Files**

```
SC_CTOR(read_vectors) {
    SC_METHOD(prc_read_vectors);
    sensitive_neg << rd_clk;
    infile.open('usr.in");
    if((infile) {
        cout < "**EEROR: Unable to open input file, usr.in " << endl;
        sc_stop();
    }
}</pre>
```



© A. Milenkovic

26/x UAH

