# EV3-OSEK

1.0

Generated by Doxygen 1.8.10

Sat May 28 2016 15:22:22

# **Contents**

# Chapter 1

# **Data Structure Index**

# 1.1 Data Structures

Here are the data structures with brief descriptions:

| button_into                                                                           |    |
|---------------------------------------------------------------------------------------|----|
| This struct contains the information required to read a buttons state                 | ?? |
| ecapContext                                                                           | ?? |
| I2C_PIN                                                                               |    |
| This struct represents a GPIO pin used for I2C communication                          | ?? |
| I2C_PORT                                                                              |    |
| This struct represents an I2C port                                                    | ?? |
| led_info                                                                              |    |
| This struct stores information about one LED which is controlled by 2 GPIO pins       | ?? |
| motor_data_struct                                                                     |    |
| Contains the information about wheel revolution, given speed and brake mode of motors | ?? |
| motor_port_info                                                                       |    |
| Contains the gpio pins of output and input pins                                       | ?? |
| pin_info                                                                              |    |
| This struct represents 1 GPIO pin                                                     | ?? |
| sensor_port_info                                                                      |    |
| This struct combines information about a sensor port of the EV3                       | ?? |
|                                                                                       |    |

Data Structure Index

# **Chapter 2**

# File Index

# 2.1 File List

Here is a list of all documented files with brief descriptions:

| ECRobot/ecrobot interface.c                                                                                            |     |
|------------------------------------------------------------------------------------------------------------------------|-----|
| This file contains the function definitions for the users ECRobot-API. This API is used to interact                    |     |
| with sensors and actuators                                                                                             | ??  |
| ECRobot/ecrobot interface.h                                                                                            | •   |
| This file contains the function declarations for the users ECRobot-API. This API is used to interact                   |     |
| with sensors and actuators                                                                                             | ??  |
| ECRobot/ecrobot_types.h                                                                                                | •   |
| This file contains some typedefs                                                                                       | ??  |
| leJOS_EV3/src/ev3/adc_sensors.c                                                                                        | •   |
| This file contains the function definitions to read the analogous sensors                                              | ??  |
| leJOS EV3/src/ev3/adc sensors.h                                                                                        | • • |
| Function declarations to read the analogous sensors                                                                    | ??  |
| leJOS EV3/src/ev3/digi sensors.c                                                                                       | • • |
| Function definitions to talk to the digital sensors (I2C sensors)                                                      | ??  |
| leJOS EV3/src/ev3/digi sensors.h                                                                                       |     |
| Function declarations to talk to the digital sensors (I2C sensors)                                                     | ??  |
|                                                                                                                        |     |
| leJOS_EV3/src/ev3_motors.c  This file contains function definitions to use EV3 motors. Driver wrapper for ECRobot API  | ??  |
| leJOS EV3/src/ev3/ev3 motors.h                                                                                         |     |
| This header contains function declarations to use motor drivers. Driver wrapper for ECRobot                            |     |
| API                                                                                                                    | ??  |
| leJOS EV3/src/ev3/i2c.c                                                                                                | • • |
| Function definitions related to I2C communication                                                                      | ??  |
|                                                                                                                        |     |
| leJOS_EV3/src/ev3/i2c.h  Function declarations related to I2C communication                                            | ??  |
|                                                                                                                        | •   |
| leJOS_EV3/src/ev3/init.c  This code is required in order to initialize the leJOS driver including all modules properly | ??  |
|                                                                                                                        |     |
| leJOS_EV3/src/ev3/init.h                                                                                               | 20  |
| This header provides the interface to initialize the leJOS EV3 drivers                                                 | ??  |
| leJOS_EV3/src/ev3/mytypes.h                                                                                            | ??  |
| This header defines the data types used in the leJOS driver                                                            | "   |
| leJOS_EV3/src/ev3/power.c                                                                                              | ~   |
| This header contains function definitions for the power management on the EV3                                          | ??  |
| leJOS_EV3/src/ev3/power.h                                                                                              | ??  |
| This header contains function declarations for the power management on the EV3                                         | 1   |
| leJOS_EV3/src/ev3/sensors.h                                                                                            | ~   |
| This header contains macros for the sensor ports of the EV3                                                            | ??  |

File Index

| leJOS_EV3/src/ev3/systick.c                                                                            |     |
|--------------------------------------------------------------------------------------------------------|-----|
| This header contains function definitions required to manage the tick in milliseconds on the EV3       | ??  |
| leJOS_EV3/src/ev3/systick.h                                                                            |     |
| This header contains function declarations required to manage the tick in milliseconds on the EV3      | 77  |
| leJOS_EV3/src/ev3/drivers/cpu.c  This file contains the API definitions for configuring CPU            | ??  |
|                                                                                                        |     |
| leJOS_EV3/src/ev3/drivers/ecap.c  ECAP APIs                                                            | ??  |
| leJOS EV3/src/ev3/drivers/ehrpwm.c                                                                     |     |
| This file contains the device abstraction layer APIs for EHRPWM                                        | ??  |
| leJOS EV3/src/ev3/drivers/qpio.c                                                                       |     |
| This file contains the device abstraction layer APIs for GPIO                                          | ??  |
| leJOS_EV3/src/ev3/drivers/interrupt.c                                                                  | • • |
| Contains the APIs for configuring AINTC                                                                | ??  |
| leJOS_EV3/src/ev3/drivers/psc.c                                                                        | •   |
| This file contains the device abstraction layer APIs for the PSC module. There are APIs here to        |     |
| enable power domain, transitions for a particular module                                               | ??  |
| leJOS_EV3/src/ev3/drivers/spi.c                                                                        |     |
| SPI device abstraction layer APIs                                                                      | ??  |
| leJOS_EV3/src/ev3/drivers/syscfg.c                                                                     |     |
| This file contains APIs to lock and unlock the System Configuration (SYSCFG) module registers          |     |
| by appropriately programming the Kick Registers                                                        | ??  |
| leJOS_EV3/src/ev3/drivers/timer.c                                                                      |     |
| TIMER APIs                                                                                             | ??  |
| leJOS_EV3/src/ev3/include/ecap.h                                                                       |     |
| This file contains the function prototypes for the device abstraction layer for ECAP. It also contains |     |
| some related macro definitions and some files to be included                                           | ??  |
| leJOS_EV3/src/ev3/include/ehrpwm.h                                                                     |     |
| This file contains the Macros and API prototypes for ehrpwm driver                                     | ??  |
| leJOS_EV3/src/ev3/include/epwm.h                                                                       |     |
| This file contains the Macros and API prototypes for ehrpwm driver                                     | ??  |
| leJOS_EV3/src/ev3/include/gpio.h                                                                       |     |
| This file contains the function prototypes for the device abstraction layer for GPIO and some          |     |
| related macros                                                                                         | ??  |
| leJOS_EV3/src/ev3/include/psc.h                                                                        |     |
| This file contains the function prototypes for the device abstraction layer for PSC. It also contains  |     |
| some related macro definitions and some files to be included                                           | ??  |
| leJOS_EV3/src/ev3/include/spi.h                                                                        | •   |
| SPI APIs and macros                                                                                    | ??  |
| leJOS_EV3/src/ev3/include/timer.h                                                                      | 0.0 |
| Timer APIs and macros                                                                                  | ??  |
| leJOS_EV3/src/ev3/include/armv5/cp15.h                                                                 | ??  |
| CP15 related function prototypes                                                                       |     |
| leJOS_EV3/src/ev3/include/armv5/cpu.h  CPU related function prototypes                                 | ??  |
| leJOS_EV3/src/ev3/include/armv5/am1808/edma_event.h                                                    | •   |
| EDMA event enumeration                                                                                 | ??  |
| leJOS_EV3/src/ev3/include/armv5/am1808/evmAM1808.h                                                     | • • |
| This file contains the board specific function prototypes for use by applications                      | ??  |
| leJOS EV3/src/ev3/include/armv5/am1808/interrupt.h                                                     | •   |
| Interrupt related API declarations                                                                     | ??  |
| leJOS EV3/src/ev3/include/hw/hw aintc.h                                                                | •   |
| ARM INTC register definitions                                                                          | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_ecap.h                                                                 |     |
| ECAP register definitions                                                                              | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_ehrpwm.h                                                               |     |
| EHRPWM register definitions                                                                            | ??  |
|                                                                                                        |     |

2.1 File List 5

| leJOS_EV3/src/ev3/include/hw/hw_gpio.h                                                               |     |
|------------------------------------------------------------------------------------------------------|-----|
| GPIO register definitions                                                                            | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_psc_AM1808.h                                                         |     |
| PSC register definitions for AM1808                                                                  | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_pwmss.h                                                              |     |
| PWMSS register definitions                                                                           | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_spi.h                                                                |     |
| SPI register definitions                                                                             | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_syscfg0_AM1808.h                                                     |     |
| SYSCFG0 register definitions for AM1808                                                              | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_syscfg1_AM1808.h                                                     |     |
| SYSCFG1 register definitions for AM1808                                                              | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_tmr.h                                                                |     |
| This file contains the Register Descriptions for Timer                                               | ??  |
| leJOS_EV3/src/ev3/include/hw/hw_types.h                                                              |     |
| Common type definitions and macros                                                                   | ??  |
| leJOS_EV3/src/ev3/include/hw/soc_AM1808.h                                                            |     |
| This file contains the peripheral information for AM1808 SOC                                         | ??  |
| leJOS_EV3/src/ev3/ninja/adc.c                                                                        |     |
| This file contains function definitions to talk to the ADC                                           | ??  |
| leJOS_EV3/src/ev3/ninja/adc.h                                                                        | ~   |
| This header contains function declarations to talk to the ADC                                        | ??  |
| leJOS_EV3/src/ev3/ninja/button.c                                                                     | 0.0 |
| This file contains function definitions to use the hardware buttons of the EV3                       | ??  |
| leJOS_EV3/src/ev3/ninja/button.h                                                                     |     |
| This header contains function declarations to use the hardware buttons of the EV3 as well as         | ??  |
| enumerations to represent the buttons and their states                                               |     |
| This contains function definitions required to interact with GPIO pins of the SoC                    | ??  |
| leJOS EV3/src/ev3/ninja/gpio.h                                                                       |     |
| This header declares function required to interact with GPIO pins of the SoC                         | ??  |
| leJOS_EV3/src/ev3/ninja/led.c                                                                        | •   |
| This contains function definitions required to interact with the LEDs of the EV3                     | ??  |
| leJOS_EV3/src/ev3/ninja/led.h                                                                        |     |
| This header declares function required to interact with the LEDs of the EV3 as well as enumera-      |     |
| tions therefore                                                                                      | ??  |
| leJOS EV3/src/ev3/ninja/motor.c                                                                      |     |
| Driver implementation to control LEGO servo motors. This file contains function definitions to       |     |
| use motors with EV3                                                                                  | ??  |
| leJOS_EV3/src/ev3/ninja/motor.h                                                                      |     |
| A header file for motor driver. This file contains function declarations to use servo motors as well |     |
| as enumerations and structs to represent motors and their states                                     | ??  |
| leJOS_EV3/src/ev3/ninja/pininfo.c                                                                    |     |
| This file defines the array required to manipulate the PINMUX registers and set the functionality    |     |
| of GPIO pins                                                                                         | ??  |
| leJOS_EV3/src/ev3/ninja/pininfo.h                                                                    |     |
| This header defines the struct that represents a GPIO pin in the ev3ninja driver and makes the       |     |
| corresponding variable in pininfo.c accessible by other files                                        | ??  |
| leJOS_EV3/src/ev3/ninja/spi.c                                                                        |     |
| This contains function definitions required to interact with the SPI0 controller of the SoC which is | _   |
| connected to the ADC                                                                                 | ??  |
| leJOS_EV3/src/ev3/ninja/spi.h                                                                        |     |
| This header declares function required to interact with the SPI0 controller of the SoC which is      | 22  |
| CONDOCIDA IO IDA ALII                                                                                | ٠,٠ |

6 File Index

# **Chapter 3**

# **Data Structure Documentation**

# 3.1 button\_info Struct Reference

This struct contains the information required to read a buttons state.

#include <button.h>

Collaboration diagram for button\_info:



## **Data Fields**

• unsigned int pin

The pin representing the buttons state.

# 3.1.1 Detailed Description

This struct contains the information required to read a buttons state.

Every buttons is red by reading the signal on 1 GPIO pin which is configured as input.

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/ninja/button.h

# 3.2 ecapContext Struct Reference

Collaboration diagram for ecapContext:

# ecapContext

- + ecctl2
- + ecclr
- + eceint
- + pwm0ssclkconfig
- + tsctr
- + cap1
- + cap2

## **Data Fields**

- unsigned short ecctl2
- unsigned short ecclr
- unsigned short eceint
- unsigned int pwm0ssclkconfig
- · unsigned int tsctr
- · unsigned int cap1
- unsigned int cap2

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/include/ecap.h

# 3.3 I2C\_PIN Struct Reference

This struct represents a GPIO pin used for I2C communication.

#include <i2c.h>

Collaboration diagram for I2C\_PIN:



#### **Data Fields**

• U8 gpio\_registers

The GPIO register to control this pin.

• U8 pin

The number of the GPIO pin on its bank.

## 3.3.1 Detailed Description

This struct represents a GPIO pin used for I2C communication.

Every pin is represented by a pin number on a GPIO bank (0 to 15) and one GPIO register to control that pin. Note: 2 GPIO banks always share one GPIO register, therefore bank 0 and 1 relate to register 0, bank 2 and 3 relate to register 1 and so on.

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/i2c.h

# 3.4 I2C\_PORT Struct Reference

This struct represents an I2C port.

#include <i2c.h>

Collaboration diagram for I2C\_PORT:



# **Data Fields**

• I2C\_PIN SDA

GPIO pin SDA (data)

• I2C\_PIN SCL

GPIO pin SCL (clock)

• unsigned int SDA\_SET\_CLEAR

Bitmask to set/clear the SDA pin.

• unsigned int SCL\_SET\_CLEAR

Bitmask to set/clear the SCL pin.

# 3.4.1 Detailed Description

This struct represents an I2C port.

Every port is represented by two GPIO pins (SDA for data and SCL for clock). This struct also contains the corresponding bitmasks in order to manipulate said GPIO pins.

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/i2c.h

# 3.5 led\_info Struct Reference

This struct stores information about one LED which is controlled by 2 GPIO pins.

#include <led.h>

Collaboration diagram for led\_info:



# **Data Fields**

unsigned int pin1

The first GPIO pin, responsible for the red LED.

unsigned int pin2

The second GPIO pin, responsible for the green LED.

# 3.5.1 Detailed Description

This struct stores information about one LED which is controlled by 2 GPIO pins.

One GPIO pin controlls the red LED and one pin the green LED.

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/ninja/led.h

# 3.6 motor\_data\_struct Struct Reference

Contains the information about wheel revolution, given speed and brake mode of motors.

#include <motor.h>

Collaboration diagram for motor\_data\_struct:



# **Data Fields**

· int current\_count

current rotation angle in degrees

int target\_count

target rotation angle to reach

· int speed\_percent

not used. for future use

U32 last

last value of INT (pin5)

• short brake\_mode

true - brake immediately, false - float brake (not immediately).

## 3.6.1 Detailed Description

Contains the information about wheel revolution, given speed and brake mode of motors.

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/ninja/motor.h

# 3.7 motor\_port\_info Struct Reference

Contains the gpio pins of output and input pins.

#include <motor.h>

Collaboration diagram for motor\_port\_info:



#### **Data Fields**

• unsigned int pin1

Is used by pwm module to give power to motors.

unsigned int pin2

Is used by pwm module to give power to motors.

• unsigned int pin5w

unsigned int pin5r

INT value. Is used to track a wheel revolution of motors.

· unsigned int pin6

DIR value. Is used to track a wheel revolution of motors.

unsigned short adc

#### 3.7.1 Detailed Description

Contains the gpio pins of output and input pins.

The documentation for this struct was generated from the following file:

leJOS\_EV3/src/ev3/ninja/motor.h

# 3.8 pin\_info Struct Reference

This struct represents 1 GPIO pin.

#include <pininfo.h>

Collaboration diagram for pin\_info:



# **Data Fields**

· unsigned int muxreg

The PINMUX register for this pin (ranging from 0 to 19)

• unsigned int muxreg\_mask

The bitmask to clear the half-byte in the PINMUX register for this pin.

unsigned int muxreg\_mode

The bitmask to set the half-byte in the PINMUX register for this pin to the desired value.

# 3.8.1 Detailed Description

This struct represents 1 GPIO pin.

The documentation for this struct was generated from the following file:

leJOS\_EV3/src/ev3/ninja/pininfo.h

# 3.9 sensor\_port\_info Struct Reference

This struct combines information about a sensor port of the EV3.

#include <init.h>

Collaboration diagram for sensor\_port\_info:



## **Data Fields**

• unsigned int pin1

I\_ONB - 9V enable (high)

• unsigned int pin2

LEGDETB - Digital input pulled up.

unsigned int pin5

DIGIB0 - Digital input/output.

• unsigned int pin6

DIGIB1 - Digital input/output.

· unsigned int buffer

Buffer disable.

unsigned char adc1

ADC channel 1.

• unsigned char adc2

ADC channel 2.

# 3.9.1 Detailed Description

This struct combines information about a sensor port of the EV3.

It is based on code taken from the ev3ninja project. Each sensor port is described by 4 GPIO pins which connect to the sensor, 1 buffer GPIO pin and 2 ADC channels.

The documentation for this struct was generated from the following file:

• leJOS\_EV3/src/ev3/init.h

# **Chapter 4**

# **File Documentation**

# 4.1 ECRobot/ecrobot\_interface.c File Reference

This file contains the function definitions for the users ECRobot-API. This API is used to interact with sensors and actuators.

```
#include "ecrobot_interface.h"
#include "stdio.h"
```

Include dependency graph for ecrobot\_interface.c:



#### **Macros**

• #define CHECK\_INIT if(!isInitialized){leJOS\_init();isInitialized=1;}

A macro that is internally used to initialize leJOS if needed.

## **Functions**

• void error\_function\_call\_not\_implemented (char \*function\_name)

The internal standard error function for unimplemented ECRobot functions.

void ecrobot\_set\_motor\_speed (U8 port\_id, S8 speed)

Sets Servo Motor PWM value. Wrapper of nxt\_motor\_set\_speed, but brake mode is fixed as brake.

void ecrobot\_set\_motor\_mode\_speed (U8 port\_id, S32 mode, S8 speed)

Sets Servo Motor brake mode and PWM value. Wrapper of nxt\_motor\_set\_speed.

• S32 ecrobot\_get\_motor\_rev (U8 port\_id)

Gets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_get\_count.

• void ecrobot\_set\_motor\_rev (U8 port\_id, S32 rev)

Sets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_set\_count.

U16 ecrobot\_get\_light\_sensor (U8 port\_id)

Get NXT Light Sensor raw A/D data.

void ecrobot\_set\_light\_sensor\_active (U8 port\_id)

Turn infra-red light on.

void ecrobot\_set\_light\_sensor\_inactive (U8 port\_id)

Turn infra-red light off.

U8 ecrobot get touch sensor (U8 port id)

Get Touch Sensor on/off status.

U16 ecrobot\_get\_sound\_sensor (U8 port\_id)

Get Sound Sensor raw A/D data.

void ecrobot\_init\_i2c (U8 port\_id, U8 type)

Init a NXT sensor port for I2C communication.

U8 ecrobot wait i2c ready (U8 port id, U32 wait)

Wait until I2C communication is ready.

• SINT ecrobot\_send\_i2c (U8 port\_id, U32 address, SINT i2c\_reg, U8 \*buf, U32 len)

Send I2C data.

SINT ecrobot read i2c (U8 port id, U32 address, SINT i2c reg, U8 \*buf, U32 len)

Read I2C data.

void ecrobot term i2c (U8 port id)

Terminate a NXT sensor port used for I2C communication.

void ecrobot\_init\_sonar\_sensor (U8 port\_id)

Init a NXT sensor port for Ultrasonic Sensor.

S32 ecrobot\_get\_sonar\_sensor (U8 port\_id)

Get Ultrasonic Sensor measurement data in cm.

void ecrobot\_get\_sonar\_sensor\_single\_shot (U8 port\_id, U8 data\_buffer[8])

Set the mode of the Lego ultrasonic sensor at the specified port to ULTRASONIC\_MODE\_SINGLE\_SHOT. After that get the range of the Lego ultrasonic sensor connected at the specified port and store it in the buffer.

void ecrobot\_term\_sonar\_sensor (U8 port\_id)

Terminate I2C used for for Ultrasonic.

• U16 ecrobot\_get\_gyro\_sensor (U8 port\_id)

Gets Gyro Sensor raw A/D data. The sensor data has offset value (approximately 600).

S16 ecrobot\_get\_gyro\_sensor\_degrees (U8 port\_id)

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

void ecrobot\_init\_accel\_sensor (U8 port\_id)

Initializes a port for I2C communication for Acceleration Sensor. This function should be implemented in the device initialize hook routine.

• void ecrobot\_get\_accel\_sensor (U8 port\_id, S16 buf[3])

Gets acceleration data in three axes. The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will call sensor\_accel\_calibrate when called for the first time. The values returned will be relativ to 0.

void ecrobot\_term\_accel\_sensor (U8 port\_id)

Terminates I2C communication used for Acceleraton Sensor. This function should be implemented in the device terminate hook routine.

void ecrobot\_init\_color\_sensor (U8 port\_id)

initializes a port for I2C communication for the Color Sensor. This function should be implemented in the device initialize hook routine.

• U8 ecrobot\_cal\_color\_sensor (U8 port\_id, U8 mode)

Calibrate the HiTechnic color sensor at the specified port.

void ecrobot\_get\_color\_sensor (U8 port\_id, S16 buf[3])

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

void ecrobot\_term\_color\_sensor (U8 port\_id)

Terminates I2C communication used for the Color Sensor. This function should be implemented in the device terminate hook routine.

void ecrobot init compass sensor (U8 port id)

Initializes a port for I2C communication for Compass Sensor. This function should be implemented in the device initialize hook routine.

S16 ecrobot\_get\_compass\_sensor (U8 port\_id)

Read the current direction measured by the HiTechnic compass sensor at the specified port.

· void ecrobot term compass sensor (U8 port id)

Terminates I2C communication used for Compass Sensor. This function should be implemented in the device terminate book routine.

void ecrobot\_cal\_start\_compass\_sensor (U8 port\_id)

Start the HiTechnic compass sensor calibration.

• U8 ecrobot\_cal\_end\_compass\_sensor (U8 port\_id)

Finish the HiTechnic compass sensor calibration.

void ecrobot\_init\_temperature\_sensor (U8 port\_id)

Initializes a port for I2C communication for Temperature Sensor.

· float ecrobot get temperature sensor (U8 port id)

Measures and returns the current temperature value.

void ecrobot\_setResolution\_temperature\_sensor (U8 port\_id, U8 resolution)

Set the resolution for the measured temperature values.

• U8 ecrobot\_getResolution\_temperature\_sensor (U8 port\_id)

Returns the current resolution setting of the sensor.

void ecrobot\_term\_temperature\_sensor (U8 port\_id)

Terminates I2C communication used for Temperature Sensor.

U16 ecrobot get battery voltage (void)

Get the voltage of the battery.

U16 ecrobot\_get\_battery\_current (void)

Get the current of the battery.

U32 ecrobot\_get\_systick\_ms (void)

Get the current tick in milliseconds.

void ecrobot\_wait\_ms (U32 ms)

Wait for the specified amount of time.

U8 ecrobot\_is\_ENTER\_button\_pressed (void)

Returns status of the enter button.

• U8 ecrobot\_is\_RUN\_button\_pressed (void)

Returns status of the run button.

# **Variables**

• unsigned char isInitialized = 0

A internally used attribute. Needed to save the init state.

sensor\_port\_info ports []

A internally used attribute. Needed for port access.

#### 4.1.1 Detailed Description

This file contains the function definitions for the users ECRobot-API. This API is used to interact with sensors and actuators.

**Author** 

Christian Soward, Tobias Schießl

## 4.1.2 Function Documentation

## 4.1.2.1 U8 ecrobot\_cal\_color\_sensor ( U8 port\_id, U8 mode )

Calibrate the HiTechnic color sensor at the specified port.

To calibrate the sensor properly, this function has to be called two times. Once with mode set to CAL\_WHITE (0x043) and once with mode set to CAL\_BLACK (0x42). Calibration information is stored directly on the sensor and will be persistent, even if the sensor is no longer provided with power. When called with mode set to CAL\_WHITE, the sensor should be located in front of a diffuse white surface at a distance of 1.5 cm. When called with mode set to CAL\_BLACK, the sensor should have nothing in front of it within a distance of about 2 m. If the calibration command was received successfully, the sensors LED will blink for confirmation.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                              |
|---------|-------------------------------------------------------------------------------|
| mode    | - The mode to calibrate the sensor with: CAL_WHITE (0x43) or CAL_BLACK (0x42) |

#### Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



# 4.1.2.2 U8 ecrobot\_cal\_end\_compass\_sensor ( U8 port\_id )

Finish the HiTechnic compass sensor calibration.

Read the information in the appropriate start\_calibration function first. This function is the third step and finishs the calibration process.

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|

#### Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



#### 4.1.2.3 void ecrobot\_cal\_start\_compass\_sensor ( U8 port\_id )

Start the HiTechnic compass sensor calibration.

You should calibrate a compass sensor when it is mounted on your robot in the way you want to use it. So the sensor will be calibrated for your specific environment/robot. The calibration adjustment is stored persitent on the sensor itself even if it is turned off. For more information see the HiTechnic documentation. Calibrating the compass sensor takes 3 steps. (1) Call this function. (2) Move the sensor/robot in a circle (540 degrees - 720 degrees within 20 seconds). (3) Call the appropriate end\_calibration function.

#### **Parameters**

# Returns

none

Here is the call graph for this function:



#### 4.1.2.4 void ecrobot\_get\_accel\_sensor ( U8 port\_id, S16 buf[3] )

Gets acceleration data in three axes. The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will call sensor\_accel\_calibrate when called for the first time. The values returned will be relativ to 0.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                                    |
|---------|-----------------------------------------------------------------------------------------------------|
| buf     | - Buffer to store the meassured values in (the values will be stored in the buffer in the following |
|         | order: X, Y, Z)                                                                                     |

#### Returns

none

Here is the call graph for this function:



# 4.1.2.5 U16 ecrobot\_get\_battery\_current ( void )

Get the current of the battery.

Returns

The current of the battery

Here is the call graph for this function:



# 4.1.2.6 U16 ecrobot\_get\_battery\_voltage ( void )

Get the voltage of the battery.

Returns

The volatge of the battery

Here is the call graph for this function:



## 4.1.2.7 void ecrobot\_get\_color\_sensor ( U8 port\_id, S16 buf[3] )

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

For best results, the sensor should be calibrated before calling this function.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                               |
|---------|------------------------------------------------------------------------------------------------|
| buf     | - Buffer to store the received data in (the values will be stored in the following order: red, |
|         | green, blue)                                                                                   |

#### Returns

none

Here is the call graph for this function:



### 4.1.2.8 S16 ecrobot\_get\_compass\_sensor ( U8 port\_id )

Read the current direction measured by the HiTechnic compass sensor at the specified port.

## Parameters

|         | EVA DODT V EVA DODT D EVA DODT C EVA DODT D      |
|---------|--------------------------------------------------|
| port id | - EV3 PORT A. EV3 PORT B. EV3 PORT C. EV3 PORT D |
| poa     |                                                  |

## Returns

The current direction in degrees measured by the sensor, ranging from 0 to 360

Here is the call graph for this function:



## 4.1.2.9 U16 ecrobot\_get\_gyro\_sensor ( U8 port\_id )

Gets Gyro Sensor raw A/D data. The sensor data has offset value (approximately 600).

#### **Parameters**

Returns

raw A/D value

Here is the call graph for this function:



# 4.1.2.10 S16 ecrobot\_get\_gyro\_sensor\_degrees ( U8 port\_id )

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

#### **Parameters**

# Returns

The current rotation measured by the gyro sensor, ranging from -360 degrees to +360 degrees

Here is the call graph for this function:



## 4.1.2.11 U16 ecrobot\_get\_light\_sensor ( U8 port\_id )

Get NXT Light Sensor raw A/D data.

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |  |
|---------|--------------------------------------------------|--|

Returns

A/D raw data(0 to 1023)

Here is the call graph for this function:



# 4.1.2.12 S32 ecrobot\_get\_motor\_rev ( U8 port\_id )

Gets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_get\_count.

#### **Parameters**

#### Returns

Servo Motors revolution in degree

Here is the call graph for this function:



# 4.1.2.13 S32 ecrobot\_get\_sonar\_sensor ( U8 port\_id )

Get Ultrasonic Sensor measurement data in cm.

#### **Parameters**

#### Returns

distance in cm (0 to 255), -1 (failure)

Here is the call graph for this function:



#### 4.1.2.14 void ecrobot\_get\_sonar\_sensor\_single\_shot ( U8 port\_id, U8 data\_buffer[8] )

Set the mode of the Lego ultrasonic sensor at the specified port to ULTRASONIC\_MODE\_SINGLE\_SHOT. After that get the range of the Lego ultrasonic sensor connected at the specified port and store it in the buffer.

The sensor measures distances from 0 to 255 in cm. If nothing is located in front of the sensor, the value will be 255. All 8 entries of the array will be values returned by the sensor. If less than 8 objects are detected, some entries will be set to 255.

#### **Parameters**

| port_id     | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|-------------|--------------------------------------------------|
| data_buffer | - Buffer to store the result in                  |

#### Returns

none

Here is the call graph for this function:



# 4.1.2.15 U16 ecrobot\_get\_sound\_sensor ( U8 port\_id )

Get Sound Sensor raw A/D data.

# **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|
|---------|--------------------------------------------------|

#### Returns

A/D raw data(0 to 1023)

Here is the call graph for this function:



## 4.1.2.16 U32 ecrobot\_get\_systick\_ms ( void )

Get the current tick in milliseconds.

Returns

The current tick in milliseconds

Here is the call graph for this function:



4.1.2.17 float ecrobot\_get\_temperature\_sensor ( U8 port\_id )

Measures and returns the current temperature value.

**Parameters** 

Returns

The current temperature given in degrees Celsius

Here is the call graph for this function:



4.1.2.18 U8 ecrobot\_get\_touch\_sensor ( U8 port\_id )

Get Touch Sensor on/off status.

#### Returns

1(touched), 0(not touched)

Here is the call graph for this function:



#### 4.1.2.19 U8 ecrobot\_getResolution\_temperature\_sensor ( U8 port\_id )

Returns the current resolution setting of the sensor.

**Parameters** 

#### Returns

The current resolution. See the macros TEMP9BIT ... TEMP12BIT

Here is the call graph for this function:



# 4.1.2.20 void ecrobot\_init\_accel\_sensor ( U8 port\_id )

Initializes a port for I2C communication for Acceleration Sensor. This function should be implemented in the device initialize hook routine.

Returns

none

Here is the call graph for this function:



## 4.1.2.21 void ecrobot\_init\_color\_sensor ( U8 port\_id )

initializes a port for I2C communication for the Color Sensor. This function should be implemented in the device initialize hook routine.

**Parameters** 

Returns

none

Here is the call graph for this function:



#### 4.1.2.22 void ecrobot\_init\_compass\_sensor ( U8 port\_id )

Initializes a port for I2C communication for Compass Sensor. This function should be implemented in the device initialize hook routine.

Returns

none

Here is the call graph for this function:



4.1.2.23 void ecrobot\_init\_i2c ( U8 port\_id, U8 type )

Init a NXT sensor port for I2C communication.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|
| type    | - LOWSPEED_9V, LOWSPEED                          |

#### Returns

none

Here is the call graph for this function:



4.1.2.24 void ecrobot\_init\_sonar\_sensor ( U8 port\_id )

Init a NXT sensor port for Ultrasonic Sensor.

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |  |
|---------|--------------------------------------------------|--|

Returns

none

Here is the call graph for this function:



4.1.2.25 void ecrobot\_init\_temperature\_sensor ( U8 port\_id )

Initializes a port for I2C communication for Temperature Sensor.

**Parameters** 

Returns

none

Here is the call graph for this function:



4.1.2.26 U8 ecrobot\_is\_ENTER\_button\_pressed (void)

Returns status of the enter button.

Returns

1(is pressed), 0(is not pressed)

Here is the call graph for this function:



## 4.1.2.27 U8 ecrobot\_is\_RUN\_button\_pressed ( void )

Returns status of the run button.

# Returns

1(is pressed), 0(is not pressed)

Here is the call graph for this function:



# 4.1.2.28 SINT ecrobot\_read\_i2c ( U8 port\_id, U32 address, SINT i2c\_reg, U8 \* buf, U32 len )

## Read I2C data.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                           |
|---------|--------------------------------------------------------------------------------------------|
| address | - 0x01 to 0x7F (Note that addresses are from 0x01 to 0x7F not even numbers from 0x02       |
|         | to 0xFE as given in some I2C device specifications. They are 7-bit addresses not 8-bit ad- |
|         | dresses)                                                                                   |
| i2c_reg | - I2C register e.g. 0x42                                                                   |
| buf     | - buffer to return data                                                                    |
| len     | - length of the return data                                                                |

# Returns

1(success), 0(failure)

Here is the call graph for this function:



4.1.2.29 SINT ecrobot\_send\_i2c ( U8 port\_id, U32 address, SINT i2c\_reg, U8 \* buf, U32 len )

Send I2C data.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                           |
|---------|--------------------------------------------------------------------------------------------|
| address | - 0x01 to 0x7F (Note that addresses are from 0x01 to 0x7F not even numbers from 0x02       |
|         | to 0xFE as given in some I2C device specifications. They are 7-bit addresses not 8-bit ad- |
|         | dresses)                                                                                   |
| i2c_reg | - I2C register e.g. 0x42                                                                   |
| buf     | - buffer containing data to send                                                           |
| len     | - length of the data to send                                                               |

#### Returns

1(success), 0(failure)

Here is the call graph for this function:



# 4.1.2.30 void ecrobot\_set\_light\_sensor\_active ( U8 port\_id )

Turn infra-red light on.

## **Parameters**

| port_id   - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|------------------------------------------------------------|
|------------------------------------------------------------|

## Returns

none

Here is the call graph for this function:



# 4.1.2.31 void ecrobot\_set\_light\_sensor\_inactive ( U8 port\_id )

Turn infra-red light off.

#### **Parameters**

| port id | - FV3 | PORT   | A FV3    | PORT   | RF   | V3 | PORT   | C  | FV3 | PORT   | D |
|---------|-------|--------|----------|--------|------|----|--------|----|-----|--------|---|
| portia  | v     | 1 0111 | /  L V C | 1 0111 | ບ, ∟ |    | 1 0111 | Ο, | _ , | 1 0111 |   |

## Returns

none

Here is the call graph for this function:



4.1.2.32 void ecrobot\_set\_motor\_mode\_speed ( U8 port\_id, S32 mode, S8 speed )

Sets Servo Motor brake mode and PWM value. Wrapper of nxt\_motor\_set\_speed.

#### **Parameters**

| port_id | - EV3_PORT_1, EV3_PORT_2, EV3_PORT_3, EV3_PORT_4 |
|---------|--------------------------------------------------|
| mode    | - O(float), 1(brake)                             |
| speed   | 100 to +100                                      |

#### Returns

none

Here is the call graph for this function:



4.1.2.33 void ecrobot\_set\_motor\_rev ( U8 port\_id, S32 rev )

Sets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_set\_count.

| port_id | - EV3_PORT_1, EV3_PORT_2, EV3_PORT_3, EV3_PORT_4 |
|---------|--------------------------------------------------|
| rev     | - Servo Motors revolution in degree              |

none

Here is the call graph for this function:



4.1.2.34 void ecrobot\_set\_motor\_speed ( U8 port\_id, S8 speed )

Sets Servo Motor PWM value. Wrapper of nxt\_motor\_set\_speed, but brake mode is fixed as brake.

#### **Parameters**

| port_id | - EV3_PORT_1, EV3_PORT_2, EV3_PORT_3, EV3_PORT_4 |
|---------|--------------------------------------------------|
| speed   | 100 to +100                                      |

#### Returns

none

Here is the call graph for this function:



4.1.2.35 void ecrobot\_setResolution\_temperature\_sensor ( U8 port\_id, U8 resolution )

Set the resolution for the measured temperature values.

The internal Texas Instruments tmp275 temperature sensor can operate in different resolution modes. Lower resolution is faster. See the TEMP9BIT ... TEMP12BIT macros for more information or the official documentation.

| port_id    | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D          |
|------------|-----------------------------------------------------------|
| resolution | - The resolution. Use on of the macros TEMP9BIT TEMP12BIT |

Returns

none

Here is the call graph for this function:



#### 4.1.2.36 void ecrobot\_term\_accel\_sensor ( U8 port\_id )

Terminates I2C communication used for Acceleraton Sensor. This function should be implemented in the device terminate hook routine.

#### **Parameters**

Returns

none

Here is the call graph for this function:



## 4.1.2.37 void ecrobot\_term\_color\_sensor ( U8 port\_id )

Terminates I2C communication used for the Color Sensor. This function should be implemented in the device terminate hook routine.

| port id - EV | 3 PORT A, EV3 PORT | FB, EV3 PORT C, EV3 POR | T D |
|--------------|--------------------|-------------------------|-----|

none

Here is the call graph for this function:



4.1.2.38 void ecrobot\_term\_compass\_sensor ( U8 port\_id )

Terminates I2C communication used for Compass Sensor. This function should be implemented in the device terminate hook routine.

**Parameters** 

Returns

none

Here is the call graph for this function:



4.1.2.39 void ecrobot\_term\_i2c ( U8 port\_id )

Terminate a NXT sensor port used for I2C communication.

**Parameters** 

port\_id | - EV3\_PORT\_A, EV3\_PORT\_B, EV3\_PORT\_C, EV3\_PORT\_D

Returns

none

Here is the call graph for this function:



4.1.2.40 void ecrobot\_term\_sonar\_sensor ( U8 port\_id )

Terminate I2C used for for Ultrasonic.

**Parameters** 

Returns

none

Here is the call graph for this function:



4.1.2.41 void ecrobot\_term\_temperature\_sensor ( U8 port\_id )

Terminates I2C communication used for Temperature Sensor.

**Parameters** 

port\_id | - EV3\_PORT\_A, EV3\_PORT\_B, EV3\_PORT\_C, EV3\_PORT\_D

none

Here is the call graph for this function:



4.1.2.42 U8 ecrobot\_wait\_i2c\_ready ( U8 port\_id, U32 wait )

Wait until I2C communication is ready.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|
| wait    | - wait time out in msec                          |

#### Returns

1(I2C is ready), 0(time out)

Here is the call graph for this function:



4.1.2.43 void ecrobot\_wait\_ms ( U32 ms )

Wait for the specified amount of time.

Waiting with this function is an active waiting which will block until the time has elapsed.

| ms | - The time to wait in milliseconds |
|----|------------------------------------|

#### Returns

none

Here is the call graph for this function:



4.1.2.44 void error\_function\_call\_not\_implemented ( char \* function\_name )

The internal standard error function for unimplemented ECRobot functions.

#### **Parameters**

```
function - The function that is currently not implemented
```

#### Returns

none

## 4.1.3 Variable Documentation

## 4.1.3.1 sensor\_port\_info ports[]

A internally used attribute. Needed for port access.

A internally used attribute. Needed for port access.

## 4.2 ECRobot/ecrobot interface.h File Reference

This file contains the function declarations for the users ECRobot-API. This API is used to interact with sensors and actuators.

```
#include "mytypes.h"
#include "systick.h"
#include "adc_sensors.h"
#include "digi_sensors.h"
#include "ev3_motors.h"
#include "i2c.h"
#include "gpio.h"
#include "init.h"
#include "adc.h"
#include "power.h"
#include "ninja/button.h"
#include "stdio.h"
#include "ecrobot_types.h"
```

Include dependency graph for ecrobot\_interface.h:



This graph shows which files directly or indirectly include this file:



#### **Macros**

• #define LOWSPEED\_9V 1

I2C sensor mode used for 9V sensors.

• #define LOWSPEED 2

I2C sensor mode used for sensors with standard voltage.

## **Functions**

• S32 ecrobot\_get\_motor\_rev (U8 port\_id)

Gets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_get\_count.

void ecrobot\_set\_motor\_speed (U8 port\_id, S8 speed)

Sets Servo Motor PWM value. Wrapper of nxt\_motor\_set\_speed, but brake mode is fixed as brake.

• void ecrobot\_set\_motor\_mode\_speed (U8 port\_id, S32 mode, S8 speed)

Sets Servo Motor brake mode and PWM value. Wrapper of nxt\_motor\_set\_speed.

void ecrobot\_set\_motor\_rev (U8 port\_id, S32 rev)

Sets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_set\_count.

• U16 ecrobot\_get\_light\_sensor (U8 port\_id)

Get NXT Light Sensor raw A/D data.

void ecrobot\_set\_light\_sensor\_active (U8 port\_id)

Turn infra-red light on.

void ecrobot\_set\_light\_sensor\_inactive (U8 port\_id)

Turn infra-red light off.

• U8 ecrobot\_get\_touch\_sensor (U8 port\_id)

Get Touch Sensor on/off status.

U16 ecrobot get sound sensor (U8 port id)

Get Sound Sensor raw A/D data.

void ecrobot\_init\_i2c (U8 port\_id, U8 type)

Init a NXT sensor port for I2C communication.

• U8 ecrobot wait i2c ready (U8 port id, U32 wait)

Wait until I2C communication is ready.

SINT ecrobot\_send\_i2c (U8 port\_id, U32 address, SINT i2c\_reg, U8 \*buf, U32 len)

Send I2C data.

SINT ecrobot\_read\_i2c (U8 port\_id, U32 address, SINT i2c\_reg, U8 \*buf, U32 len)

Read I2C data.

void ecrobot\_term\_i2c (U8 port\_id)

Terminate a NXT sensor port used for I2C communication.

void ecrobot\_init\_sonar\_sensor (U8 port\_id)

Init a NXT sensor port for Ultrasonic Sensor.

• S32 ecrobot\_get\_sonar\_sensor (U8 port\_id)

Get Ultrasonic Sensor measurement data in cm.

• void ecrobot get sonar sensor single shot (U8 port id, U8 data buffer[8])

Set the mode of the Lego ultrasonic sensor at the specified port to ULTRASONIC\_MODE\_SINGLE\_SHOT. After that get the range of the Lego ultrasonic sensor connected at the specified port and store it in the buffer.

• void ecrobot term\_sonar\_sensor (U8 port\_id)

Terminate I2C used for for Ultrasonic.

U16 ecrobot get gyro sensor (U8 port id)

Gets Gyro Sensor raw A/D data. The sensor data has offset value (approximately 600).

S16 ecrobot\_get\_gyro\_sensor\_degrees (U8 port\_id)

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

void ecrobot\_init\_accel\_sensor (U8 port\_id)

Initializes a port for I2C communication for Acceleration Sensor. This function should be implemented in the device initialize hook routine.

void ecrobot\_get\_accel\_sensor (U8 port\_id, S16 buf[3])

Gets acceleration data in three axes. The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will call sensor\_accel\_calibrate when called for the first time. The values returned will be relativ to 0.

void ecrobot\_term\_accel\_sensor (U8 port\_id)

Terminates I2C communication used for Acceleraton Sensor. This function should be implemented in the device terminate hook routine.

void ecrobot\_init\_color\_sensor (U8 port\_id)

initializes a port for I2C communication for the Color Sensor. This function should be implemented in the device initialize hook routine.

• U8 ecrobot\_cal\_color\_sensor (U8 port\_id, U8 mode)

Calibrate the HiTechnic color sensor at the specified port.

void ecrobot\_get\_color\_sensor (U8 port\_id, S16 buf[3])

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

• void ecrobot term color sensor (U8 port id)

Terminates I2C communication used for the Color Sensor. This function should be implemented in the device terminate hook routine.

· void ecrobot init compass sensor (U8 port id)

Initializes a port for I2C communication for Compass Sensor. This function should be implemented in the device initialize hook routine.

S16 ecrobot\_get\_compass\_sensor (U8 port\_id)

Read the current direction measured by the HiTechnic compass sensor at the specified port.

· void ecrobot\_term\_compass\_sensor (U8 port\_id)

Terminates I2C communication used for Compass Sensor. This function should be implemented in the device terminate hook routine.

void ecrobot\_cal\_start\_compass\_sensor (U8 port\_id)

Start the HiTechnic compass sensor calibration.

U8 ecrobot\_cal\_end\_compass\_sensor (U8 port\_id)

Finish the HiTechnic compass sensor calibration.

· void ecrobot\_init\_temperature\_sensor (U8 port\_id)

Initializes a port for I2C communication for Temperature Sensor.

float ecrobot get temperature sensor (U8 port id)

Measures and returns the current temperature value.

void ecrobot\_setResolution\_temperature\_sensor (U8 port\_id, U8 resolution)

Set the resolution for the measured temperature values.

U8 ecrobot getResolution temperature sensor (U8 port id)

Returns the current resolution setting of the sensor.

void ecrobot term temperature sensor (U8 port id)

Terminates I2C communication used for Temperature Sensor.

U16 ecrobot\_get\_battery\_voltage (void)

Get the voltage of the battery.

U16 ecrobot get battery current (void)

Get the current of the battery.

• U32 ecrobot\_get\_systick\_ms (void)

Get the current tick in milliseconds.

void ecrobot\_wait\_ms (U32 ms)

Wait for the specified amount of time.

U8 ecrobot\_is\_ENTER\_button\_pressed (void)

Returns status of the enter button.

• U8 ecrobot\_is\_RUN\_button\_pressed (void)

Returns status of the run button.

## 4.2.1 Detailed Description

This file contains the function declarations for the users ECRobot-API. This API is used to interact with sensors and actuators.

**Author** 

Christian Soward, Tobias Schießl

## 4.2.2 Function Documentation

4.2.2.1 U8 ecrobot\_cal\_color\_sensor ( U8 port\_id, U8 mode )

Calibrate the HiTechnic color sensor at the specified port.

To calibrate the sensor properly, this function has to be called two times. Once with mode set to CAL\_WHITE (0x043) and once with mode set to CAL\_BLACK (0x42). Calibration information is stored directly on the sensor and will be persistent, even if the sensor is no longer provided with power. When called with mode set to CAL\_WHITE, the sensor should be located in front of a diffuse white surface at a distance of 1.5 cm. When called with mode set to CAL\_BLACK, the sensor should have nothing in front of it within a distance of about 2 m. If the calibration command was received successfully, the sensors LED will blink for confirmation.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                              |
|---------|-------------------------------------------------------------------------------|
| mode    | - The mode to calibrate the sensor with: CAL_WHITE (0x43) or CAL_BLACK (0x42) |

#### Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



### 4.2.2.2 U8 ecrobot\_cal\_end\_compass\_sensor ( U8 port\_id )

Finish the HiTechnic compass sensor calibration.

Read the information in the appropriate start\_calibration function first. This function is the third step and finishs the calibration process.

#### **Parameters**

#### Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



## 4.2.2.3 void ecrobot\_cal\_start\_compass\_sensor ( U8 port\_id )

Start the HiTechnic compass sensor calibration.

You should calibrate a compass sensor when it is mounted on your robot in the way you want to use it. So the sensor will be calibrated for your specific environment/robot. The calibration adjustment is stored persitent on the sensor itself even if it is turned off. For more information see the HiTechnic documentation. Calibrating the compass sensor takes 3 steps. (1) Call this function. (2) Move the sensor/robot in a circle (540 degrees - 720 degrees within 20 seconds). (3) Call the appropriate end\_calibration function.

#### **Parameters**

| EV3 PORT D | port id   - EV3 PORT A, EV3 PORT B, EV3 |
|------------|-----------------------------------------|

Returns

none

Here is the call graph for this function:



## 4.2.2.4 void ecrobot\_get\_accel\_sensor ( U8 port\_id, S16 buf[3] )

Gets acceleration data in three axes. The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will call sensor\_accel\_calibrate when called for the first time. The values returned will be relativ to 0.

## **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                                    |  |
|---------|-----------------------------------------------------------------------------------------------------|--|
| buf     | - Buffer to store the meassured values in (the values will be stored in the buffer in the following |  |
|         | order: X, Y, Z)                                                                                     |  |

Returns

none

Here is the call graph for this function:



## 4.2.2.5 U16 ecrobot\_get\_battery\_current ( void )

Get the current of the battery.

#### Returns

The current of the battery

Here is the call graph for this function:



## 4.2.2.6 U16 ecrobot\_get\_battery\_voltage ( void )

Get the voltage of the battery.

#### Returns

The volatge of the battery

Here is the call graph for this function:



## 4.2.2.7 void ecrobot\_get\_color\_sensor ( U8 port\_id, S16 buf[3] )

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

For best results, the sensor should be calibrated before calling this function.

|   | port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                               |  |
|---|---------|------------------------------------------------------------------------------------------------|--|
| ĺ | buf     | - Buffer to store the received data in (the values will be stored in the following order: red, |  |
|   |         | green, blue)                                                                                   |  |

none

Here is the call graph for this function:



## 4.2.2.8 S16 ecrobot\_get\_compass\_sensor ( U8 port\_id )

Read the current direction measured by the HiTechnic compass sensor at the specified port.

#### **Parameters**

#### Returns

The current direction in degrees measured by the sensor, ranging from 0 to 360

Here is the call graph for this function:



## 4.2.2.9 U16 ecrobot\_get\_gyro\_sensor ( U8 port\_id )

Gets Gyro Sensor raw A/D data. The sensor data has offset value (approximately 600).

Returns

raw A/D value

Here is the call graph for this function:



### 4.2.2.10 S16 ecrobot\_get\_gyro\_sensor\_degrees ( U8 port\_id )

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

**Parameters** 

#### Returns

The current rotation measured by the gyro sensor, ranging from -360 degrees to +360 degrees

Here is the call graph for this function:



## 4.2.2.11 U16 ecrobot\_get\_light\_sensor ( U8 port\_id )

Get NXT Light Sensor raw A/D data.

**Parameters** 

Returns

A/D raw data(0 to 1023)

Here is the call graph for this function:



#### 4.2.2.12 S32 ecrobot\_get\_motor\_rev ( U8 port\_id )

Gets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_get\_count.

#### **Parameters**

## Returns

Servo Motors revolution in degree

Here is the call graph for this function:



#### 4.2.2.13 S32 ecrobot\_get\_sonar\_sensor ( U8 port\_id )

Get Ultrasonic Sensor measurement data in cm.

#### **Parameters**

#### Returns

distance in cm (0 to 255), -1 (failure)

Here is the call graph for this function:



#### 4.2.2.14 void ecrobot\_get\_sonar\_sensor\_single\_shot ( U8 port\_id, U8 data\_buffer[8] )

Set the mode of the Lego ultrasonic sensor at the specified port to ULTRASONIC\_MODE\_SINGLE\_SHOT. After that get the range of the Lego ultrasonic sensor connected at the specified port and store it in the buffer.

The sensor measures distances from 0 to 255 in cm. If nothing is located in front of the sensor, the value will be 255. All 8 entries of the array will be values returned by the sensor. If less than 8 objects are detected, some entries will be set to 255.

#### **Parameters**

| port_id     | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|-------------|--------------------------------------------------|
| data_buffer | - Buffer to store the result in                  |

#### Returns

none

Here is the call graph for this function:



## 4.2.2.15 U16 ecrobot\_get\_sound\_sensor ( U8 port\_id )

Get Sound Sensor raw A/D data.

### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|
|---------|--------------------------------------------------|

## Returns

A/D raw data(0 to 1023)

Here is the call graph for this function:



## 4.2.2.16 U32 ecrobot\_get\_systick\_ms ( void )

Get the current tick in milliseconds.

The current tick in milliseconds

Here is the call graph for this function:



4.2.2.17 float ecrobot\_get\_temperature\_sensor ( U8 port\_id )

Measures and returns the current temperature value.

**Parameters** 

Returns

The current temperature given in degrees Celsius

Here is the call graph for this function:



4.2.2.18 U8 ecrobot\_get\_touch\_sensor ( U8 port\_id )

Get Touch Sensor on/off status.

#### Returns

1(touched), 0(not touched)

Here is the call graph for this function:



#### 4.2.2.19 U8 ecrobot\_getResolution\_temperature\_sensor ( U8 port\_id )

Returns the current resolution setting of the sensor.

#### **Parameters**

#### Returns

The current resolution. See the macros TEMP9BIT ... TEMP12BIT

Here is the call graph for this function:



## 4.2.2.20 void ecrobot\_init\_accel\_sensor ( U8 port\_id )

Initializes a port for I2C communication for Acceleration Sensor. This function should be implemented in the device initialize hook routine.

| port_id   - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|------------------------------------------------------------|
|------------------------------------------------------------|

none

Here is the call graph for this function:



## 4.2.2.21 void ecrobot\_init\_color\_sensor ( U8 port\_id )

initializes a port for I2C communication for the Color Sensor. This function should be implemented in the device initialize hook routine.

**Parameters** 

Returns

none

Here is the call graph for this function:



## 4.2.2.22 void ecrobot\_init\_compass\_sensor ( U8 port\_id )

Initializes a port for I2C communication for Compass Sensor. This function should be implemented in the device initialize hook routine.

#### Returns

none

Here is the call graph for this function:



4.2.2.23 void ecrobot\_init\_i2c ( U8 port\_id, U8 type )

Init a NXT sensor port for I2C communication.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|
| type    | - LOWSPEED_9V, LOWSPEED                          |

#### Returns

none

Here is the call graph for this function:



4.2.2.24 void ecrobot\_init\_sonar\_sensor ( U8 port\_id )

Init a NXT sensor port for Ultrasonic Sensor.

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|

none

Here is the call graph for this function:



4.2.2.25 void ecrobot\_init\_temperature\_sensor ( U8 port\_id )

Initializes a port for I2C communication for Temperature Sensor.

**Parameters** 

Returns

none

Here is the call graph for this function:



4.2.2.26 U8 ecrobot\_is\_ENTER\_button\_pressed (void)

Returns status of the enter button.

Returns

1(is pressed), 0(is not pressed)

Here is the call graph for this function:



## 4.2.2.27 U8 ecrobot\_is\_RUN\_button\_pressed ( void )

Returns status of the run button.

## Returns

1(is pressed), 0(is not pressed)

Here is the call graph for this function:



4.2.2.28 SINT ecrobot\_read\_i2c ( U8 port\_id, U32 address, SINT i2c\_reg, U8 \* buf, U32 len )

## Read I2C data.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                           |
|---------|--------------------------------------------------------------------------------------------|
| address | - 0x01 to 0x7F (Note that addresses are from 0x01 to 0x7F not even numbers from 0x02       |
|         | to 0xFE as given in some I2C device specifications. They are 7-bit addresses not 8-bit ad- |
|         | dresses)                                                                                   |
| i2c_reg | - I2C register e.g. 0x42                                                                   |
| buf     | - buffer to return data                                                                    |
| len     | - length of the return data                                                                |

## Returns

1(success), 0(failure)

Here is the call graph for this function:



4.2.2.29 SINT ecrobot\_send\_i2c ( U8 port\_id, U32 address, SINT i2c\_reg, U8 \* buf, U32 len )

Send I2C data.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D                                           |
|---------|--------------------------------------------------------------------------------------------|
| address | - 0x01 to 0x7F (Note that addresses are from 0x01 to 0x7F not even numbers from 0x02       |
|         | to 0xFE as given in some I2C device specifications. They are 7-bit addresses not 8-bit ad- |
|         | dresses)                                                                                   |
| i2c_reg | - I2C register e.g. 0x42                                                                   |
| buf     | - buffer containing data to send                                                           |
| len     | - length of the data to send                                                               |
|         |                                                                                            |

## Returns

1(success), 0(failure)

Here is the call graph for this function:



4.2.2.30 void ecrobot\_set\_light\_sensor\_active ( U8 port\_id )

Turn infra-red light on.

## **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|

## Returns

none

Here is the call graph for this function:



4.2.2.31 void ecrobot\_set\_light\_sensor\_inactive ( U8 port\_id )

Turn infra-red light off.

#### **Parameters**

| اما المسامات | E\/0  | DODT A | E\/0   | DODT | D EVO    | DODT | C EV0          | DODT D |  |
|--------------|-------|--------|--------|------|----------|------|----------------|--------|--|
| port ia      | - ⊏V3 | PORT P | ι, ⊏νσ | PORT | B, E V 3 | PORI | U, <b>⊑</b> ₹3 | PORT D |  |

## Returns

none

Here is the call graph for this function:



4.2.2.32 void ecrobot\_set\_motor\_mode\_speed ( U8 port\_id, S32 mode, S8 speed )

Sets Servo Motor brake mode and PWM value. Wrapper of nxt\_motor\_set\_speed.

#### **Parameters**

| port_id | - EV3_PORT_1, EV3_PORT_2, EV3_PORT_3, EV3_PORT_4 |
|---------|--------------------------------------------------|
| mode    | - O(float), 1(brake)                             |
| speed   | 100 to +100                                      |

### Returns

none

Here is the call graph for this function:



4.2.2.33 void ecrobot\_set\_motor\_rev ( U8 port\_id, S32 rev )

Sets Servo Motor revolution value in degree. Wrapper of nxt\_motor\_set\_count.

| port_id | - EV3_PORT_1, EV3_PORT_2, EV3_PORT_3, EV3_PORT_4 |
|---------|--------------------------------------------------|
| rev     | - Servo Motors revolution in degree              |

none

Here is the call graph for this function:



4.2.2.34 void ecrobot\_set\_motor\_speed ( U8 port\_id, S8 speed )

Sets Servo Motor PWM value. Wrapper of nxt\_motor\_set\_speed, but brake mode is fixed as brake.

#### **Parameters**

| port_id | - EV3_PORT_1, EV3_PORT_2, EV3_PORT_3, EV3_PORT_4 |
|---------|--------------------------------------------------|
| speed   | 100 to +100                                      |

#### Returns

none

Here is the call graph for this function:



4.2.2.35 void ecrobot\_setResolution\_temperature\_sensor ( U8 port\_id, U8 resolution )

Set the resolution for the measured temperature values.

The internal Texas Instruments tmp275 temperature sensor can operate in different resolution modes. Lower resolution is faster. See the TEMP9BIT ... TEMP12BIT macros for more information or the official documentation.

| port_id    | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D          |
|------------|-----------------------------------------------------------|
| resolution | - The resolution. Use on of the macros TEMP9BIT TEMP12BIT |

Returns

none

Here is the call graph for this function:



4.2.2.36 void ecrobot\_term\_accel\_sensor ( U8 port\_id )

Terminates I2C communication used for Acceleraton Sensor. This function should be implemented in the device terminate hook routine.

#### **Parameters**

Returns

none

Here is the call graph for this function:



4.2.2.37 void ecrobot\_term\_color\_sensor ( U8 port\_id )

Terminates I2C communication used for the Color Sensor. This function should be implemented in the device terminate hook routine.

| port_id   - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_ | _PORT_D |
|------------------------------------------------------|---------|
|------------------------------------------------------|---------|

none

Here is the call graph for this function:



4.2.2.38 void ecrobot\_term\_compass\_sensor ( U8 port\_id )

Terminates I2C communication used for Compass Sensor. This function should be implemented in the device terminate hook routine.

**Parameters** 

Returns

none

Here is the call graph for this function:



4.2.2.39 void ecrobot\_term\_i2c ( U8 port\_id )

Terminate a NXT sensor port used for I2C communication.

**Parameters** 

port\_id | - EV3\_PORT\_A, EV3\_PORT\_B, EV3\_PORT\_C, EV3\_PORT\_D

Returns

none

Here is the call graph for this function:



4.2.2.40 void ecrobot\_term\_sonar\_sensor ( U8 port\_id )

Terminate I2C used for for Ultrasonic.

**Parameters** 

Returns

none

Here is the call graph for this function:



4.2.2.41 void ecrobot\_term\_temperature\_sensor ( U8 port\_id )

Terminates I2C communication used for Temperature Sensor.

**Parameters** 

port\_id | - EV3\_PORT\_A, EV3\_PORT\_B, EV3\_PORT\_C, EV3\_PORT\_D

none

Here is the call graph for this function:



4.2.2.42 U8 ecrobot\_wait\_i2c\_ready ( U8 port\_id, U32 wait )

Wait until I2C communication is ready.

#### **Parameters**

| port_id | - EV3_PORT_A, EV3_PORT_B, EV3_PORT_C, EV3_PORT_D |
|---------|--------------------------------------------------|
| wait    | - wait time out in msec                          |

#### Returns

1(I2C is ready), 0(time out)

Here is the call graph for this function:



4.2.2.43 void ecrobot\_wait\_ms ( U32 ms )

Wait for the specified amount of time.

Waiting with this function is an active waiting which will block until the time has elapsed.

| ms | - The time to wait in milliseconds |
|----|------------------------------------|

Returns

none

Here is the call graph for this function:



# 4.3 ECRobot/ecrobot\_types.h File Reference

This file contains some typedefs.

#include "mytypes.h"
Include dependency graph for ecrobot\_types.h:



This graph shows which files directly or indirectly include this file:



## **Typedefs**

typedef char CHAR

The typedef for the type char.

• typedef unsigned int UINT

The typedef for the type unsigned int.

• typedef signed int SINT

The typedef for the type signed int.

typedef float F32

The typedef for the type float.

• typedef double F64

The typedef for the type double.

## 4.3.1 Detailed Description

This file contains some typedefs.

Author

Tobias Schießl

# 4.4 leJOS\_EV3/src/ev3/adc\_sensors.c File Reference

This file contains the function definitions to read the analogous sensors.

```
#include "ninja/adc.h"
#include "ninja/gpio.h"
#include "init.h"
#include "stdio.h"
```

Include dependency graph for adc\_sensors.c:



#### **Macros**

#define GYRO\_SENSOR\_OFFSET (2444 >> 2)

The 10 bit value the gyro sensor will return if in rest.

## **Functions**

void check\_first (int port)

Check if we read an analogous sensor for the first time and read the current value if that's the case.

int sensor\_touch\_get\_state (int port)

Read the state of the NXT touch sensor connected to the specified port.

void sensor\_light\_set\_active (int port)

Set an NXT light sensor at the specified port active by enabling its LED.

void sensor\_light\_set\_inactive (int port)

Set an NXT light sensor at the specified port inactive by disabling its LED.

• unsigned short sensor\_light\_get (int port)

Get the 10 bit value of the NXT light sensor at the specified port.

• unsigned short sensor\_sound\_get (int port)

Get the 10 bit value of the NXT sound sensor at the specified port.

• signed short sensor\_gyro\_get (int port)

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

## **Variables**

• unsigned char first [4] = {1, 1, 1, 1}

Array storing the information if an analogous sensor is red for the first time or not.

• unsigned char sound\_sensors\_initialized [4] = {0, 0, 0, 0}

Array storing the information if a sound sensor is initialized or not.

sensor\_port\_info ports []

Array storing information about the 4 sensor ports of the EV3.

## 4.4.1 Detailed Description

This file contains the function definitions to read the analogous sensors.

**Author** 

Tobias Schießl

#### 4.4.2 Function Documentation

## 4.4.2.1 void check\_first ( int port )

Check if we read an analogous sensor for the first time and read the current value if that's the case.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

Returns

none

Here is the call graph for this function:



## 4.4.2.2 signed short sensor\_gyro\_get ( int port )

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

The value returned by the sensor will be transformed into the range from -360 degrees to +360 degrees.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

## Returns

The current rotation meassured by the gyro sensor, ranging from -360 degrees to +360 degrees

Here is the call graph for this function:



## 4.4.2.3 unsigned short sensor\_light\_get ( int port )

Get the 10 bit value of the NXT light sensor at the specified port.

## **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

## Returns

The current value of the light sensor, ranging from 0 (White) to 1023 (Black)

Here is the call graph for this function:



## 4.4.2.4 void sensor\_light\_set\_active ( int port )

Set an NXT light sensor at the specified port active by enabling its LED.

#### **Parameters**

| port   - The port the sensor is connected to |
|----------------------------------------------|
|----------------------------------------------|

## Returns

none

Here is the call graph for this function:



## 4.4.2.5 void sensor\_light\_set\_inactive ( int port )

Set an NXT light sensor at the specified port inactive by disabling its LED.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

none

Here is the call graph for this function:



## 4.4.2.6 unsigned short sensor\_sound\_get ( int port )

Get the 10 bit value of the NXT sound sensor at the specified port.

If this function is called for the first time with the specified port, the sound sensor will be initialized by setting its mode to dB.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

#### Returns

The current value of the sound sensor, ranging from 0 (loud) to 1023 (quiet)

Here is the call graph for this function:



## 4.4.2.7 int sensor\_touch\_get\_state ( int port )

Read the state of the NXT touch sensor connected to the specified port.

If the sensor is red for the first time, the first value is invalid and will be discarded. The current state is red a second time in that case.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

## Returns

The current state of the touch sensor: 1 if it is pressed, 0 otherwise

Here is the call graph for this function:



#### 4.4.3 Variable Documentation

#### 4.4.3.1 sensor\_port\_info ports[]

Array storing information about the 4 sensor ports of the EV3.

A internally used attribute. Needed for port access.

# 4.5 leJOS\_EV3/src/ev3/adc\_sensors.h File Reference

Function declarations to read the analogous sensors.

#include "sensors.h"

Include dependency graph for adc\_sensors.h:



This graph shows which files directly or indirectly include this file:



## **Functions**

• int sensor\_touch\_get\_state (int port)

Read the state of the NXT touch sensor connected to the specified port.

void sensor\_light\_set\_active (int port)

Set an NXT light sensor at the specified port active by enabling its LED.

• void sensor\_light\_set\_inactive (int port)

Set an NXT light sensor at the specified port inactive by disabling its LED.

• unsigned short sensor\_light\_get (int port)

Get the 10 bit value of the NXT light sensor at the specified port.

• unsigned short sensor\_sound\_get (int port)

Get the 10 bit value of the NXT sound sensor at the specified port.

signed short sensor\_gyro\_get (int port)

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

## 4.5.1 Detailed Description

Function declarations to read the analogous sensors.

Author

Tobias Schießl

## 4.5.2 Function Documentation

4.5.2.1 signed short sensor\_gyro\_get ( int port )

Get the current rotation measured by the HiTechnic gyro sensor connected at the specified port.

The value returned by the sensor will be transformed into the range from -360 degrees to +360 degrees.

#### **Parameters**

| port | - The port the sensor is connected to |  |
|------|---------------------------------------|--|

## Returns

The current rotation measured by the gyro sensor, ranging from -360 degrees to +360 degrees

Here is the call graph for this function:



## 4.5.2.2 unsigned short sensor\_light\_get ( int port )

Get the 10 bit value of the NXT light sensor at the specified port.

## **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

## Returns

The current value of the light sensor, ranging from 0 (White) to 1023 (Black)

Here is the call graph for this function:



## 4.5.2.3 void sensor\_light\_set\_active ( int port )

Set an NXT light sensor at the specified port active by enabling its LED.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

Returns

none

Here is the call graph for this function:



## 4.5.2.4 void sensor\_light\_set\_inactive ( int port )

Set an NXT light sensor at the specified port inactive by disabling its LED.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

Returns

none

Here is the call graph for this function:



## 4.5.2.5 unsigned short sensor\_sound\_get ( int port )

Get the 10 bit value of the NXT sound sensor at the specified port.

If this function is called for the first time with the specified port, the sound sensor will be initialized by setting its mode to dB.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

#### Returns

The current value of the sound sensor, ranging from 0 (loud) to 1023 (quiet)

Here is the call graph for this function:



## 4.5.2.6 int sensor\_touch\_get\_state ( int port )

Read the state of the NXT touch sensor connected to the specified port.

If the sensor is red for the first time, the first value is invalid and will be discarded. The current state is red a second time in that case.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

## Returns

The current state of the touch sensor: 1 if it is pressed, 0 otherwise

Here is the call graph for this function:



# 4.6 leJOS\_EV3/src/ev3/digi\_sensors.c File Reference

Function definitions to talk to the digital sensors (I2C sensors)

```
#include "digi_sensors.h"
#include "i2c.h"
#include "stdio.h"
#include "string.h"
```

Include dependency graph for digi\_sensors.c:



#### **Macros**

#define I2C\_DEFAULT\_SLAVE\_ADDRESS 0x01

The default slave address used by all I2C sensors so far.

#define I2C\_DEFAULT\_INTERNAL\_ADDRESS 0x42

The default internal register address which contains the values measured by the I2C sensors (or the start address in case multiple registers are required)

## **Functions**

· void sensor\_digi\_enable (int port)

Enable a digital sensor by configuring the GPIO pins required for I2C communication.

void sensor\_ultrasonic\_get\_range (int port, unsigned char data\_buffer[8])

Get the range of the Lego ultrasonic sensor connected at the specified port.

void sensor\_ultrasonic\_set\_mode (int port, unsigned char mode)

Set the mode of the Lego ultrasonic sensor at the specified port.

unsigned short sensor\_compass\_get (int port)

Read the current direction measured by the HiTechnic compass sensor at the specified port.

void sensor\_compass\_start\_calibration (int port)

Start the HiTechnic compass sensor calibration.

unsigned short sensor\_compass\_end\_calibration (int port)

Stop the HiTechnic compass sensor calibration.

• void sensor\_accel\_calibrate (int port)

Calibrate the HiTechnic acceleration sensor at the specified port.

void sensor\_accel\_get (int port, short data\_buffer[3])

Get the 0-relativ acceleration measured by the HiTechnic acceleration sensor at the specified port.

void sensor\_accel\_get\_raw (int port, short data\_buffer[3])

Get the raw acceleration meassured by the HiTechnic acceleration sensor at the specified port.

• unsigned char sensor\_hitechnic\_color\_calibrate (int port, int mode)

Calibrate the HiTechnic color sensor at the specified port.

void sensor\_hitechnic\_color\_get (int port, signed short data\_buffer[3])

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

unsigned char sensor\_hitechnic\_color\_get\_color\_id (int port)

Get the ID of the color measured by the HiTechnic color sensor at the specified port.

void sensor hitechnic color id to string (unsigned char color id, char \*string buffer)

Transform a HiTechnic color sensor ID into a String.

• void sensor\_temperature\_nxt\_set\_resolution (int port, unsigned char resolution)

Set the resolution for the measured temperature values.

· unsigned char sensor temperature nxt get resolution (int port)

Returns the current resolution setting of the sensor.

• float sensor\_temperature\_nxt\_get\_temperature (int port)

Measures and returns the current temperature value.

#### **Variables**

• unsigned char ultrasonic modes [4] = {2, 2, 2, 2}

Array storing information about the current mode of Lego ultrasonic sensors (0x02 = CONTINOUS MODE is the default mode)

• short accel calibration [4][4] = {0}

Array storing calibration information for the HiTechnic acceleration sensor.

## 4.6.1 Detailed Description

Function definitions to talk to the digital sensors (I2C sensors)

**Author** 

Tobias Schießl, Christian Soward

## 4.6.2 Function Documentation

4.6.2.1 void sensor\_accel\_calibrate ( int port )

Calibrate the HiTechnic acceleration sensor at the specified port.

The sensor has be at rest when this function is called. Calibrating the sensor means to get the values returned while at rest in order to return values realtive to 0 in calls to sensor\_accel\_get. If this function is not called directly, it will be triggered on the first call to sensor\_accel\_get.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

Returns

none

Here is the call graph for this function:



## 4.6.2.2 void sensor\_accel\_get ( int port, short data\_buffer[3] )

Get the 0-relativ acceleration measured by the HiTechnic acceleration sensor at the specified port.

The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will call sensor\_accel\_calibrate when called for the first time. The values returned will be relativ to 0.

#### **Parameters**

| port        | - The port the sensor is connected to                                                               |
|-------------|-----------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the meassured values in (the values will be stored in the buffer in the following |
|             | order: X, Y, Z)                                                                                     |

## Returns

none

Here is the call graph for this function:



## 4.6.2.3 void sensor\_accel\_get\_raw ( int port, short data\_buffer[3] )

Get the raw acceleration measured by the HiTechnic acceleration sensor at the specified port.

The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will not call sensor\_accel\_calibrate and return the raw values (not relativ to 0) returned by the sensor.

#### **Parameters**

| port        | - The port the sensor is connected to                                                               |
|-------------|-----------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the meassured values in (the values will be stored in the buffer in the following |
|             | order: X, Y, Z)                                                                                     |

## Returns

none

Here is the call graph for this function:



## 4.6.2.4 unsigned short sensor\_compass\_end\_calibration ( int port )

Stop the HiTechnic compass sensor calibration.

Read the information in the appropriate start\_calibration function first. This function is the third step and finishs the calibration process.

## **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

## Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



## 4.6.2.5 unsigned short sensor\_compass\_get ( int port )

Read the current direction measured by the HiTechnic compass sensor at the specified port.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

#### Returns

The current direction in degrees measured by the sensor, ranging from 0 to 360

Here is the call graph for this function:



## 4.6.2.6 void sensor\_compass\_start\_calibration ( int port )

Start the HiTechnic compass sensor calibration.

You should calibrate a compass sensor when it is mounted on your robot in the way you want to use it. So the sensor will be calibrated for your specific environment/robot. The calibration adjustment is stored persitent on the sensor itself. For more information see the HiTechnic documentation. Calibrating the compass sensor takes 3 steps. (1) Call this function. (2) Move the sensor/robot in a circle (540 degrees - 720 degrees within 20 seconds). (3) Call the appropriate end calibration function.

## **Parameters**

| p | - The port the sensor is connected to |
|---|---------------------------------------|
|---|---------------------------------------|

## Returns

none

Here is the call graph for this function:



## 4.6.2.7 void sensor\_digi\_enable ( int port )

Enable a digital sensor by configuring the GPIO pins required for I2C communication.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

#### Returns

none

Here is the call graph for this function:



4.6.2.8 unsigned char sensor\_hitechnic\_color\_calibrate ( int port, int mode )

Calibrate the HiTechnic color sensor at the specified port.

To calibrate the sensor properly, this function has to be called two times. Once with mode set to CAL\_WHITE (0x043) and once with mode set to CAL\_BLACK (0x42). Calibration information is stored directly on the sensor and will be persistent, even if the sensor is no longer provided with power. When called with mode set to CAL\_WHITE, the sensor should be located in front of a diffuse white surface at a distance of 1.5 cm. When called with mode set to CAL\_BLACK, the sensor should have nothing in front of it within a distance of about 2 m. If the calibration command was received successfully, the sensors LED will blink for confirmation.

### **Parameters**

| port | - The port the sensor is connected to                                         |
|------|-------------------------------------------------------------------------------|
| mode | - The mode to calibrate the sensor with: CAL_WHITE (0x43) or CAL_BLACK (0x42) |

## Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



4.6.2.9 void sensor\_hitechnic\_color\_get ( int port, signed short data\_buffer[3] )

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

For best results, the sensor should be calibrated before calling this function.

#### **Parameters**

|       | port   | - The port the sensor is connected to                                                          |
|-------|--------|------------------------------------------------------------------------------------------------|
| data_ | buffer | - Buffer to store the received data in (the values will be stored in the following order: red, |
|       |        | green, blue)                                                                                   |

## Returns

none

Here is the call graph for this function:



4.6.2.10 unsigned char sensor\_hitechnic\_color\_get\_color\_id ( int port )

Get the ID of the color meassured by the HiTechnic color sensor at the specified port.

For best results, the sensor should be calibrated before calling this function. See digi\_sensors.h to see which color is represented by which ID.

## **Parameters**

| port - The port the sensor is connected to |
|--------------------------------------------|
|--------------------------------------------|

## Returns

The ID of the color measured by the sensor

Here is the call graph for this function:



4.6.2.11 void sensor\_hitechnic\_color\_id\_to\_string ( unsigned char color\_id, char \* string\_buffer )

Transform a HiTechnic color sensor ID into a String.

This function was for debug purposes but it might be useful in the future. Therefore it remains part of the code.

| color_id      | - The ID of the color to represent as a String              |
|---------------|-------------------------------------------------------------|
| string_buffer | - Buffer to store the String representation of the color in |

#### Returns

none

4.6.2.12 unsigned char sensor\_temperature\_nxt\_get\_resolution ( int port )

Returns the current resolution setting of the sensor.

## **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

## Returns

The current resolution. See the macros TEMP9BIT ... TEMP12BIT

Here is the call graph for this function:



4.6.2.13 float sensor\_temperature\_nxt\_get\_temperature ( int port )

Measures and returns the current temperature value.

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

#### Returns

The current temperature given in degrees Celsius

Here is the call graph for this function:



4.6.2.14 void sensor\_temperature\_nxt\_set\_resolution ( int port, unsigned char resolution )

Set the resolution for the measured temperature values.

The internal Texas Instruments tmp275 temperature sensor can operate in different resolution modes. Lower resolution is faster. See the TEMP9BIT ... TEMP12BIT macros for more information or the official documentation.

#### **Parameters**

| port       | - The port the sensor is connected to                     |
|------------|-----------------------------------------------------------|
| resolution | - The resolution. Use on of the macros TEMP9BIT TEMP12BIT |

## Returns

none

Here is the call graph for this function:



4.6.2.15 void sensor\_ultrasonic\_get\_range ( int port, unsigned char data\_buffer[8] )

Get the range of the Lego ultrasonic sensor connected at the specified port.

The sensor measures distances from 0 to 255 in cm. If nothing is located in front of the sensor, the value will be 255. This function will consider the sensor's current mode. If it is in CONTINOUS MODE (default), only the first value of the array will be valid. The others will be set to 0. If it is in SINGLE SHOT MODE, all 8 entries of the array will be values returned by the sensor. If less than 8 objects are detected, some entries will be set to 255. If it is in OFF MODE, all 8 entries of the array will be set to 0. Note: If the sensor is in SINGLE SHOT MODE, no additional SINGLE SHOT command will be sent in this function - call sensor\_ultrasonic\_set\_mode therefore.

| port        | - The port the sensor is connected to                                                          |
|-------------|------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the result in (depending on the sensor's current mode, not all entries might |
|             | be filled with values returned by the sensor)                                                  |

## Returns

none

Here is the call graph for this function:



4.6.2.16 void sensor\_ultrasonic\_set\_mode ( int port, unsigned char mode )

Set the mode of the Lego ultrasonic sensor at the specified port.

## **Parameters**

| port | - The port the sensor is connected to                                  |
|------|------------------------------------------------------------------------|
| mode | - The mode to set: ULTRASONIC_MODE_OFF (0x00), ULTRASONIC_MODE_SINGLE_ |
|      | SHOT (0x01) or ULTRASONIC_MODE_CONTINOUS (0x02)                        |

## Returns

none

Here is the call graph for this function:



## 4.6.3 Variable Documentation

## 4.6.3.1 short accel\_calibration[4][4] = {0}

Array storing calibration information for the HiTechnic acceleration sensor.

This information is used to calculate return values for the acceleration sensor which are relativ to 0.

# 4.7 leJOS\_EV3/src/ev3/digi\_sensors.h File Reference

Function declarations to talk to the digital sensors (I2C sensors)

#include "sensors.h"

Include dependency graph for digi\_sensors.h:



This graph shows which files directly or indirectly include this file:



## **Macros**

• #define ULTRASONIC\_MODE\_CONTINOUS 0x02

Ultrasonic sensor mode "CONTINOUS" (sensor will meassure periodically by itself)

• #define ULTRASONIC\_MODE\_SINGLE\_SHOT 0x01

Ultrasonic sensor mode "SINGLE SHOT" (sensor will measure whenever a new single shot command is received and it will measure up to 8 objects in front of it)

#define ULTRASONIC\_MODE\_OFF 0x00

Ultrasonic sensor mode "OFF" (sensor will not meassure distances)

• #define CAL\_WHITE 0x43

Constant value to send to the HiTechnic color sensor in order to start white calibration.

• #define CAL\_BLACK 0x42

Constant value to send to the HiTechnic color sensor in order to start black calibration.

#define HI\_TECHNIC\_COL\_BLACK 0

HiTechnic color sensor ID for black.

• #define HI TECHNIC COL PURPLE 1

HiTechnic color sensor ID for black.

• #define HI\_TECHNIC\_COL\_DARK\_BLUE 2

HiTechnic color sensor ID for purple.

• #define HI\_TECHNIC\_COL\_LIGHT\_BLUE 3

HiTechnic color sensor ID for dark blue.

#define HI\_TECHNIC\_COL\_GREEN 4

HiTechnic color sensor ID for light blue.

• #define HI TECHNIC COL YELLOW GREEN 5

HiTechnic color sensor ID for green.

• #define HI\_TECHNIC\_COL\_YELLOW 6

HiTechnic color sensor ID for yellow green.

• #define HI TECHNIC COL ORANGE 7

HiTechnic color sensor ID for yellow.

• #define HI\_TECHNIC\_COL\_RED 8

HiTechnic color sensor ID for orange.

#define HI\_TECHNIC\_COL\_RED\_PINK 9

HiTechnic color sensor ID for red.

#define HI\_TECHNIC\_COL\_PINK 10

HiTechnic color sensor ID for red pink.

• #define HI\_TECHNIC\_COL\_GREY1 11

HiTechnic color sensor ID for grey.

• #define HI TECHNIC COL GREY2 12

HiTechnic color sensor ID for grey.

#define HI\_TECHNIC\_COL\_GREY3 13

HiTechnic color sensor ID for grey.

• #define HI\_TECHNIC\_COL\_GREY4 14

HiTechnic color sensor ID for grey.

• #define HI\_TECHNIC\_COL\_GREY5 15

HiTechnic color sensor ID for grey.

#define HI\_TECHNIC\_COL\_GREY6 16

HiTechnic color sensor ID for grey.

#define HI\_TECHNIC\_COL\_WHITE 17

HiTechnic color sensor ID for white.

• #define TEMP9BIT 0x00

HiTechnic temperature sensor mode with 9 bit resolution (0.5 degrees C). Average Conversion time within sensor in this mode is 27.5ms.

• #define TEMP10BIT 0x01

HiTechnic temperature sensor mode with 10 bit resolution (0.25 degrees C). Average Conversion time within sensor in this mode is 55ms.

#define TEMP11BIT 0x02

HiTechnic temperature sensor mode with 11 bit resolution (0.125 degrees C). Average Conversion time within sensor in this mode is 110ms.

#define TEMP12BIT 0x03

HiTechnic temperature sensor mode with 12 bit resolution (0.0625 degrees C). Average Conversion time within sensor in this mode is 220ms.

#### **Functions**

void sensor digi enable (int port)

Enable a digital sensor by configuring the GPIO pins required for I2C communication.

void sensor ultrasonic get range (int port, unsigned char data buffer[8])

Get the range of the Lego ultrasonic sensor connected at the specified port.

void sensor\_ultrasonic\_set\_mode (int port, unsigned char mode)

Set the mode of the Lego ultrasonic sensor at the specified port.

unsigned short sensor\_compass\_get (int port)

Read the current direction measured by the HiTechnic compass sensor at the specified port.

void sensor\_compass\_start\_calibration (int port)

Start the HiTechnic compass sensor calibration.

unsigned short sensor compass end calibration (int port)

Stop the HiTechnic compass sensor calibration.

void sensor\_accel\_calibrate (int port)

Calibrate the HiTechnic acceleration sensor at the specified port.

void sensor\_accel\_get (int port, short data\_buffer[3])

Get the 0-relativ acceleration measured by the HiTechnic acceleration sensor at the specified port.

• void sensor\_accel\_get\_raw (int port, short data\_buffer[3])

Get the raw acceleration measured by the HiTechnic acceleration sensor at the specified port.

unsigned char sensor\_hitechnic\_color\_calibrate (int port, int mode)

Calibrate the HiTechnic color sensor at the specified port.

void sensor\_hitechnic\_color\_get (int port, signed short data\_buffer[3])

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

unsigned char sensor\_hitechnic\_color\_get\_color\_id (int port)

Get the ID of the color measured by the HiTechnic color sensor at the specified port.

• void sensor\_hitechnic\_color\_id\_to\_string (unsigned char color\_id, char \*string\_buffer)

Transform a HiTechnic color sensor ID into a String.

• void sensor\_temperature\_nxt\_set\_resolution (int port, unsigned char resolution)

Set the resolution for the measured temperature values.

• unsigned char sensor\_temperature\_nxt\_get\_resolution (int port)

Returns the current resolution setting of the sensor.

float sensor\_temperature\_nxt\_get\_temperature (int port)

Measures and returns the current temperature value.

## 4.7.1 Detailed Description

Function declarations to talk to the digital sensors (I2C sensors)

**Author** 

Tobias Schießl, Christian Soward

## 4.7.2 Function Documentation

4.7.2.1 void sensor\_accel\_calibrate ( int port )

Calibrate the HiTechnic acceleration sensor at the specified port.

The sensor has be at rest when this function is called. Calibrating the sensor means to get the values returned while at rest in order to return values realtive to 0 in calls to sensor\_accel\_get. If this function is not called directly, it will be triggered on the first call to sensor\_accel\_get.

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

#### Returns

none

Here is the call graph for this function:



## 4.7.2.2 void sensor\_accel\_get ( int port, short data\_buffer[3] )

Get the 0-relativ acceleration measured by the HiTechnic acceleration sensor at the specified port.

The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will call sensor\_accel\_calibrate when called for the first time. The values returned will be relativ to 0.

## **Parameters**

| port        | - The port the sensor is connected to                                                               |
|-------------|-----------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the meassured values in (the values will be stored in the buffer in the following |
|             | order: X, Y, Z)                                                                                     |

## Returns

none

Here is the call graph for this function:



## 4.7.2.3 void sensor\_accel\_get\_raw ( int port, short data\_buffer[3] )

Get the raw acceleration measured by the HiTechnic acceleration sensor at the specified port.

The sensor measures the acceleration on all 3 axis (X, Y and Z). This function will not call sensor\_accel\_calibrate and return the raw values (not relativ to 0) returned by the sensor.

#### **Parameters**

| port        | - The port the sensor is connected to                                                               |
|-------------|-----------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the meassured values in (the values will be stored in the buffer in the following |
|             | order: X, Y, Z)                                                                                     |

## Returns

none

Here is the call graph for this function:



## 4.7.2.4 unsigned short sensor\_compass\_end\_calibration ( int port )

Stop the HiTechnic compass sensor calibration.

Read the information in the appropriate start\_calibration function first. This function is the third step and finishs the calibration process.

## **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

## Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



## 4.7.2.5 unsigned short sensor\_compass\_get ( int port )

Read the current direction measured by the HiTechnic compass sensor at the specified port.

| port | - The port the sensor is connected to |
|------|---------------------------------------|

#### Returns

The current direction in degrees measured by the sensor, ranging from 0 to 360

Here is the call graph for this function:



## 4.7.2.6 void sensor\_compass\_start\_calibration ( int port )

Start the HiTechnic compass sensor calibration.

You should calibrate a compass sensor when it is mounted on your robot in the way you want to use it. So the sensor will be calibrated for your specific environment/robot. The calibration adjustment is stored persitent on the sensor itself. For more information see the HiTechnic documentation. Calibrating the compass sensor takes 3 steps. (1) Call this function. (2) Move the sensor/robot in a circle (540 degrees - 720 degrees within 20 seconds). (3) Call the appropriate end calibration function.

## **Parameters**

| p | - The port the sensor is connected to |
|---|---------------------------------------|
|---|---------------------------------------|

## Returns

none

Here is the call graph for this function:



## 4.7.2.7 void sensor\_digi\_enable ( int port )

Enable a digital sensor by configuring the GPIO pins required for I2C communication.

#### **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|

#### Returns

none

Here is the call graph for this function:



4.7.2.8 unsigned char sensor\_hitechnic\_color\_calibrate ( int port, int mode )

Calibrate the HiTechnic color sensor at the specified port.

To calibrate the sensor properly, this function has to be called two times. Once with mode set to CAL\_WHITE (0x043) and once with mode set to CAL\_BLACK (0x42). Calibration information is stored directly on the sensor and will be persistent, even if the sensor is no longer provided with power. When called with mode set to CAL\_WHITE, the sensor should be located in front of a diffuse white surface at a distance of 1.5 cm. When called with mode set to CAL\_BLACK, the sensor should have nothing in front of it within a distance of about 2 m. If the calibration command was received successfully, the sensors LED will blink for confirmation.

### **Parameters**

| port | - The port the sensor is connected to                                         |
|------|-------------------------------------------------------------------------------|
| mode | - The mode to calibrate the sensor with: CAL_WHITE (0x43) or CAL_BLACK (0x42) |

## Returns

1 if the calibration was successful, 0 otherwise

Here is the call graph for this function:



4.7.2.9 void sensor\_hitechnic\_color\_get ( int port, signed short data\_buffer[3] )

Get the red, green and blue values (RGB) meassured by the HiTechnic color sensor at the specified port.

For best results, the sensor should be calibrated before calling this function.

#### **Parameters**

| port        | - The port the sensor is connected to                                                          |
|-------------|------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the received data in (the values will be stored in the following order: red, |
|             | green, blue)                                                                                   |

## Returns

none

Here is the call graph for this function:



4.7.2.10 unsigned char sensor\_hitechnic\_color\_get\_color\_id ( int port )

Get the ID of the color meassured by the HiTechnic color sensor at the specified port.

For best results, the sensor should be calibrated before calling this function. See digi\_sensors.h to see which color is represented by which ID.

## **Parameters**

| port - The port the sensor is connected to |
|--------------------------------------------|
|--------------------------------------------|

## Returns

The ID of the color measured by the sensor

Here is the call graph for this function:



4.7.2.11 void sensor\_hitechnic\_color\_id\_to\_string ( unsigned char color\_id, char \* string\_buffer )

Transform a HiTechnic color sensor ID into a String.

This function was for debug purposes but it might be useful in the future. Therefore it remains part of the code.

| color_id      | - The ID of the color to represent as a String              |
|---------------|-------------------------------------------------------------|
| string_buffer | - Buffer to store the String representation of the color in |

## Returns

none

## 4.7.2.12 unsigned char sensor\_temperature\_nxt\_get\_resolution ( int port )

Returns the current resolution setting of the sensor.

## **Parameters**

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

## Returns

The current resolution. See the macros TEMP9BIT ... TEMP12BIT

Here is the call graph for this function:



## 4.7.2.13 float sensor\_temperature\_nxt\_get\_temperature ( int port )

Measures and returns the current temperature value.

| port | - The port the sensor is connected to |
|------|---------------------------------------|
|------|---------------------------------------|

#### Returns

The current temperature given in degrees Celsius

Here is the call graph for this function:



4.7.2.14 void sensor\_temperature\_nxt\_set\_resolution ( int port, unsigned char resolution )

Set the resolution for the measured temperature values.

The internal Texas Instruments tmp275 temperature sensor can operate in different resolution modes. Lower resolution is faster. See the TEMP9BIT ... TEMP12BIT macros for more information or the official documentation.

#### **Parameters**

| port       | - The port the sensor is connected to                     |
|------------|-----------------------------------------------------------|
| resolution | - The resolution. Use on of the macros TEMP9BIT TEMP12BIT |

## Returns

none

Here is the call graph for this function:



4.7.2.15 void sensor\_ultrasonic\_get\_range ( int port, unsigned char data\_buffer[8] )

Get the range of the Lego ultrasonic sensor connected at the specified port.

The sensor measures distances from 0 to 255 in cm. If nothing is located in front of the sensor, the value will be 255. This function will consider the sensor's current mode. If it is in CONTINOUS MODE (default), only the first value of the array will be valid. The others will be set to 0. If it is in SINGLE SHOT MODE, all 8 entries of the array will be values returned by the sensor. If less than 8 objects are detected, some entries will be set to 255. If it is in OFF MODE, all 8 entries of the array will be set to 0. Note: If the sensor is in SINGLE SHOT MODE, no additional SINGLE SHOT command will be sent in this function - call sensor\_ultrasonic\_set\_mode therefore.

| port        | - The port the sensor is connected to                                                          |
|-------------|------------------------------------------------------------------------------------------------|
| data_buffer | - Buffer to store the result in (depending on the sensor's current mode, not all entries might |
|             | be filled with values returned by the sensor)                                                  |

## Returns

none

Here is the call graph for this function:



4.7.2.16 void sensor\_ultrasonic\_set\_mode ( int port, unsigned char mode )

Set the mode of the Lego ultrasonic sensor at the specified port.

## **Parameters**

| port | - The port the sensor is connected to                                   |
|------|-------------------------------------------------------------------------|
| mode | - The mode to set: ULTRASONIC_MODE_OFF (0x00), ULTRASONIC_MODE_SINGLE_← |
|      | SHOT (0x01) or ULTRASONIC_MODE_CONTINOUS (0x02)                         |

## Returns

none

Here is the call graph for this function:



# 4.8 leJOS\_EV3/src/ev3/drivers/cpu.c File Reference

This file contains the API definitions for configuring CPU.

#include "cpu.h"

Include dependency graph for cpu.c:



## **Functions**

void CPUSwitchToPrivilegedMode (void)

This API can be used to switch from user mode to privileged mode The privilege mode will be system mode. System mode will share the same resources as user mode, but with privileges.

void CPUSwitchToUserMode (void)

This API can be used to switch from any previleged mode of ARM to user mode. After this API is called, the program will continue to operate in non-privileged mode, until any exception occurs. After the exception is serviced, execution will continue in user mode.

· void CPUAbortHandler (void)

This API is called when the CPU is aborted or during execution of any undefined instruction. Both IRQ and FIQ will be disabled when the CPU gets an abort and calls this API.

- unsigned int CPUIntStatus (void)
- void CPUirqd (void)
- void CPUirqe (void)
- void CPUfiqd (void)
- void CPUfiqe (void)

## 4.8.1 Detailed Description

This file contains the API definitions for configuring CPU.

## 4.8.2 Function Documentation

## 4.8.2.1 void CPUAbortHandler (void)

This API is called when the CPU is aborted or during execution of any undefined instruction. Both IRQ and FIQ will be disabled when the CPU gets an abort and calls this API.

| None. |  |
|-------|--|

Returns

None.

Note: The user can perform error handling such as an immediate reset inside this API if required.

4.8.2.2 void CPUSwitchToPrivilegedMode (void)

This API can be used to switch from user mode to privileged mode The privilege mode will be system mode. System mode will share the same resources as user mode, but with privileges.

## **Parameters**

```
None.
```

Returns

None.

Note: All the access to system configuration which needs privileged access can be done after calling this API.

4.8.2.3 void CPUSwitchToUserMode (void)

This API can be used to switch from any previleged mode of ARM to user mode. After this API is called, the program will continue to operate in non-privileged mode, until any exception occurs. After the exception is serviced, execution will continue in user mode.

Parameters

```
None.
```

Returns

None.

Note: All the access to system configuration which needs privileged access shall be done before this API is called.

# 4.9 leJOS\_EV3/src/ev3/drivers/ecap.c File Reference

## ECAP APIs.

```
#include "hw_ecap.h"
#include "hw_types.h"
#include "ecap.h"
#include "hw_pwmss.h"
```

Include dependency graph for ecap.c:



#### **Functions**

• void ECAPClockEnable (unsigned int baseAdd)

This functions enables clock for ECAP module in PWMSS subsystem.

· void ECAPClockDisable (unsigned int baseAdd)

This functions disables clock for ECAP module in PWMSS subsystem.

unsigned int ECAPClockEnableStatusGet (unsigned int baseAdd)

This functions determines whether clock is enabled or not.

• unsigned int ECAPClockDisableStatusGet (unsigned int baseAdd)

This functions determines whether clock is disabled or not.

void ECAPCaptureLoadingEnable (unsigned int baseAdd)

This function enables capture loading.

void ECAPCaptureLoadingDisable (unsigned int baseAdd)

This function disables capture loading.

void ECAPPrescaleConfig (unsigned int baseAdd, unsigned int prescale)

This function configures prescale value.

• void ECAPOperatingModeSelect (unsigned int baseAdd, unsigned int modeSelect)

This function configures ecapture module to operate in capture mode or in APWM mode.

unsigned int ECAPTimeStampRead (unsigned int baseAdd, unsigned int capEvtFlag)

This function returns time-stamp for a given capture event.

void ECAPCounterConfig (unsigned int baseAdd, unsigned int countVal)

This function configures the counter register which is used as Capture Time base.

void ECAPCapeEvtPolarityConfig (unsigned int baseAdd, unsigned int capEvt1pol, unsigned int capEvt2pol, unsigned int capEvt3pol, unsigned int capEvt4pol)

This function configures Capture Event polarity.

• void ECAPCaptureEvtCntrRstConfig (unsigned int baseAdd, unsigned int CounterRst1, unsigned int CounterRst2, unsigned int CounterRst3, unsigned int CounterRst4)

This function enables reset of the counters upon Capture Events.

void ECAPContinousModeConfig (unsigned int baseAdd)

This function configures ECAP to Continuous mode.

• void ECAPOneShotModeConfig (unsigned int baseAdd, unsigned int stopVal)

This function configures ECAP to One-shot mode and also stop value for this mode.

void ECAPOneShotREARM (unsigned int baseAdd)

This function configures ECAP to One-Short Re-arming.

void ECAPAPWMPolarityConfig (unsigned int baseAdd, unsigned int flag)

This function configures output polarity for APWM output.

• void ECAPCounterControl (unsigned int baseAdd, unsigned int flag)

This function configures counter to stop or free running based on its input argument flag.

void ECAPSyncInOutSelect (unsigned int baseAdd, unsigned int syncIn, unsigned int syncOut)

This function configures Sync-In and Sync-Out.

void ECAPAPWMCaptureConfig (unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal)

When ECAP module is configured in APWM mode capture 1 and capture 2 registers are used as period and compare register. This function configures compare and period values to this register.

void ECAPAPWMShadowCaptureConfig (unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal)

This function configures the Shadow register.

void ECAPCounterPhaseValConfig (unsigned int baseAdd, unsigned int cntPhaseVal)

This function configures the counter phase value.

void ECAPGlobalIntEnable (unsigned int baseAdd)

This function enables the generation of interrupts if any of event interrupt are enable and corresponding event interrupt flag is set.

void ECAPIntEnable (unsigned int baseAdd, unsigned int flag)

This function enables the specified interrups.

· void ECAPIntDisable (unsigned int baseAdd, unsigned int flag)

This function disables the specified interrups.

unsigned int ECAPIntStatus (unsigned int baseAdd, unsigned int flag)

This function returns the status specified interrups.

void ECAPIntStatusClear (unsigned int baseAdd, unsigned int flag)

This function clears of the status specified interrups.

unsigned int ECAPPeripheralIdGet (unsigned int baseAdd)

This function returns the peripheral ID.

void EcapContextSave (unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \*contextPtr)

This API can be used to save the register context of ECAP.

void EcapContextRestore (unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \*contextPtr)

This API can be used to restore the register context of ECAP.

## 4.9.1 Detailed Description

ECAP APIs.

This file contains the device abstraction layer APIs for ECAP

## 4.9.2 Function Documentation

4.9.2.1 void ECAPAPWMCaptureConfig ( unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal )

When ECAP module is configured in APWM mode capture 1 and capture 2 registers are used as period and compare register. This function configures compare and period values to this register.

#### **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used. |
|------------|-----------------------------------------------------|
| compareVal | It is the Compare value to be configured.           |
| periodVal  | It is the Period value to be configured.            |

## Returns

None.

4.9.2.2 void ECAPAPWMPolarityConfig ( unsigned int baseAdd, unsigned int flag )

This function configures output polarity for APWM output.

## **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                   |
|---------|-----------------------------------------------------------------------|
| flag    | It is the value which determines the output polarity for APWM output. |
|         | flag can take following macros.                                       |
|         | ECAP_APWM_ACTIVE_HIGH.                                                |
|         | ECAP_APWM_ACTIVE_LOW.                                                 |
|         |                                                                       |

## Returns

None.

4.9.2.3 void ECAPAPWMShadowCaptureConfig (unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal)

This function configures the Shadow register.

## Parameters

| baseAdd    | It is the Memory address of the ECAP instance used. |
|------------|-----------------------------------------------------|
| compareVal | It is the Compare value to be configured.           |
| periodVal  | It is the Period value to be configured.            |

## Returns

None.

4.9.2.4 void ECAPCapeEvtPolarityConfig ( unsigned int *baseAdd*, unsigned int *capEvt1pol*, unsigned int *capEvt2pol*, unsigned int *capEvt2pol*, unsigned int *capEvt4pol* )

This function configures Capture Event polarity.

| baseAdd    | It is the Memory address of the ECAP instance used.                                        |
|------------|--------------------------------------------------------------------------------------------|
| capEvt1pol | It determines whether Capture Event1 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |

| capEvt2pol | It determines whether Capture Event2 has to be generated on rising edge or falling edge of |
|------------|--------------------------------------------------------------------------------------------|
|            | pulse.                                                                                     |
| capEvt3pol | It determines whether Capture Event3 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |
| capEvt4pol | It determines whether Capture Event4 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |

0 - falling edge 1 - rising edge

Returns

None.

4.9.2.5 void ECAPCaptureEvtCntrRstConfig ( unsigned int *baseAdd*, unsigned int *CounterRst1*, unsigned int *CounterRst2*, unsigned int *CounterRst4* )

This function enables reset of the counters upon Capture Events.

## **Parameters**

| baseAdd     | It is the Memory address of the ECAP instance used.                |
|-------------|--------------------------------------------------------------------|
| CounterRst1 | It determines whether counter has to be reset upon Capture Event1. |
| CounterRst2 | It determines whether counter has to be reset upon Capture Event2. |
| CounterRst3 | It determines whether counter has to be reset upon Capture Event3. |
| CounterRst4 | It determines whether counter has to be reset upon Capture Event4. |

- 0 Don't reset counter upon capture event.
- 1 Reset upon counter capture event.

Returns

None.

4.9.2.6 void ECAPCaptureLoadingDisable (unsigned int baseAdd)

This function disables capture loading.

## **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|

Returns

None.

4.9.2.7 void ECAPCaptureLoadingEnable ( unsigned int baseAdd )

This function enables capture loading.

### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|

Returns

None.

4.9.2.8 void ECAPClockDisable ( unsigned int baseAdd )

This functions disables clock for ECAP module in PWMSS subsystem.

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

## Returns

None.

4.9.2.9 unsigned int ECAPClockDisableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is disabled or not.

#### **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|

## Returns

return's '1' if clocked is disabled. return's '0' if clocked is not disabled.

4.9.2.10 void ECAPClockEnable (unsigned int baseAdd)

This functions enables clock for ECAP module in PWMSS subsystem.

#### **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

## Returns

None.

4.9.2.11 unsigned int ECAPClockEnableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is enabled or not.

## **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

## Returns

return's '1' if clocked is enabled. return's '0' if clocked is not enabled.

4.9.2.12 void EcapContextRestore ( unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \* contextPtr )

This API can be used to restore the register context of ECAP.

| ecapBase  | Base address of ECAP instance     |
|-----------|-----------------------------------|
| pwmssBase | Base address of the PWM subsystem |

| contextPtr | Pointer to the structure where ECAP register context need to be saved  |
|------------|------------------------------------------------------------------------|
| CONTEXT    | Tolliter to the structure where both register context need to be saved |

## Returns

None

4.9.2.13 void EcapContextSave ( unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \* contextPtr )

This API can be used to save the register context of ECAP.

## **Parameters**

| ecapBase   | Base address of ECAP instance                                         |
|------------|-----------------------------------------------------------------------|
| pwmssBase  | Base address of the PWM subsystem                                     |
| contextPtr | Pointer to the structure where ECAP register context need to be saved |

## Returns

None

4.9.2.14 void ECAPContinousModeConfig (unsigned int baseAdd)

This function configures ECAP to Continuous mode.

## **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|
|---------|-----------------------------------------------------|

## Returns

None.

This API is valid only if ECAP is configured to Capture Mode.It has no significance when ECAP is configured in APWM mode.

4.9.2.15 void ECAPCounterConfig ( unsigned int baseAdd, unsigned int countVal )

This function configures the counter register which is used as Capture Time base.

## **Parameters**

| baseAdd  | It is the Memory address of the ECAP instance used. |
|----------|-----------------------------------------------------|
| countVal | It is counter value to be configured.               |

## Returns

None.

4.9.2.16 void ECAPCounterControl (unsigned int baseAdd, unsigned int flag)

This function configures counter to stop or free running based on its input argument flag.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                               |
|---------|-----------------------------------------------------------------------------------|
| flag    | It is the value which determine counter to be configured to stop or free running. |
|         | flag can take following macros.                                                   |
|         | ECAP_COUNTER_STOP.                                                                |
|         | ECAP COUNTER FREE RUNNING.                                                        |
|         |                                                                                   |

### Returns

None.

4.9.2.17 void ECAPCounterPhaseValConfig (unsigned int baseAdd, unsigned int cntPhaseVal)

This function configures the counter phase value.

#### **Parameters**

| baseAdd     | It is the Memory address of the ECAP instance used.                |
|-------------|--------------------------------------------------------------------|
| cntPhaseVal | It is the counter phase value to be programmed for phase lag/lead. |

#### Returns

None.

### 4.9.2.18 void ECAPGlobalIntEnable (unsigned int baseAdd)

This function enables the generation of interrupts if any of event interrupt are enable and corresponding event interrupt flag is set.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|

### Returns

None.

### 4.9.2.19 void ECAPIntDisable (unsigned int baseAdd, unsigned int flag)

This function disables the specified interrups.

### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.            |
|---------|----------------------------------------------------------------|
| flag    | It is the value which specifies the interrupts to be disabled. |
|         | flag can take following macros.                                |

ECAP\_CEVT1\_INT - Enable Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Enable Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Enable Capture Event 3 interrupt.

ECAP\_CEVT4\_INT - Enable Capture Event 4 interrupt.

ECAP CNTOVF INT - Enable Counter Overflow interrupt.

ECAP PRDEQ INT - Enable Period equal interrupt.

ECAP\_CMPEQ\_INT - Enable Compare equal interrupt.

#### Returns

None.

4.9.2.20 void ECAPIntEnable (unsigned int baseAdd, unsigned int flag)

This function enables the specified interrups.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.           |
|---------|---------------------------------------------------------------|
| flag    | It is the value which specifies the interrupts to be enabled. |
|         | flag can take following macros                                |

ECAP CEVT1 INT - Enable Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Enable Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Enable Capture Event 3 interrupt.

ECAP CEVT4 INT - Enable Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Enable Counter Overflow interrupt.

ECAP\_PRDEQ\_INT - Enable Period equal interrupt.

ECAP\_CMPEQ\_INT - Enable Compare equal interrupt.

#### Returns

None.

4.9.2.21 unsigned int ECAPIntStatus (unsigned int baseAdd, unsigned int flag)

This function returns the status specified interrups.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                      |
|---------|--------------------------------------------------------------------------|
| flag    | It is the value which specifies the status of interrupts to be returned. |
|         | flag can take following macros.                                          |

ECAP\_CEVT1\_INT - Status of Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Status of Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Status of Capture Event 3 interrupt.

ECAP\_CEVT4\_INT - Status of Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Status of Counter Overflow interrupt.

ECAP PRDEQ INT - Status of Period equal interrupt.

ECAP CMPEQ INT - Status of Compare equal interrupt.

ECAP\_GLOBAL\_INT - Global interrupt status.

#### Returns

Status of the specified interrupts.

4.9.2.22 void ECAPIntStatusClear (unsigned int baseAdd, unsigned int flag)

This function clears of the status specified interrups.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                     |
|---------|-------------------------------------------------------------------------|
| flag    | It is the value which specifies the status of interrupts to be cleared. |
|         | flag can take following macros.                                         |

ECAP\_CEVT1\_INT - Status of Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Status of Capture Event 2 interrupt.

ECAP CEVT3 INT - Status of Capture Event 3 interrupt.

ECAP CEVT4 INT - Status of Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Status of Counter Overflow interrupt.

ECAP\_PRDEQ\_INT - Status of Period equal interrupt.

ECAP\_CMPEQ\_INT - Status of Compare equal interrupt.

#### Returns

None.

4.9.2.23 void ECAPOneShotModeConfig (unsigned int baseAdd, unsigned int stopVal)

This function configures ECAP to One-shot mode and also stop value for this mode.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                                    |
|---------|----------------------------------------------------------------------------------------|
| stopVal | It is the number of captures allowed to occur before Capture register(1-4) are frozen. |
|         | stopVal can take following macros.                                                     |
|         | ECAP_CAPTURE_EVENT1_STOP - stop after Capture Event 1                                  |
|         | . ECAP_CAPTURE_EVENT2_STOP - stop after Capture Event 2                                |
|         | . ECAP_CAPTURE_EVENT3_STOP - stop after Capture Event 3                                |
|         | . ECAP_CAPTURE_EVENT4_STOP - stop after Capture Event 4                                |
|         |                                                                                        |

### Returns

None

This API is valid only if ECAP is configured to Capture Mode. It has no significance when ECAP is configured in APWM mode.

4.9.2.24 void ECAPOneShotREARM (unsigned int baseAdd)

This function configures ECAP to One-Short Re-arming.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|
|---------|-----------------------------------------------------|

### Returns

None.

When this API is invoked following things happen.

- 1. Resets Mod4 counter to zero.
- 2. Un-freezes the Mod4 counter.
- 3. Enables capture register loads.

### 4.9.2.25 void ECAPOperatingModeSelect ( unsigned int baseAdd, unsigned int modeSelect )

This function configures ecapture module to operate in capture mode or in APWM mode.

### **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used.                                       |
|------------|-------------------------------------------------------------------------------------------|
| modeSelect | It is the value which determines whether ecapture module to operate in capture mode or in |
|            | APWM mode.                                                                                |
|            | modeSelect can take following macros.                                                     |

ECAP\_CAPTURE\_MODE - Capture Mode. ECAP\_APWM\_MODE - APWM Mode.

Returns

None.

4.9.2.26 unsigned int ECAPPeripheralldGet ( unsigned int baseAdd )

This function returns the peripheral ID.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|
|---------|-----------------------------------------------------|

### Returns

Peripheral ID.

4.9.2.27 void ECAPPrescaleConfig (unsigned int baseAdd, unsigned int prescale)

This function configures prescale value.

### **Parameters**

| baseAdd  | It is the Memory address of the ECAP instance used.           |
|----------|---------------------------------------------------------------|
| prescale | It is the value which is used to prescale the incoming input. |

prescale can take any integer value between 0 and 62

None.

4.9.2.28 void ECAPSyncInOutSelect ( unsigned int baseAdd, unsigned int syncIn, unsigned int syncOut )

This function configures Sync-In and Sync-Out.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                                                                                                                                                                                                                                        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| syncIn  | It is the value which determines whether to disable syncIn or to enable counter to be loaded from CNTPHS register upon a SYNCI signal. syncIn can take following macros.<br>ECAP_SYNC_IN_DISABLE.<br>ECAP_ENABLE_COUNTER - Enables counter to load from CNTPHS register upon SYNCI signal. |
| syncOut | It is the value which select type of syncOut signal (i.e select syncIn event to be the Sync-Out                                                                                                                                                                                            |
| 3,      | signal, select PRD_eq event to be Sync-Out signal).                                                                                                                                                                                                                                        |
|         | syncOut can take following macros.\n                                                                                                                                                                                                                                                       |
|         | ECAP_SYNC_IN - Select syncIn event to be the Sync-Out signal.\n ECAP_PRD_EQ - Select PRD_eq event to be Sync-Out signal.\n ECAP_SYNC_OUT_DISABLE - Disable syncOut signal.\n                                                                                                               |

#### Returns

None.

4.9.2.29 unsigned int ECAPTimeStampRead ( unsigned int baseAdd, unsigned int capEvtFlag )

This function returns time-stamp for a given capture event.

### **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used.                                 |
|------------|-------------------------------------------------------------------------------------|
| capEvtFlag | It is the value which determines for which capture event time-stam has to returned. |

capEvtFlag can take following macros.

```
ECAP_CAPTURE_EVENT_1 - Capture Event 1.
ECAP_CAPTURE_EVENT_2 - Capture Event 2.
ECAP_CAPTURE_EVENT_3 - Capture Event 3.
ECAP_CAPTURE_EVENT_4 - Capture Event 4.
```

### Returns

Returns the time-stamp for given capure event.

# 4.10 leJOS\_EV3/src/ev3/drivers/ehrpwm.c File Reference

This file contains the device abstraction layer APIs for EHRPWM.

```
#include "hw_types.h"
#include "ehrpwm.h"
#include "hw_pwmss.h"
```

Include dependency graph for ehrpwm.c:



#### **Functions**

• void EHRPWMTimebaseClkConfig (unsigned int baseAddr, unsigned int tbClk, unsigned int moduleClk)

This API configures the clock divider of the Time base module. The clock divider can be calculated using the equation TBCLK = SYSCLKOUT/(HSPCLKDIV LKDIV)

void EHRPWMPWMOpFreqSet (unsigned int baseAddr, unsigned int tbClk, unsigned int pwmFreq, unsigned int counterDir, bool enableShadowWrite)

This API configures the PWM Frequency/Period. The period count determines the period of the final output waveform. For the given period count, in the case of UP and DOWN counter the count value will be loaded as is. In the case of UP\_DOWN counter the count is halfed.

void EHRPWMTBEmulationModeSet (unsigned int baseAddr, unsigned int mode)

This API configures emulation mode. This setting determines the behaviour of Timebase during emulation (debugging).

void EHRPWMTimebaseSyncEnable (unsigned int baseAddr, unsigned int tbPhsValue, unsigned int phs
 — CountDir)

This API enables the synchronization. When a sync-in event is generated the couter is reloaded with the new value. After sync the counter will use the new value.

void EHRPWMTimebaseSyncDisable (unsigned int baseAddr)

This API disables the synchronization. Even if sync-in event occurs the count value will not be reloaded.

void EHRPWMTriggerSWSync (unsigned int baseAddr)

This API generates sw forced sync pulse. This API can be used for testing. When this API is called sync-in will be generated.

void EHRPWMSyncOutModeSet (unsigned int baseAddr, unsigned int syncOutMode)

This API selects the output sync source. It determines on which of the following event sync-out has to be generated.

void EHRPWMWriteTBCount (unsigned int baseAddr, unsigned int tbCount)

This API loads the TB counter. The new value is taken immediately.

unsigned int EHRPWMReadTBCount (unsigned int baseAddr)

This API gets the TB counter current value. The count operation is not affected by the read.

unsigned int EHRPWMTBStatusGet (unsigned int baseAddr, unsigned int tbStatusMask)

This API gets the TB status as indicated by the tbStatusMask parameter.

· void EHRPWMTBClearStatus (unsigned int baseAddr, unsigned int tbStatusMask)

This API clears the TB status bits indicated by the tbStatusMask parameter.

bool EHRPWMLoadCMPA (unsigned int baseAddr, unsigned int CMPAVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPA value. When CMPA value equals the counter value, then an event is generated both in the up direction and down direction.

bool EHRPWMLoadCMPB (unsigned int baseAddr, unsigned int CMPBVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPB value. When CMPB value equals the counter value, then an event is generated both in the up direction and down direction.

void EHRPWMConfigureAQActionOnA (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CAUp, unsigned int CBUp, unsigned int CBUp,

This API configures the action to be taken on A by the Action qualifier module upon receiving the events. This will determine the output waveform.

void EHRPWMConfigureAQActionOnB (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CAUp, unsigned int CBUp, unsigned int CBUp,

his API configures the action to be taken on B by the Action qualifier module upon receiving the events. This will determine the output waveform.

• void EHRPWMSWForceA (unsigned int baseAddr)

This API triggers the SW forced event on A. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

void EHRPWMSWForceB (unsigned int baseAddr)

This API triggers the SW forced event on B. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

void EHRPWMAQContSWForceOnA (unsigned int baseAddr, unsigned int forceVal, unsigned int activeReg
 — ReloadMode)

This API forces a value continuously on A. The output can be forced to low or high.

void EHRPWMAQContSWForceOnB (unsigned int baseAddr, unsigned int forceVal, unsigned int activeReg
 — ReloadMode)

This API forces a value continuously on B. The output can be forced to low or high.

void EHRPWMDBSourceSelect (unsigned int baseAddr, unsigned int DBgenSource)

This API selects the source for delay blocks in dead band sub-module. The Dead band generator has two sub-modules, one for raising edge delay and the other for falling edge delay. This can be configured when a delay is need between two signals during signal change. The dead band generator is usefull in full-inverters.

void EHRPWMDBPolaritySelect (unsigned int baseAddr, unsigned int DBgenPol)

This API selects the polarity. This allows to selectively invert one of the delayed signals before it is sent out of the dead-band sub-module.

• void EHRPWMDBOutput (unsigned int baseAddr, unsigned int DBgenOpMode)

This API selects output mode. This allows to selectively enable or bypass the dead-band generation for the falling-edge and rising-edge delay.

void EHRPWMDBConfigureRED (unsigned int baseAddr, unsigned int raisingEdgeDelay)

This API sets the raising edge delay.

void EHRPWMDBConfigureFED (unsigned int baseAddr, unsigned int fallingEdgeDelay)

This API sets the Falling edge delay.

· void EHRPWMConfigureChopperDuty (unsigned int baseAddr, unsigned int dutyCycle)

This API configures the chopper duty cyce. In Chopper sub-module the PWM signal is modulated with a carrier signal. Th duty cycle of the carrier signal is configured with this API.

• void EHRPWMConfigureChopperFreq (unsigned int baseAddr, unsigned int freqDiv)

This API configures the chopper frequency. In chopper sub-module the PWM signal is modulated with a carrier signal. The frequency of the carrier signal is configured with this API.

void EHRPWMConfigureChopperOSPW (unsigned int baseAddr, unsigned int OSPWCycles)

This API configures one shot pulse width. The chopper module is useful in switching operations for pulse transformers. The one-shot block provides a high energy first pulse to ensure hard and fast power switch turn on, while the subsequent pulses sustain pulses, ensuring the power switch remains on.

void EHRPWMChopperEnable (unsigned int baseAddr)

This API enables the PWM chopper sub-module.

• void EHRPWMChopperDisable (unsigned int baseAddr)

This API disables the PWM chopper sub-module. This will cause the chopper module to be by-passed.

void EHRPWMTZTripEventEnable (unsigned int baseAddr, bool osht CBC)

This API enables the trip event. The trip signals indicates external fault, and the ePWM outputs can be programmed to respond accordingly when faults occur.

void EHRPWMTZTripEventDisable (unsigned int baseAddr, bool osht CBC)

This API disable the trip event. The trip events will be ignored.

void EHRPWMTZForceAOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on A when a trip event is recognized. The output can be set to high or low or high impedence.

• void EHRPWMTZForceBOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on B when a trip event is recognised. The output can be set to high or low or high impedence.

void EHRPWMTZIntEnable (unsigned int baseAddr, bool osht\_CBC)

This API enables the trip interrupt. When trip event occurs the sub-module can be configured to interrupt CPU.

void EHRPWMTZIntDisable (unsigned int baseAddr, bool osht\_CBC)

This API disables the trip interrupt.

unsigned int EHRPWMTZFlagGet (unsigned int baseAddr, unsigned int flagToRead)

This API returns the flag status requested.

• void EHRPWMTZFlagClear (unsigned int baseAddr, unsigned int flagToClear)

This API clears the flag.

void EHRPWMTZSWFrcEvent (unsigned int baseAddr, bool osht\_CBC)

This API enables to generate SW forced trip.

void EHRPWMETIntDisable (unsigned int baseAddr)

This API disables the interrupt.

void EHRPWMETIntEnable (unsigned int baseAddr)

This API enables the interrupt.

void EHRPWMETIntSourceSelect (unsigned int baseAddr, unsigned int selectInt)

This API selects the interrupt source.

• void EHRPWMETIntPrescale (unsigned int baseAddr, unsigned int prescale)

This API prescales the event on which interrupt is to be generated.

bool EHRPWMETEventCount (unsigned int baseAddr)

This API returns the number of events occured.

• bool EHRPWMETIntStatus (unsigned int baseAddr)

This API returns the interrupt status.

void EHRPWMETIntClear (unsigned int baseAddr)

This API clears the interrupt.

void EHRPWMETIntSWForce (unsigned int baseAddr)

This API forces interrupt to be generated.

• void EHRPWMLoadTBPHSHR (unsigned int baseAddr, unsigned int TBPHSHRVal)

This API loads the HR PHS value.

This API loads CMPAHR value.

void EHRPWMConfigHR (unsigned int baseAddr, unsigned int ctrlMode, unsigned int MEPCtrlEdge)

This API configures control mode and edge mode. In also enables the HR sub-module.

· void EHRPWMHRDisable (unsigned int baseAddr)

This API disables the HR sub-module.

void EHRPWMClockEnable (unsigned int baseAdd)

This functions enables clock for EHRPWM module in PWMSS subsystem.

• void EHRPWMClockDisable (unsigned int baseAdd)

This functions enables clock for EHRPWM module in PWMSS subsystem.

unsigned int EHRPWMClockEnableStatusGet (unsigned int baseAdd)

This functions determines whether clock is enabled or not.

• unsigned int EHRPWMClockDisableStatusGet (unsigned int baseAdd)

This functions determines whether clock is disabled or not.

### 4.10.1 Detailed Description

This file contains the device abstraction layer APIs for EHRPWM.

#### 4.10.2 Function Documentation

4.10.2.1 void EHRPWMAQContSWForceOnA ( unsigned int *baseAddr*, unsigned int *forceVal*, unsigned int *activeRegReloadMode* )

This API forces a value continuously on A. The output can be forced to low or high.

#### **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| forceVal   | Value to be forced                        |
| activeReg← | Shadow to active reg load trigger         |
| ReloadMode |                                           |

#### Returns

None

4.10.2.2 void EHRPWMAQContSWForceOnB ( unsigned int *baseAddr*, unsigned int *forceVal*, unsigned int *activeRegReloadMode* )

This API forces a value continuously on B. The output can be forced to low or high.

#### **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| forceVal   | Value to be forced                        |
| activeReg← | Shadow to active reg load trigger         |
| ReloadMode |                                           |

## Returns

None

4.10.2.3 void EHRPWMChopperDisable ( unsigned int baseAddr )

This API disables the PWM chopper sub-module. This will cause the chopper module to be by-passed.

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

Returns

None

4.10.2.4 void EHRPWMChopperEnable ( unsigned int baseAddr )

This API enables the PWM chopper sub-module.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|          |                                           |

Returns

None

4.10.2.5 void EHRPWMClockDisable (unsigned int baseAdd)

This functions enables clock for EHRPWM module in PWMSS subsystem.

**Parameters** 

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

Returns

None.

4.10.2.6 unsigned int EHRPWMClockDisableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is disabled or not.

**Parameters** 

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|

Returns

return's '1' if clocked is disabled. return's '0' if clocked is not disabled.

4.10.2.7 void EHRPWMClockEnable ( unsigned int baseAdd )

This functions enables clock for EHRPWM module in PWMSS subsystem.

**Parameters** 

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|

Returns

None.

4.10.2.8 unsigned int EHRPWMClockEnableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is enabled or not.

#### **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

### Returns

return's '1' if clocked is enabled. return's '0' if clocked is not enabled.

4.10.2.9 void EHRPWMConfigHR ( unsigned int baseAddr, unsigned int ctrlMode, unsigned int MEPCtrlEdge )

This API configures control mode and edge mode. In also enables the HR sub-module.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.                |
|-------------|----------------------------------------------------------|
| ctrlMode    | phase control or duty control                            |
| MEPCtrlEdge | Edge on which MEP to be applied (raising, falling, both) |

#### Returns

None

4.10.2.10 void EHRPWMConfigureAQActionOnA (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CADown, unsigned int CBUp, unsigned int CBDown, unsigned int SWForced)

This API configures the action to be taken on A by the Action qualifier module upon receiving the events. This will determine the output waveform.

### **Parameters**

| zero     | Action to be taken when CTR = 0                                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| period   | Action to be taken when CTR = PRD                                                                                                                      |
| CAUp     | Action to be taken when CTR = CAUp                                                                                                                     |
| CADown   | Action to be taken when CTR = CADown                                                                                                                   |
| CBUp     | Action to be taken when CTR = CBUp                                                                                                                     |
| CBDown   | Action to be taken when CTR = CBDown                                                                                                                   |
| SWForced | Action to be taken when SW forced event has been generated                                                                                             |
|          | Possible values for the actions are - EHRPWM_XXXX_XXXX_DONOTHING \n - EHRPWM_XXXX_XXXX_CLEAR \n - EHRPWM_XXXX_XXXX_SET \n - EHRPWM_XXXX_XXXX_TOGGLE \n |

#### Returns

None

4.10.2.11 void EHRPWMConfigureAQActionOnB ( unsigned int *baseAddr*, unsigned int *zero*, unsigned int *period*, unsigned int *CAUp*, unsigned int *CADown*, unsigned int *CBUp*, unsigned int *CBDown*, unsigned int *SWForced* )

his API configures the action to be taken on B by the Action qualifier module upon receiving the events. This will determine the output waveform.

### **Parameters**

| zero     | Action to be taken when CTR = 0                                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| period   | Action to be taken when CTR = PRD                                                                                                                      |
| CAUp     | Action to be taken when CTR = CAUp                                                                                                                     |
| CADown   | Action to be taken when CTR = CADown                                                                                                                   |
| CBUp     | Action to be taken when CTR = CBUp                                                                                                                     |
| CBDown   | Action to be taken when CTR = CBDown                                                                                                                   |
| SWForced | Action to be taken when SW forced event has been generated                                                                                             |
|          | Possible values for the actions are - EHRPWM_XXXX_XXXX_DONOTHING \n - EHRPWM_XXXX_XXXX_CLEAR \n - EHRPWM_XXXX_XXXX_SET \n - EHRPWM_XXXX_XXXX_TOGGLE \n |

## Returns

None

## 4.10.2.12 void EHRPWMConfigureChopperDuty (unsigned int baseAddr, unsigned int dutyCycle)

This API configures the chopper duty cyce. In Chopper sub-module the PWM signal is modulated with a carrier signal. Th duty cycle of the carrier signal is configured with this API.

| baseAddr  | Base Address of the PWM Module Registers.                 |
|-----------|-----------------------------------------------------------|
| dutyCycle | Duty cycle of the chopping carrier. Possible values are : |
|           | • EHRPWM_DUTY_12_5_PER                                    |
|           | • EHRPWM_DUTY_25_PER                                      |
|           | • EHRPWM_DUTY_37_5_PER                                    |
|           | • EHRPWM_DUTY_50_PER                                      |
|           | • EHRPWM_DUTY_62_5_PER                                    |
|           | • EHRPWM_DUTY_75_PER                                      |
|           | • EHRPWM_DUTY_87_5_PER                                    |
|           |                                                           |

None

4.10.2.13 void EHRPWMConfigureChopperFreq (unsigned int baseAddr, unsigned int freqDiv)

This API configures the chopper frequency. In chopper sub-module the PWM signal is modulated with a carrier signal. The frequency of the carrier signal is configured with this API.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| freqDiv  | Frequency divider                         |

#### Returns

None

4.10.2.14 void EHRPWMConfigureChopperOSPW (unsigned int baseAddr, unsigned int OSPWCycles)

This API configures one shot pulse width. The chopper module is useful in switching operations for pulse transformers. The one-shot block provides a high energy first pulse to ensure hard and fast power switch turn on, while the subsequent pulses sustain pulses, ensuring the power switch remains on.

### **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| OSPWCycles | Number of clocks the OSPW to be ON.       |

#### Returns

None

4.10.2.15 void EHRPWMDBConfigureFED ( unsigned int baseAddr, unsigned int fallingEdgeDelay )

This API sets the Falling edge delay.

### **Parameters**

| baseAddr         | Base Address of the PWM Module Registers. |
|------------------|-------------------------------------------|
| fallingEdgeDelay | Falling Edge Delay                        |

### Returns

None

4.10.2.16 void EHRPWMDBConfigureRED ( unsigned int baseAddr, unsigned int raisingEdgeDelay )

This API sets the raising edge delay.

#### **Parameters**

| baseAddr     | Base Address of the PWM Module Registers. |
|--------------|-------------------------------------------|
| raisingEdge← | Raising Edge Delay                        |
| Delay        |                                           |

### Returns

None

## 4.10.2.17 void EHRPWMDBOutput (unsigned int baseAddr, unsigned int DBgenOpMode)

This API selects output mode. This allows to selectively enable or bypass the dead-band generation for the falling-edge and rising-edge delay.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| DBgenOpMode | Output mode. The possible values can be : |
|             | EHRPWM_DBCTL_OUT_MODE_BYPASS              |
|             | EHRPWM_DBCTL_OUT_MODE_NOREDBFED           |
|             | EHRPWM_DBCTL_OUT_MODE_AREDNOFED           |
|             | EHRPWM_DBCTL_OUT_MODE_AREDBFED            |
|             |                                           |

### Returns

None

## 4.10.2.18 void EHRPWMDBPolaritySelect (unsigned int baseAddr, unsigned int DBgenPol)

This API selects the polarity. This allows to selectively invert one of the delayed signals before it is sent out of the dead-band sub-module.

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| DBgenSource | Polarity. The possible values can be :    |
|             | HRPWM_DBCTL_POLSEL_ACTIVEHIGH             |
|             | EHRPWM_DBCTL_POLSEL_ALC                   |
|             | EHRPWM_DBCTL_POLSEL_AHC                   |
|             | EHRPWM_DBCTL_POLSEL_ACTIVELOW             |
|             |                                           |

None

4.10.2.19 void EHRPWMDBSourceSelect (unsigned int baseAddr, unsigned int DBgenSource)

This API selects the source for delay blocks in dead band sub-module. The Dead band generator has two sub-modules, one for raising edge delay and the other for falling edge delay. This can be configured when a delay is need between two signals during signal change. The dead band generator is usefull in full-inverters.

#### Parameters 4 8 1

| baseAddr    | Base Address of the PWM Module Registers.    |
|-------------|----------------------------------------------|
| DBgenSource | Source selection. The possible values can be |
|             | EHRPWM_DBCTL_IN_MODE_AREDAFED                |
|             | EHRPWM_DBCTL_IN_MODE_BREDAFED                |
|             | EHRPWM_DBCTL_IN_MODE_AREDBFED                |
|             | EHRPWM_DBCTL_IN_MODE_BREDBFED                |
|             |                                              |

Returns

None

4.10.2.20 bool EHRPWMETEventCount ( unsigned int baseAddr )

This API returns the number of events occured.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

Returns

eventCount number of events occured

4.10.2.21 void EHRPWMETIntClear ( unsigned int baseAddr )

This API clears the interrupt.

Parameters

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

Returns

None

4.10.2.22 void EHRPWMETIntDisable ( unsigned int baseAddr )

This API disables the interrupt.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

### Returns

None

4.10.2.23 void EHRPWMETIntEnable ( unsigned int baseAddr )

This API enables the interrupt.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

4.10.2.24 void EHRPWMETIntPrescale (unsigned int baseAddr, unsigned int prescale)

This API prescales the event on which interrupt is to be generated.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| prescale | prescalar value                           |

### Returns

None

4.10.2.25 void EHRPWMETIntSourceSelect ( unsigned int baseAddr, unsigned int selectInt )

This API selects the interrupt source.

None

4.10.2.26 bool EHRPWMETIntStatus ( unsigned int baseAddr )

This API returns the interrupt status.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers.    |
|----------|----------------------------------------------|
| DaseAuui | Dase Address of the F wild Module Registers. |

#### Returns

status Status of the interrupt

4.10.2.27 void EHRPWMETIntSWForce ( unsigned int baseAddr )

This API forces interrupt to be generated.

**Parameters** 

| _ |          |                                           |
|---|----------|-------------------------------------------|
|   | baseAddr | Base Address of the PWM Module Registers. |

#### Returns

None

4.10.2.28 void EHRPWMHRDisable (unsigned int baseAddr)

This API disables the HR sub-module.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

### Returns

None

4.10.2.29 bool EHRPWMLoadCMPA (unsigned int baseAddr, unsigned int CMPAVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPA value. When CMPA value equals the counter value, then an event is generated both in the up direction and down direction.

|   | baseAddr      | Base Address of the PWM Module Registers. |
|---|---------------|-------------------------------------------|
|   | CMPAVal       | CMPA value to be loaded.                  |
| İ | enableShadow⊷ | Enable write to shadow register.          |
|   | Write         |                                           |

| ShadowTo⇔   | Shadow to active register load trigger.                            |
|-------------|--------------------------------------------------------------------|
| ActiveLoad← |                                                                    |
| Trigger     |                                                                    |
| Overwrite←  | Overwrite even if previous value is not loaded to active register. |
| ShadowFull  |                                                                    |

### Returns

bool Flag indicates whether the CMPA value is written or not.

4.10.2.30 void EHRPWMLoadCMPAHR ( unsigned int *baseAddr*, unsigned int *CMPAHRVal*, unsigned int *ShadowToActiveLoadTrigger* )

This API loads CMPAHR value.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.                        |
|-------------|------------------------------------------------------------------|
| CMPAHRVal   | CMPAHR value to he loaded                                        |
| ShadowTo⊷   | Condition when the active reg to be loaded from shadow register. |
| ActiveLoad← |                                                                  |
| Trigger     |                                                                  |

### Returns

None

4.10.2.31 bool EHRPWMLoadCMPB (unsigned int baseAddr, unsigned int CMPBVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPB value. When CMPB value equals the counter value, then an event is generated both in the up direction and down direction.

## Parameters

| baseAddr      | Base Address of the PWM Module Registers.                          |
|---------------|--------------------------------------------------------------------|
| CMPBVal       | CMPB value to be loaded.                                           |
| enableShadow← | Enable write to shadow register.                                   |
| Write         |                                                                    |
| ShadowTo⊷     | Shadow to active register load trigger.                            |
| ActiveLoad←   |                                                                    |
| Trigger       |                                                                    |
| Overwrite←    | Overwrite even if previous value is not loaded to active register. |
| ShadowFull    |                                                                    |

### Returns

bool Flag indicates whether the CMPB value is written or not.

4.10.2.32 void EHRPWMLoadTBPHSHR ( unsigned int baseAddr, unsigned int TBPHSHRVal )

This API loads the HR PHS value.

#### **Parameters**

| baseAdd   | Base Address of the PWM Module Registers. |
|-----------|-------------------------------------------|
| TBPHSHRVa | TB PHS HR value                           |

#### Returns

None

4.10.2.33 void EHRPWMPWMOpFreqSet ( unsigned int *baseAddr*, unsigned int *tbClk*, unsigned int *pwmFreq*, unsigned int *counterDir*, bool *enableShadowWrite* )

This API configures the PWM Frequency/Period. The period count determines the period of the final output waveform. For the given period count, in the case of UP and DOWN counter the count value will be loaded as is. In the case of UP\_DOWN counter the count is halfed.

#### **Parameters**

| baseAddr      | Base Address of the PWM Module Registers.                                                     |
|---------------|-----------------------------------------------------------------------------------------------|
| tbClk         | Timebase clock.                                                                               |
| pwmFreq       | Frequency of the PWM Output. If the counter direction is up-down this value has to be halfed, |
|               | so that the period of the final output is equal to pwmFreq.                                   |
| counterDir    | Direction of the counter(up, down, up-down)                                                   |
| enableShadow⊷ | Whether write to Period register is to be shadowed                                            |
| Write         |                                                                                               |

### Returns

None.

4.10.2.34 unsigned int EHRPWMReadTBCount ( unsigned int baseAddr )

This API gets the TB counter current value. The count operation is not affected by the read.

#### **Parameters**

| baseAddr |
|----------|
|----------|

#### Returns

tbCount Current Timebase count value.

4.10.2.35 void EHRPWMSWForceA (unsigned int baseAddr)

This API triggers the SW forced event on A. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

### Returns

None

4.10.2.36 void EHRPWMSWForceB ( unsigned int baseAddr )

This API triggers the SW forced event on B. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

### Returns

None

4.10.2.37 void EHRPWMSyncOutModeSet ( unsigned int baseAddr, unsigned int syncOutMode )

This API selects the output sync source. It determines on which of the following event sync-out has to be generated.

### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| syncOutMode | Sync out mode. Possible values are,       |
|             | EHRPWM_SYNCOUT_SYNCIN                     |
|             | EHRPWM_SYNCOUT_COUNTER_EQUAL_ZERO         |
|             | EHRPWM_SYNCOUT_COUNTER_EQUAL_COMPAREB     |
|             | • EHRPWM_SYNCOUT_DISABLE                  |
|             |                                           |

## Returns

None.

4.10.2.38 void EHRPWMTBClearStatus ( unsigned int baseAddr, unsigned int tbStatusMask )

This API clears the TB status bits indicated by the tbStatusMask parameter.

| baseAddr     | Base Address of the PWM Module Registers.      |
|--------------|------------------------------------------------|
| tbStatusMask | Indicates which status bit need to be cleared. |
|              | • EHRPWM_TBSTS_CTRMAX                          |
|              | • EHRPWM_TBSTS_SYNCI                           |
|              | • EHRPWM_TBSTS_CTRDIR                          |
|              |                                                |

Returns

None

4.10.2.39 void EHRPWMTBEmulationModeSet ( unsigned int baseAddr, unsigned int mode )

This API configures emulation mode. This setting determines the behaviour of Timebase during emulation (debugging).

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| mode     | Emulation mode. Possible values are,      |
|          | EHRPWM_STOP_AFTER_NEXT_TB_INCREMENT       |
|          | EHRPWM_STOP_AFTER_A_COMPLETE_CYCLE        |
|          | • EHRPWM_FREE_RUN                         |
|          |                                           |

### Returns

None.

4.10.2.40 unsigned int EHRPWMTBStatusGet ( unsigned int baseAddr, unsigned int tbStatusMask )

This API gets the TB status as indicated by the tbStatusMask parameter.

| baseAddr     | Base Address of the PWM Module Registers.                         |
|--------------|-------------------------------------------------------------------|
| tbStatusMask | Indicates which status is needed.                                 |
|              | • EHRPWM_TBSTS_CTRMAX                                             |
|              | <ul> <li>whether the counter has reached the max value</li> </ul> |
|              | - ELIDDIAM TRETE EVAICE                                           |
|              | • EHRPWM_TBSTS_SYNCI                                              |
|              | <ul> <li>indicates external sync event has occured</li> </ul>     |
|              |                                                                   |
|              | EHRPWM_TBSTS_CTRDIR - gives the counter direction                 |
|              |                                                                   |
|              |                                                                   |

tbStatus Requested status is returned. The user need to extract the appropriate bits by shifting.

4.10.2.41 void EHRPWMTimebaseClkConfig ( unsigned int baseAddr, unsigned int tbClk, unsigned int moduleClk)

This API configures the clock divider of the Time base module. The clock divider can be calculated using the equation TBCLK = SYSCLKOUT/(HSPCLKDIV LKDIV)

#### **Parameters**

| baseAddr  | Base Address of the PWM Module Registers. |
|-----------|-------------------------------------------|
| tbClk     | Timebase clock to be generated.           |
| moduleClk | Input clock of the PWM module (sysclk2)   |

### Returns

None.

4.10.2.42 void EHRPWMTimebaseSyncDisable (unsigned int baseAddr)

This API disables the synchronization. Even if sync-in event occurs the count value will not be reloaded.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

### Returns

None.

4.10.2.43 void EHRPWMTimebaseSyncEnable ( unsigned int baseAddr, unsigned int tbPhsValue, unsigned int phsCountDir )

This API enables the synchronization. When a sync-in event is generated the couter is reloaded with the new value. After sync the counter will use the new value.

| baseAddr    | Base Address of the PWM Module Registers.                   |
|-------------|-------------------------------------------------------------|
| tbPhsValue  | Phase value to be reloaded after sync                       |
| phsCountDir | Count direction after sync. Possible values are             |
|             | EHRPWM_COUNT_DOWN_AFTER_SYNC     EHRPWM_COUNT_UP_AFTER_SYNC |
|             |                                                             |

Returns

None.

4.10.2.44 void EHRPWMTriggerSWSync ( unsigned int baseAddr )

This API generates sw forced sync pulse. This API can be used for testing. When this API is called sync-in will be generated.

**Parameters** 

| - 1 |          | D ALL CH DIAMANA LL D L.                    |
|-----|----------|---------------------------------------------|
| - 1 | hacalddr | Base Address of the PWM Module Registers.   |
| - 1 | basenuui | Dase Address of the Livin Module Registers. |
|     |          |                                             |

Returns

None.

4.10.2.45 void EHRPWMTZFlagClear ( unsigned int baseAddr, unsigned int flagToClear )

This API clears the flag.

### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.         |
|-------------|---------------------------------------------------|
| flagToClear | Status to be cleared. The possible values can be, |
|             | • EHRPWM_TZCLR_OST                                |
|             | • EHRPWM_TZCLR_CBC                                |
|             | • EHRPWM_TZCLR_INT                                |
|             |                                                   |

Returns

None

4.10.2.46 unsigned int EHRPWMTZFlagGet ( unsigned int baseAddr, unsigned int flagToRead )

This API returns the flag status requested.

| baseAddr   | Base Address of the PWM Module Registers.      |
|------------|------------------------------------------------|
| flagToRead | status to be read. The possible values can be, |
|            | • EHRPWM_TZCLR_OST                             |
|            | • EHRPWM_TZCLR_CBC                             |
|            | • EHRPWM_TZCLR_INT                             |
|            |                                                |

None

4.10.2.47 void EHRPWMTZForceAOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on A when a trip event is recognized. The output can be set to high or low or high impedence.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| opValue  | o/p state to be configured                |

### Returns

None

4.10.2.48 void EHRPWMTZForceBOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on B when a trip event is recognised. The output can be set to high or low or high impedence.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| opValue  | o/p state to be configured                |

#### Returns

None

4.10.2.49 void EHRPWMTZIntDisable ( unsigned int baseAddr, bool osht\_CBC )

This API disables the trip interrupt.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | disable OST or CBC                        |

### Returns

None

4.10.2.50 void EHRPWMTZIntEnable ( unsigned int baseAddr, bool osht\_CBC )

This API enables the trip interrupt. When trip event occurs the sub-module can be configured to interrupt CPU.

| baseAddr   | Base Address of the PWM Module Registers.     |
|------------|-----------------------------------------------|
| baser laar | Dase Address of the 1 with Modele Flegisters. |

| osht_CBC | enable OST or CBC |
|----------|-------------------|
|----------|-------------------|

### Returns

None

4.10.2.51 void EHRPWMTZSWFrcEvent ( unsigned int baseAddr, bool osht\_CBC )

This API enables to generate SW forced trip.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | generate OST or CBC trip                  |

#### Returns

None

4.10.2.52 void EHRPWMTZTripEventDisable ( unsigned int baseAddr, bool osht\_CBC )

This API disable the trip event. The trip events will be ignored.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | Disable OST or CBC event                  |

### Returns

None

4.10.2.53 void EHRPWMTZTripEventEnable ( unsigned int baseAddr, bool osht\_CBC )

This API enables the trip event. The trip signals indicates external fault, and the ePWM outputs can be programmed to respond accordingly when faults occur.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | Enable OST or CBC event                   |

### Returns

None

4.10.2.54 void EHRPWMWriteTBCount ( unsigned int baseAddr, unsigned int tbCount )

This API loads the TB counter. The new value is taken immediately.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| tbCount  | Time base count value to be loaded.       |

#### Returns

None.

# 4.11 leJOS\_EV3/src/ev3/drivers/gpio.c File Reference

This file contains the device abstraction layer APIs for GPIO.

```
#include "gpio.h"
#include "hw_types.h"
Include dependency graph for gpio.c:
```



### **Functions**

- void GPIODirModeSet (unsigned int baseAdd, unsigned int pinNumber, unsigned int pinDir)
   This function configures the direction of a pin as input or output.
- unsigned int GPIODirModeGet (unsigned int baseAdd, unsigned int pinNumber)

This function gets the direction of a pin which has been configured as an input or an output pin.

void GPIOPinWrite (unsigned int baseAdd, unsigned int pinNumber, unsigned int bitValue)

This function writes a logic 1 or a logic 0 to the specified pin.

• int GPIOPinRead (unsigned int baseAdd, unsigned int pinNumber)

This function reads the value(logic level) of an input or an output pin.

void GPIOIntTypeSet (unsigned int baseAdd, unsigned int pinNumber, unsigned int intType)

This function configures the trigger level type for which an interrupt is required to occur.

unsigned int GPIOIntTypeGet (unsigned int baseAdd, unsigned int pinNumber)

This function reads the trigger level type being set for interrupts to be generated.

unsigned int GPIOPinIntStatus (unsigned int baseAdd, unsigned int pinNumber)

This function determines the status of interrupt on a specified pin.

void GPIOPinIntClear (unsigned int baseAdd, unsigned int pinNumber)

This function clears the interrupt status of the pin being accessed.

void GPIOBankIntEnable (unsigned int baseAdd, unsigned int bankNumber)

This function enables the interrupt generation capability for the bank of GPIO pins specified.

void GPIOBankIntDisable (unsigned int baseAdd, unsigned int bankNumber)

This function disables the interrupt generation capability for the bank of GPIO pins specified.

void GPIOBankPinsWrite (unsigned int baseAdd, unsigned int bankNumber, unsigned int setPins, unsigned int clrPins)

This function is used to collectively set and collectively clear the specified bits.

### 4.11.1 Detailed Description

This file contains the device abstraction layer APIs for GPIO.

### 4.11.2 Function Documentation

4.11.2.1 void GPIOBankIntDisable (unsigned int baseAdd, unsigned int bankNumber)

This function disables the interrupt generation capability for the bank of GPIO pins specified.

### **Parameters**

| baseAdd    | The memory address of the GPIO instance being used.                                         |
|------------|---------------------------------------------------------------------------------------------|
| bankNumber | This is the bank for whose pins interrupt generation capability needs to be disabled. bank← |
|            | Number is 0 for bank 0, 1 for bank 1 and so on.                                             |

#### Returns

None.

4.11.2.2 void GPIOBankIntEnable (unsigned int baseAdd, unsigned int bankNumber)

This function enables the interrupt generation capability for the bank of GPIO pins specified.

### **Parameters**

| baseAdd    | The memory address of the GPIO instance being used.                                        |
|------------|--------------------------------------------------------------------------------------------|
| bankNumber | This is the bank for whose pins interrupt generation capability needs to be enabled. bank← |
|            | Number is 0 for bank 0, 1 for bank 1 and so on.                                            |

### Returns

None.

4.11.2.3 void GPIOBankPinsWrite ( unsigned int *baseAdd*, unsigned int *bankNumber*, unsigned int *setPins*, unsigned int *clrPins* )

This function is used to collectively set and collectively clear the specified bits.

| baseAdd                                                                                       | The memory address of the GPIO instance being used.            |  |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| bankNumber                                                                                    | ber Numerical value of the bank whose pins are to be modified. |  |
| setPins The bit-mask of the pins whose values have to be set. This could be the bitwise OR of |                                                                |  |
|                                                                                               | following macros: -> GPIO_BANK_PIN_n where n >= 0 and n <= 15. |  |

| clrPins | The bit-mask of the pins whose values have to be cleared. This could be the bitwise OR of |
|---------|-------------------------------------------------------------------------------------------|
|         | the following macros: -> GPIO_BANK_PIN_n where n >= 0 and n <= 15.                        |

None.

#### Note

The pre-requisite to write to any pins is that the pins have to be configured as output pins.

4.11.2.4 unsigned int GPIODirModeGet ( unsigned int baseAdd, unsigned int pinNumber )

This function gets the direction of a pin which has been configured as an input or an output pin.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |  |
|-----------|-----------------------------------------------------------------------------------------|--|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144. |  |

### Returns

This returns one of the following two values: 1> GPIO\_DIR\_INPUT, if the pin is configured as an input pin. 2> GPIO\_DIR\_OUTPUT, if the pin is configured as an output pin.

4.11.2.5 void GPIODirModeSet ( unsigned int baseAdd, unsigned int pinNumber, unsigned int pinDir )

This function configures the direction of a pin as input or output.

### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |  |
|-----------|-----------------------------------------------------------------------------------------|--|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144. |  |
| pinDir    | The direction to be set for the pin. This can take the values: 1> GPIO_DIR_INPUT, for   |  |
|           | configuring the pin as input. 2> GPIO_DIR_OUTPUT, for configuring the pin as output.    |  |

#### Returns

None.

### Note

Here we write to the DIRn register. Writing a logic 1 configures the pin as input and writing logic 0 as output. By default, all the pins are set as input pins.

4.11.2.6 unsigned int GPIOIntTypeGet ( unsigned int baseAdd, unsigned int pinNumber )

This function reads the trigger level type being set for interrupts to be generated.

#### **Parameters**

Generated on Sat May 28 2016 15:22:22 for EV3-OSEK by Doxygen

| baseAdd   | The memory address of the GPIO instance being used.                                     |
|-----------|-----------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin to be accessed. The 144 GPIO pins have serial numbers |
|           | from 1 to 144.                                                                          |

#### Returns

This returns a value which indicates the type of trigger level type being set. One of the following values is returned. 1> GPIO\_INT\_TYPE\_NOEDGE, indicating no interrupts will be generated over the corresponding pin. 2> GPIO\_INT\_TYPE\_FALLEDGE, indicating a falling edge on the corresponding pin signifies an interrupt generation. 3> GPIO\_INT\_TYPE\_RISEDGE, indicating a rising edge on the corresponding pin signifies an interrupt generation. 4> GPIO\_INT\_TYPE\_BOTHEDGE, indicating both edges on the corresponding pin signifies an interrupt each being generated.

4.11.2.7 void GPIOIntTypeSet ( unsigned int baseAdd, unsigned int pinNumber, unsigned int intType )

This function configures the trigger level type for which an interrupt is required to occur.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                            |  |
|-----------|------------------------------------------------------------------------------------------------|--|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144.        |  |
| intType   | This specifies the trigger level type. This can take one of the following four values: 1> GPI← |  |
|           | O_INT_TYPE_NOEDGE, to not generate any interrupts. 2> GPIO_INT_TYPE_FALLEDGE,                  |  |
|           | to generate an interrupt on the falling edge of a signal on that pin. 3> GPIO_INT_TYPE_        |  |
|           | RISEDGE, to generate an interrupt on the rising edge of a signal on that pin. 4> GPIO_IN ←     |  |
|           | T_TYPE_BOTHEDGE, to generate interrupts on both rising and falling edges of a signal on        |  |
|           | that pin.                                                                                      |  |

### Returns

None.

### Note

Configuring the trigger level type for generating interrupts is not enough for the GPIO module to generate interrupts. The user should also enable the interrupt generation capability for the bank to which the pin belongs to. Use the function GPIOBankIntEnable() to do the same.

4.11.2.8 void GPIOPinIntClear (unsigned int baseAdd, unsigned int pinNumber)

This function clears the interrupt status of the pin being accessed.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |  |
|-----------|-----------------------------------------------------------------------------------------|--|
| pinNumber | The serial number of the GPIO pin to be accessed. The 144 GPIO pins have serial numbers |  |
|           | from 1 to 144.                                                                          |  |

#### Returns

None.

4.11.2.9 unsigned int GPIOPinIntStatus ( unsigned int baseAdd, unsigned int pinNumber )

This function determines the status of interrupt on a specified pin.

#### **Parameters**

| baseAdd   | baseAdd The memory address of the GPIO instance being used.                             |  |
|-----------|-----------------------------------------------------------------------------------------|--|
| pinNumber | The serial number of the GPIO pin to be accessed. The 144 GPIO pins have serial numbers |  |
|           | from 1 to 144.                                                                          |  |

#### Returns

This returns a value which expresses the status of an interrupt raised over the specified pin. 1> GPIO\_INT → \_NOPEND, if no interrupts are left to be serviced. 2> GPIO\_INT\_PEND, if the interrupt raised over that pin is yet to be cleared and serviced.

#### Note

If an interrupt over a pin is found to be pending, then the application can call GPIOPinIntClear() to clear the interrupt status.

4.11.2.10 int GPIOPinRead (unsigned int baseAdd, unsigned int pinNumber)

This function reads the value(logic level) of an input or an output pin.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |  |
|-----------|-----------------------------------------------------------------------------------------|--|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144. |  |

#### Returns

This returns the value present on the specified pin. This returns one of the following values: 1> GPIO\_PIN ← \_LOW, if the value on the pin is logic 0. 2> GPIO\_PIN\_HIGH, if the value on the pin is logic 1.

### Note

Using this function, we can read the values of both input and output pins.

4.11.2.11 void GPIOPinWrite (unsigned int baseAdd, unsigned int pinNumber, unsigned int bitValue)

This function writes a logic 1 or a logic 0 to the specified pin.

### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                               |
|-----------|---------------------------------------------------------------------------------------------------|
|           |                                                                                                   |
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144.           |
| h:41/ala  | This signifies whether to write a legic O or legic 4 to the appointed by This veriable and take   |
| bitValue  | This signifies whether to write a logic 0 or logic 1 to the specified pin. This variable can take |
|           | any of the following two values: 1> GPIO_PIN_LOW, which indicates to clear(logic 0) the bit.      |
|           | any or the following two values: 12 or 16_1 mi_Lovi, milet maleates to clear (legic o) the sit.   |
|           | 2> GPIO_PIN_HIGH, which indicates to set(logic 1) the bit.                                        |

### Returns

None.

### Note

The pre-requisite to write to any pin is that the pin has to be configured as an output pin.

# 4.12 leJOS\_EV3/src/ev3/ninja/gpio.c File Reference

This contains function definitions required to interact with GPIO pins of the SoC.

```
#include "stdio.h"
#include "gpio.h"
#include "pininfo.h"
Include dependency graph for gpio.c:
```



### **Macros**

- #define SYSCFG KICK(N) (\*((volatile unsigned int\*)(SYSCFG0 BASE + 0x38 + (N) \* 0x4)))
  - The KICK registers required to unlock access to some SYSCFG register (including the pin-multiplexing registers)
- #define SYSCFG\_PINMUX(N) (\*((volatile unsigned int\*)(SYSCFG0\_BASE + 0x120 + (N) \* 0x4)))

The PINMUX registers in the SYSCFG0 register in order to manipulate the pin-multiplexing configuration.

#define KICK0\_UNLOCK 0x83E70B13

The value which needs to be written to KICKO register in order to unlock the protected registers.

#define KICK1\_UNLOCK 0x95A4F1E0

The value which needs to be written to KICK1 register in order to unlock the protected registers.

• #define KICK0 LOCK 0x0

Any random value which can to be written to KICKO register in order to lock the protected registers.

#define KICK1\_LOCK 0x0

Any random value which can to be written to KICK1 register in order to lock the protected registers.

#define SYSCFG\_UNLOCK { SYSCFG\_KICK(0) = KICK0\_UNLOCK; SYSCFG\_KICK(1) = KICK1\_UNLOCK; }

Unlock the protected registers by writing the required values into the KICK registers.

#define SYSCFG\_LOCK { SYSCFG\_KICK(0) = KICK0\_LOCK; SYSCFG\_KICK(1) = KICK1\_LOCK; }

Lock the protected registers by writing random values into the KICK registers.

## **Functions**

• void gpio\_init\_pin (unsigned int pin)

Initialize a GPIO pin with its GPIO functionality.

void gpio\_init\_outpin (unsigned int pin)

Initialize a GPIO pin with its GPIO functionality and set its direction to output.

void gpio\_init\_inpin (unsigned int pin)

Initialize a GPIO pin with its GPIO functionality and set its direction to input.

• void gpio\_set (unsigned int pin, unsigned int value)

Set the value of a GPIO pin which is configured as output.

unsigned int gpio\_get (unsigned int pin)

Get the signal at a GPIO pin which is configured as input.

void turn\_off\_brick (void)

Turn the EV3 off by setting GPIO pin 6 on bank 11 as an output pin.

### 4.12.1 Detailed Description

This contains function definitions required to interact with GPIO pins of the SoC.

**Author** 

Tobias Schießl, ev3ninja

#### 4.12.2 Function Documentation

4.12.2.1 unsigned int gpio\_get ( unsigned int pin )

Get the signal at a GPIO pin which is configured as input.

If not already done, this function will set the pin as an input pin.

**Parameters** 

```
pin | - The pin number of the GPIO pin , ranging from 0 to 143)
```

Returns

The signal at the pin: 1 for high and 0 for low

Here is the call graph for this function:



4.12.2.2 void gpio\_init\_inpin ( unsigned int pin )

Initialize a GPIO pin with its GPIO functionality and set its direction to input.

#### **Parameters**

| pin | - The pin number of the GPIO pin | , ranging from 0 to 143) |
|-----|----------------------------------|--------------------------|

### Returns

none

Here is the call graph for this function:



4.12.2.3 void gpio\_init\_outpin ( unsigned int pin )

Initialize a GPIO pin with its GPIO functionality and set its direction to output.

## **Parameters**

| nin  | - The pin number of the GPIO pin , ranging from 0 to 143)  |
|------|------------------------------------------------------------|
| Pill | 1 - The pir humber of the arro pin, ranging from 6 to 140) |

## Returns

none

Here is the call graph for this function:



4.12.2.4 void gpio\_init\_pin ( unsigned int pin )

Initialize a GPIO pin with its GPIO functionality.

| pin | - The pin number of the GPIO pin , ranging from 0 to 143) |
|-----|-----------------------------------------------------------|

none

4.12.2.5 void gpio\_set ( unsigned int pin, unsigned int value )

Set the value of a GPIO pin which is configured as output.

If not already done, this function will set the pin as an output pin.

#### **Parameters**

| pin   | - The pin number of the GPIO pin , ranging from 0 to 143)             |
|-------|-----------------------------------------------------------------------|
| value | - The value to set (0 will be low, all other values will map to high) |

#### Returns

none

Here is the call graph for this function:



4.12.2.6 void turn\_off\_brick ( void )

Turn the EV3 off by setting GPIO pin 6 on bank 11 as an output pin.

Returns

none

Here is the call graph for this function:



# 4.13 leJOS\_EV3/src/ev3/drivers/interrupt.c File Reference

Contains the APIs for configuring AINTC.

```
#include "hw_aintc.h"
#include "interrupt.h"
#include "hw_types.h"
#include "soc_AM1808.h"
#include "cpu.h"
#include <stdio.h>
```

Include dependency graph for interrupt.c:



#### **Macros**

- #define SYSTEM INTR BYTE SHIFT (0x03)
- #define SYSTEM INTR\_BIT\_MASK (0x07)

#### **Functions**

void IntRegister (unsigned int intrNum, void(\*fnHandler)(void))

Registers an interrupt Handler in the interrupt vector table for system interrupts.

void IntUnRegister (unsigned int intrNum)

Unregisters an interrupt.

void IntChannelSet (unsigned int intrNum, unsigned char channel)

Set the channel number for a system interrupt. Channel numbers 0-1 are mapped to FIQ and Channel numbers 2-31 are mapped to IRQ of ARM. One or more system interrupt can be mapped to one channel. However, one system interrupt can not be mapped to multiple channels.

unsigned char IntChannelGet (unsigned int intrNum)

Get the channel number for a system interrupt.

void IntGlobalEnable (void)

Enables interrupts in GER register of AINTC. FIQ and IRQ will be signaled for processing.

void IntGlobalDisable (void)

Disables interrupts in GER register of AINTC. No interrupts will be signaled by the AINTC to the ARM core.

void IntSystemEnable (unsigned int intrNum)

Enables the sytem interrupt in AINTC. The interrupt will be processed only if it is enabled in AINTC.

void IntSystemDisable (unsigned int intrNum)

Disables the sytem interrupt in the AINTC.

void IntSystemStatusClear (unsigned int intrNum)

Clears a sytem interrupt status in AINTC.

unsigned int IntSystemStatusRawGet (unsigned int intrNum)

Get the raw status of a system interrupt. This will return 1 if the status is set and return 0 if the status is clear.

• unsigned int IntSystemStatusEnabledGet (unsigned int intrNum)

Get the enabled status of a system interrupt. This will return 1 if the status is set, and return 0 if the status is clear.

void IntIRQEnable (void)

Enables IRQ in HIER register of AINTC.

· void IntIRQDisable (void)

Disables IRQ in HIER register of AINTC.

void IntFIQEnable (void)

Enables FIQ in AINTC.

void IntFIQDisable (void)

Disables FIQ host interrupts in AINTC.

void IntAINTCInit (void)

This API is used to setup the AINTC. This API shall be called before using the AINTC. All the host interruptsi will be disabled after calling this API. The user shall enable all the interrupts required for processing.

void IntMasterIRQEnable (void)

Enables the processor IRQ only in CPSR. Makes the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntMasterIRQDisable (void)

Disables the processor IRQ only in CPSR.Prevents the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntMasterFIQEnable (void)

Enables the processor FIQ only in CPSR. Makes the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntMasterFIQDisable (void)

Disables the processor FIQ only in CPSR.Prevents the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

unsigned int IntMasterStatusGet (void)

Returns the status of the interrupts FIQ and IRQ.

unsigned char IntDisable (void)

Read and save the stasus and Disables the processor IRQ . Prevents the processor to respond to IRQs.

void IntEnable (unsigned char status)

Restore the processor IRQ only status. This does not affect the set of interrupts enabled/disabled in the AINTC.

## 4.13.1 Detailed Description

Contains the APIs for configuring AINTC.

### 4.13.2 Function Documentation

### 4.13.2.1 void IntAINTCInit (void)

This API is used to setup the AINTC. This API shall be called before using the AINTC. All the host interrupts will be disabled after calling this API. The user shall enable all the interrupts required for processing.

**Parameters** 

| None |
|------|
|------|

Returns

None.

### 4.13.2.2 unsigned char IntChannelGet ( unsigned int intrNum )

Get the channel number for a system interrupt.

#### **Parameters**

| intrNum | - Interrupt Number |
|---------|--------------------|
|---------|--------------------|

### Returns

Channel Number.

### 4.13.2.3 void IntChannelSet (unsigned int intrNum, unsigned char channel)

Set the channel number for a system interrupt. Channel numbers 0-1 are mapped to FIQ and Channel numbers 2-31 are mapped to IRQ of ARM. One or more system interrupt can be mapped to one channel. However, one system interrupt can not be mapped to multiple channels.

#### **Parameters**

| intrNum | - Interrupt Number         |
|---------|----------------------------|
| channel | - Channel Number to be set |

#### Returns

None.

## 4.13.2.4 unsigned char IntDisable (void)

Read and save the stasus and Disables the processor IRQ . Prevents the processor to respond to IRQs.

#### **Parameters**

| A /    |  |
|--------|--|
| None   |  |
| 140110 |  |

### Returns

Current status of IRQ

Note: This function call shall be done only in previleged mode of ARM

Here is the call graph for this function:



## 4.13.2.5 void IntEnable ( unsigned char status )

Restore the processor IRQ only status. This does not affect the set of interrupts enabled/disabled in the AINTC.

| <b>D</b> - |    |   | _ 1 |    |    |
|------------|----|---|-----|----|----|
| Pa         | ra | m | ല   | ſΡ | r۹ |

| The | status returned by the IntDisable fundtion. |
|-----|---------------------------------------------|

### Returns

None

Note: This function call shall be done only in previleged mode of ARM

Here is the call graph for this function:



4.13.2.6 void IntFIQDisable (void)

Disables FIQ host interrupts in AINTC.

**Parameters** 

None

### Returns

None

4.13.2.7 void IntFIQEnable (void)

Enables FIQ in AINTC.

**Parameters** 

None

Returns

None.

4.13.2.8 void IntGlobalDisable (void)

Disables interrupts in GER register of AINTC. No interrupts will be signaled by the AINTC to the ARM core.

144 **File Documentation** None Returns None 4.13.2.9 void IntGlobalEnable (void) Enables interrupts in GER register of AINTC. FIQ and IRQ will be signaled for processing. **Parameters** None Returns None 4.13.2.10 void IntlRQDisable (void) Disables IRQ in HIER register of AINTC. **Parameters** None Returns None. 4.13.2.11 void IntlRQEnable (void) Enables IRQ in HIER register of AINTC. **Parameters** None Returns None. 4.13.2.12 void IntMasterFIQDisable (void) Disables the processor FIQ only in CPSR.Prevents the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC. **Parameters** None Returns

Note: This function call shall be done only in previleged mode of ARM

None

4.13.2.13 void IntMasterFIQEnable (void)

Enables the processor FIQ only in CPSR. Makes the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

| <b>n</b> - |    |   | - 4 | L |    |
|------------|----|---|-----|---|----|
| Pа         | ra | m | ല   | P | rs |

None

Returns

None

Note: This function call shall be done only in previleged mode of ARM

4.13.2.14 void IntMasterIRQDisable (void)

Disables the processor IRQ only in CPSR.Prevents the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

**Parameters** 

None

Returns

None

Note: This function call shall be done only in previleged mode of ARM

4.13.2.15 void IntMasterIRQEnable (void)

Enables the processor IRQ only in CPSR. Makes the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

**Parameters** 

None

Returns

None

Note: This function call shall be done only in previleged mode of ARM

4.13.2.16 unsigned int IntMasterStatusGet (void)

Returns the status of the interrupts FIQ and IRQ.

**Parameters** 

None

Returns

Status of interrupt as in CPSR.

Note: This function call shall be done only in previleged mode of ARM

4.13.2.17 void IntRegister ( unsigned int intrNum, void(\*)(void) fnHandler )

Registers an interrupt Handler in the interrupt vector table for system interrupts.

#### **Parameters**

| intrNum   | - Interrupt Number            |
|-----------|-------------------------------|
| fnHandler | - Function pointer to the ISR |

Note: When the interrupt occurs for the sytem interrupt number indicated, the control goes to the ISR given as the parameter.

Returns

None.

4.13.2.18 void IntSystemDisable (unsigned int intrNum)

Disables the sytem interrupt in the AINTC.

**Parameters** 

| intrNum | - Interrupt number |
|---------|--------------------|
|---------|--------------------|

Returns

None

4.13.2.19 void IntSystemEnable (unsigned int intrNum)

Enables the sytem interrupt in AINTC. The interrupt will be processed only if it is enabled in AINTC.

**Parameters** 

| intrNum | - Interrupt number |
|---------|--------------------|
|---------|--------------------|

Returns

None.

4.13.2.20 void IntSystemStatusClear ( unsigned int *intrNum* )

Clears a sytem interrupt status in AINTC.

Parameters

| intrNum | - Interrupt number |
|---------|--------------------|

Returns

None

4.13.2.21 unsigned int IntSystemStatusEnabledGet ( unsigned int intrNum )

Get the enabled status of a system interrupt. This will return 1 if the status is set, and return 0 if the status is clear.

#### **Parameters**

| intrNum | - Interrupt Number |
|---------|--------------------|
|---------|--------------------|

### Returns

Enabled Interrupt Status.

4.13.2.22 unsigned int IntSystemStatusRawGet (unsigned int intrNum)

Get the raw status of a system interrupt. This will return 1 if the status is set and return 0 if the status is clear.

#### **Parameters**

| ! A A     | Late we set as seed as |
|-----------|------------------------|
| Intriviim | l - Interrupt number   |
| muntann   | intorrapt nambor       |

### Returns

Raw Interrupt Status

4.13.2.23 void IntUnRegister ( unsigned int intrNum )

Unregisters an interrupt.

### **Parameters**

| intrNum | - Interrupt Number |
|---------|--------------------|

Note: Once an interrupt is unregistered it will enter infinite loop once an interrupt occurs

### Returns

None.

# 4.14 leJOS\_EV3/src/ev3/drivers/psc.c File Reference

This file contains the device abstraction layer APIs for the PSC module. There are APIs here to enable power domain, transitions for a particular module.

```
#include "hw_types.h"
#include "hw_psc_AM1808.h"
Include dependency graph for psc.c:
```



## **Functions**

int PSCModuleControl (unsigned int baseAdd, unsigned int moduleId, unsigned int powerDomain, unsigned int flags)

This function sets the requested module in the required state.

## 4.14.1 Detailed Description

This file contains the device abstraction layer APIs for the PSC module. There are APIs here to enable power domain, transitions for a particular module.

### 4.14.2 Function Documentation

4.14.2.1 int PSCModuleControl ( unsigned int *baseAdd*, unsigned int *moduleId*, unsigned int *powerDomain*, unsigned int *flags* )

This function sets the requested module in the required state.

#### **Parameters**

| baseAdd     | Memory address of the PSC instance used.                                                    |
|-------------|---------------------------------------------------------------------------------------------|
| moduleld    | The module number of the module to be commanded.                                            |
| powerDomain | The power domain of the module to be commanded.                                             |
| flags       | This contains the flags that is a logical OR of the commands that can be given to a module. |

### Returns

0 in case of successful transition, -1 otherwise.

# 4.15 leJOS\_EV3/src/ev3/drivers/spi.c File Reference

SPI device abstraction layer APIs.

```
#include "hw_types.h"
#include "hw_spi.h"
Include dependency graph for spi.c:
```



### **Functions**

void SPIClkConfigure (unsigned int baseAdd, unsigned int moduleClk, unsigned int spiClk, unsigned int dataFormat)

- It will configure the prescalar to generate required spi clock
- void SPIEnable (unsigned int baseAdd)
  - It will Enable SPI module
- void SPIReset (unsigned int baseAdd)
  - It will put SPI in to reset state.
- void SPIOutOfReset (unsigned int baseAdd)
  - Brings SPI out of reset state.
- · void SPIModeConfigure (unsigned int baseAdd, unsigned int flag)
  - Configures SPI to master or slave mode.
- void SPIPinControl (unsigned int baseAdd, unsigned int idx, unsigned int flag, unsigned int \*val)
  - Configures SPI Pin Control Registers.
- void SPIDelayConfigure (unsigned int baseAdd, unsigned int c2edelay, unsigned int t2edelay, unsigned int t2edelay)
  - Configures SPI CS and ENA Delay in SPIDELAY Register.
- void SPIDefaultCSSet (unsigned int baseAdd, unsigned char dcsval)
  - Sets the default value for CS pin(line) when no transmission is is performed by writing to SPIDEF Reg.
- void SPIDat1Config (unsigned int baseAdd, unsigned int flag, unsigned char cs)
  - Configures the SPIDat1 Register.It won't write to TX part of the SPIDat1 Register.
- void SPITransmitData1 (unsigned int baseAdd, unsigned int data)
  - Trasmits Data from TX part of SPIDAT1 register.
- void SPICSTimerDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-startdelay(c2tdelay).
- void SPICSTimerEnable (unsigned int baseAdd, unsigned int dataFormat)
  - It Enables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-startdelay(c2tdelay).
- · void SPICharLengthSet (unsigned int baseAdd, unsigned int numOfChar, unsigned int dataFormat)
  - It Set the Charcter length.
- · void SPIConfigClkFormat (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Configures SPI Clock's Phase and Polarity.
- void SPIShiftMsbFirst (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI to Transmit MSB bit first during Data transfer.
- void SPIShiftLsbFirst (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI to Transmit LSB bit first during Data transfer.
- · void SPIParityEnable (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Enables Parity in SPI and also configures Even or Odd Parity.
- void SPIParityDisable (unsigned int baseAdd, unsigned int dataFormat)

- It Disables Parity in SPI.
- · void SPIWdelaySet (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It sets the Delay between SPI transmission.
- · void SPIWaitEnable (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI Master to wait for SPIx\_ENA signal.
- void SPIWaitDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI Master not to wait for SPIx\_ENA signal.
- void SPIIntLevelSet (unsigned int baseAdd, unsigned int flag)
  - It Configures SPI to Map interrupts to interrupt line INT1.
- void SPIIntEnable (unsigned int baseAdd, unsigned int flag)
  - It Enables the interrupts.
- void SPIIntDisable (unsigned int baseAdd, unsigned int flag)
  - It Disables the interrupts.
- void SPIIntStatusClear (unsigned int baseAdd, unsigned int flag)
  - It clears Status of interrupts.
- unsigned int SPIIntStatus (unsigned int baseAdd, unsigned int flag)
  - It reads the Status of interrupts.
- unsigned int SPIDataReceive (unsigned int baseAdd)
  - It recevies data by reading from SPIBUF register.
- unsigned int SPIInterruptVectorGet (unsigned int baseAdd)
  - It returns the vector of the pending interrupt at interrupt line INT1.

## 4.15.1 Detailed Description

SPI device abstraction layer APIs.

### 4.15.2 Function Documentation

- 4.15.2.1 void SPICharLengthSet ( unsigned int baseAdd, unsigned int numOfChar, unsigned int dataFormat )
  - It Set the Charcter length.

| - | baseAdd is the Memory address of the the SPI instance used.                        |
|---|------------------------------------------------------------------------------------|
| - | flag is the value which determines the number of the charcters to be transmitted . |
| - | dataFormat is the value to select the Format register.                             |
|   | dataFormat can take following value.\n                                             |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n                              |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n                              |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n                              |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n                              |
|   |                                                                                    |

## Returns

none.

4.15.2.2 void SPICIkConfigure ( unsigned int *baseAdd*, unsigned int *moduleClk*, unsigned int *spiClk*, unsigned int *dataFormat* )

• It will configure the prescalar to generate required spi clock

.

### **Parameters**

| - | baseAdd is Memory Address of the SPI instance used      |
|---|---------------------------------------------------------|
|   |                                                         |
| - | moduleClk is the input clk to SPI module from PLL       |
|   |                                                         |
| - | spiClk is the spi bus speed                             |
|   |                                                         |
| - | dataFormat is instance of the data format register used |
|   |                                                         |

## Returns

none.

- 4.15.2.3 void SPIConfigClkFormat ( unsigned int baseAdd, unsigned int flag, unsigned int dataFormat )
  - It Configures SPI Clock's Phase and Polarity.

| - | baseAdd is the Memory address of the the SPI instance used.                                                                                                                                                                                                                                                                             |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the value which determines Phase and Polarity of the Clock flag can take following values.  SPI_CLK_POL_HIGH - Clock is High Before and after data transfer. SPI_CLK_POL_LOW - Clock is Low Before and after data transfer. SPI_CLK_INPHASE - Clock is not Delayed.  SPI_CLK_OUTOFPHASE - Clock is Delayed by half clock cycle. |
| - | dataFormat is the value to select the Format register.                                                                                                                                                                                                                                                                                  |
|   | dataFormat can take following value.\n                                                                                                                                                                                                                                                                                                  |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n                                                                                                                                                                                                                                                                                   |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n                                                                                                                                                                                                                                                                                   |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n                                                                                                                                                                                                                                                                                   |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n                                                                                                                                                                                                                                                                                   |

### Returns

none.

- 4.15.2.4 void SPICSTimerDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-start-delay(c2tdelay).

### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |
|   |                                                             |

## Returns

none.

- 4.15.2.5 void SPICSTimerEnable (unsigned int baseAdd, unsigned int dataFormat)
  - It Enables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-start-delay(c2tdelay).

| - | baseAdd is the Memory address    | s of the the SPI instance used.      |
|---|----------------------------------|--------------------------------------|
| - | dataFormat is the value to selec | t the Format register.               |
|   | dataFormat can take              | following value.\n                   |
|   | SPI_DATA_FORMAT0                 | - To select DataFormat Register 0.\n |
|   | SPI_DATA_FORMAT1                 | - To select DataFormat Register 1.\n |
|   | SPI_DATA_FORMAT2                 | - To select DataFormat Register 2.\n |
|   | SPI_DATA_FORMAT3                 | - To select DataFormat Register 3.\n |

#### Returns

none.

4.15.2.6 void SPIDat1Config (unsigned int baseAdd, unsigned int flag, unsigned char cs)

• Configures the SPIDat1 Register.It won't write to TX part of the SPIDat1 Register.

### **Parameters**

| - | baseAdd is the Memory Address of the SPI data instance used.                                                                                    |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is value to Configure CSHOL, Wait Delay Conter Enable bit and to select the appropriate DataFormat register.                               |
|   | flag can take following values.  SPI_CSHOLD - To Hold the CS line active after data Transfer untill new data and Control information is loaded. |
|   | SPI_DELAY_COUNTER_ENA - Enables Delay Counter. SPI_DATA_FORMAT0 - To select DataFormat Register 0.                                              |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.  SPI_DATA_FORMAT2 - To select DataFormat Register 2.                                        |
| _ | SPI_DATA_FORMAT3 - To select DataFormat Register 3.  cs is the value to driven on CS pin(line).                                                 |
|   | os is the value to driven on oo pin(inte).                                                                                                      |

## Returns

none.

- 4.15.2.7 unsigned int SPIDataReceive ( unsigned int baseAdd )
  - It recevies data by reading from SPIBUF register.

#### **Parameters**

| - | baseAdd is the memory instance to be used. |
|---|--------------------------------------------|
|   |                                            |

### Returns

received data.

- 4.15.2.8 void SPIDefaultCSSet (unsigned int baseAdd, unsigned char dcsval)
  - Sets the default value for CS pin(line) when no transmission is is performed by writing to SPIDEF Reg.

#### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                              |
|---|--------------------------------------------------------------------------------------|
| - | dcsval is the value written to SPIDEF register to set default value on CS pin(line). |

### Returns

none.

- 4.15.2.9 void SPIDelayConfigure ( unsigned int *baseAdd*, unsigned int *c2edelay*, unsigned int *t2edelay*, unsigned int *t2edelay*, unsigned int *c2tdelay* )
  - Configures SPI CS and ENA Delay in SPIDELAY Register.

### **Parameters**

| - | baseAdd is Memory Address of the SPI instance.                             |
|---|----------------------------------------------------------------------------|
| - | c2edelay is the Chip-select-active-to-SPIx_ENA-signal -active-time-out.    |
| - | t2edelay is the Transmit-data-finished-to-SPIx_ENA-pin -inactive-time-out. |
| - | t2cdelay is the Transmit-end-to-chip-select-inactive-delay.                |
| - | c2tdelay is the Chip-select-active-to-transmit-start-delay.                |

# Returns

none.

Note: SPIx\_CS and SPI\_ENA are active low pins.

- 4.15.2.10 void SPIEnable ( unsigned int baseAdd )
  - It will Enable SPI module

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used |
|---|--------------------------------------------------------|
|   |                                                        |

## Returns

none.

- 4.15.2.11 void SPIIntDisable (unsigned int baseAdd, unsigned int flag)
  - It Disables the interrupts.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                                                                                                                                                                                                                                                                                                                                  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts required to be Enabled.                                                                                                                                                                                                                                                                                                                                           |
|   | flag can take following values.\n                                                                                                                                                                                                                                                                                                                                                        |
|   | SPI_DATALEN_ERR_INT - Data length error interrupt.\n SPI_TIMEOUT_INT - TimeOut length error interrupt.\n SPI_PARITY_ERR_INT - Parity error interrupt.\n SPI_DESYNC_SLAVE_INT - Desyncrozied slave interrupt.\n SPI_BIT_ERR_INT - Bit error interrupt.\n SPI_RECV_OVERRUN_INT - Receive Overrun interrupt.\n SPI_RECV_INT - Receive interrupt.\n SPI_TRANSMIT_INT - Transmit interrupt.\n |

### Returns

none.

- 4.15.2.12 void SPIIntEnable (unsigned int baseAdd, unsigned int flag)
  - It Enables the interrupts.

### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                                                                                                                                                                                                                                                                                                                                  |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| - | flag is the interrupts required to be Enabled.                                                                                                                                                                                                                                                                                                                                           |  |
|   | flag can take following values.\n                                                                                                                                                                                                                                                                                                                                                        |  |
|   | SPI_DATALEN_ERR_INT - Data length error interrupt.\n SPI_TIMEOUT_INT - TimeOut length error interrupt.\n SPI_PARITY_ERR_INT - Parity error interrupt.\n SPI_DESYNC_SLAVE_INT - Desyncrozied slave interrupt.\n SPI_BIT_ERR_INT - Bit error interrupt.\n SPI_RECV_OVERRUN_INT - Receive Overrun interrupt.\n SPI_RECV_INT - Receive interrupt.\n SPI_TRANSMIT_INT - Transmit interrupt.\n |  |

### Returns

none.

- 4.15.2.13 unsigned int SPIInterruptVectorGet ( unsigned int baseAdd )
  - It returns the vector of the pending interrupt at interrupt line INT1.

```
- baseAdd is the memory instance to be used.
```

## Returns

vector of the pending interrupt at interrupt line INT1.

- 4.15.2.14 void SPIIntLevelSet ( unsigned int baseAdd, unsigned int flag )
  - It Configures SPI to Map interrupts to interrupt line INT1.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                                                                                                                                                                                                                                                                                                                                                                                                          |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts required to be mapped.                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   | flag can take following values.\n                                                                                                                                                                                                                                                                                                                                                                                                                                |
|   | SPI_DATALEN_ERR_INTLVL - Data length error interrupt level.\n SPI_TIMEOUT_INTLVL - TimeOut length error interrupt level.\n SPI_PARITY_ERR_INTLVL - Parity error interrupt level.\n SPI_DESYNC_SLAVE_INTLVL - Desyncrozied slave interrupt level.\n SPI_BIT_ERR_INTLVL - Bit error interrupt level.\n SPI_RECV_OVERRUN_INTLVL - Receive Overrun interrupt level.\n SPI_RECV_INTLVL - Receive interrupt level.\n SPI_TRANSMIT_INTLVL - Transmit interrupt level.\n |

## Returns

none.

- 4.15.2.15 unsigned int SPIIntStatus ( unsigned int baseAdd, unsigned int flag )
  - It reads the Status of interrupts.

## **Parameters**

| - | baseAdd is the Memory Address of                                                                                                                                      | f the SPI instance used.                                                                                                                                                         |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts whose status r                                                                                                                                 | needs to be read.                                                                                                                                                                |
|   | flag can take followin                                                                                                                                                | g values.\n                                                                                                                                                                      |
|   | SPI_DATALEN_ERR_INT SPI_TIMEOUT_INT SPI_PARITY_ERR_INT SPI_DESYNC_SLAVE_INT SPI_BIT_ERR_INT SPI_RECV_OVERRUN_INT SPI_RECV_INT SPI_TRANSMIT_INT SPI_DMA_REQUEST_ENA_IN | - TimeOut length error interrupt.\n - Parity error interrupt.\n - Desyncrozied slave interrupt.\n - Bit error interrupt.\n - Receive Overrun interrupt.\n - Receive interrupt.\n |

### Returns

status of interrupt.

4.15.2.16 void SPIIntStatusClear ( unsigned int baseAdd, unsigned int flag )

• It clears Status of interrupts.

### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                                                                                                                                                                                                                                                                                                                                                                                     |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts whose status needs to be cleared.                                                                                                                                                                                                                                                                                                                                                                                    |
|   | flag can take following values.\n                                                                                                                                                                                                                                                                                                                                                                                                           |
|   | SPI_DATALEN_ERR_INT - Data length error interrupt.\n SPI_TIMEOUT_INT - TimeOut length error interrupt.\n SPI_PARITY_ERR_INT - Parity error interrupt.\n SPI_DESYNC_SLAVE_INT - Desyncrozied slave interrupt.\n SPI_BIT_ERR_INT - Bit error interrupt.\n SPI_RECV_OVERRUN_INT - Receive Overrun interrupt.\n SPI_RECV_INT - Receive interrupt.\n SPI_TRANSMIT_INT - Transmit interrupt.\n SPI_DMA_REQUEST_ENA_INT - DMA request interrupt.\n |

## Returns

none.

- 4.15.2.17 void SPIModeConfigure ( unsigned int baseAdd, unsigned int flag )
  - · Configures SPI to master or slave mode.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used. |
|---|---------------------------------------------------------|
|   |                                                         |

## Returns

none.

- 4.15.2.18 void SPIOutOfReset ( unsigned int baseAdd )
  - Brings SPI out of reset state.

### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used. |
|---|---------------------------------------------------------|
|   |                                                         |

### Returns

none.

- 4.15.2.19 void SPIParityDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Parity in SPI.

### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMAT0 - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |
|   |                                                             |

## Returns

none.

- 4.15.2.20 void SPIParityEnable (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Enables Parity in SPI and also configures Even or Odd Parity.

### **Parameters**

| baseAdd is the Memory address of the the SPI instance used.                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| flag is the value determines whether odd or even Parity.                                                                                                                                                                |
| flag can take following values.\n                                                                                                                                                                                       |
| SPI_ODD_PARITY - selects odd parity<br>SPI_EVEN_PARITY - selects even parity                                                                                                                                            |
| dataFormat is the value to select the Format register.                                                                                                                                                                  |
| dataFormat can take following value.\n                                                                                                                                                                                  |
| SPI_DATA_FORMATO - To select DataFormat Register 0.\n SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n |
|                                                                                                                                                                                                                         |

## Returns

none.

- 4.15.2.21 void SPIPinControl (unsigned int baseAdd, unsigned int idx, unsigned int flag, unsigned int \* val )
  - · Configures SPI Pin Control Registers.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                                                               |
|---|-----------------------------------------------------------------------------------------------------------------------|
| - | idx is the Pin Control register number. It can take any integer value between 0 and 5.                                |
| - | flag is to indicate to whether to (1)read from Pin Control Register or to (0)write to Pin Control Register.           |
| - | val is a value/return argument which has the value to be written in case of writes or the value read in case of reads |

## Returns

none.

- 4.15.2.22 void SPIReset ( unsigned int baseAdd )
  - It will put SPI in to reset state.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used. |
|---|---------------------------------------------------------|
|   |                                                         |

## Returns

none.

- 4.15.2.23 void SPIShiftLsbFirst (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI to Transmit LSB bit first during Data transfer.

| - | dataFormat is the value to select the Format register. |
|---|--------------------------------------------------------|
|   |                                                        |
|   | dataFormat can take following value.\n                 |
|   |                                                        |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n  |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n  |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n  |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n  |

### Returns

none.

4.15.2.24 void SPIShiftMsbFirst (unsigned int baseAdd, unsigned int dataFormat)

• It Configures SPI to Transmit MSB bit first during Data transfer.

#### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |

### Returns

none.

- 4.15.2.25 void SPITransmitData1 (unsigned int baseAdd, unsigned int data)
  - Trasmits Data from TX part of SPIDAT1 register.

## **Parameters**

| - | baseAdd is the Memory address of the SPI instance used. |
|---|---------------------------------------------------------|
| - | data is the data transmitted out of SPI.                |

### Returns

none.

4.15.2.26 void SPIWaitDisable (unsigned int baseAdd, unsigned int dataFormat)

• It Configures SPI Master not to wait for SPIx\_ENA signal.

### **Parameters**

Generated on Sat May 28 2016 15:22:22 for EV3-OSEK by Doxygen

| - | baseAdd is the Memory address of the the SPI instance used.                                                                                                                                                             |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.                                                                                                                                                                  |
|   | dataFormat can take following value.\n                                                                                                                                                                                  |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n |

## Returns

none.

Note:It is applicable only in SPI Master Mode.SPIx\_ENA is a active low signal

- 4.15.2.27 void SPIWaitEnable ( unsigned int baseAdd, unsigned int dataFormat )
  - It Configures SPI Master to wait for SPIx\_ENA signal.

### **Parameters**

| - | baseAdd is the Memory address    | s of the the SPI instance used.      |
|---|----------------------------------|--------------------------------------|
| - | dataFormat is the value to selec | ct the Format register.              |
|   | dataFormat can take              |                                      |
|   | SPI_DATA_FORMAT0                 | - To select DataFormat Register 0.\n |
|   | SPI_DATA_FORMAT1                 | - To select DataFormat Register 1.\n |
|   | SPI_DATA_FORMAT2                 | - To select DataFormat Register 2.\n |
|   | SPI DATA FORMAT3                 | - To select DataFormat Register 3.\n |

## Returns

none.

Note:It is applicable only in SPI Master Mode.SPIx\_ENA is a active low signal

- 4.15.2.28 void SPIWdelaySet (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It sets the Delay between SPI transmission.

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | flag is the value determines amount of delay.               |

```
- dataFormat is the value to select the Format register.

dataFormat can take following value.\n

SPI_DATA_FORMATO - To select DataFormat Register 0.\n
SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n
SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n
SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n
```

### Returns

none.

# 4.16 leJOS\_EV3/src/ev3/ninja/spi.c File Reference

This contains function definitions required to interact with the SPI0 controller of the SoC which is connected to the ADC.

```
#include "spi.h"
#include "gpio.h"
#include "pininfo.h"
#include "systick.h"
Include dependency graph for spi.c:
```



#### **Macros**

#define SPI0\_CLOCK 150000000UL

The clock rate at which the SPI0 controller should run.

• #define ADC\_TIME 8UL

The delay between 2 ADC convertions.

#define ADC\_CLOCK ((1000000UL \* 16UL) / ADC\_TIME)

The clock rate at which the ADC runs.

• #define CNVSPD ((SPI0\_CLOCK / ADC\_CLOCK) - 1)

The maximum convertion speed.

```
    #define SPI0_OFFSET (GPIO_PIN(9, 0) + 5)

      The offset of the first GPIO pin which can provide SPI functionality.
• #define SPI0 MOSI (SPI0 OFFSET + 0)
      The GPIO pin which provided the Master-Output-Slave-Input functionality for SPIO.

    #define SPI0_MISO (SPI0_OFFSET + 1)

      The GPIO pin which provided the Master-Input-Slave-Output functionality for SPIO.
• #define SPI0 SCL (SPI0 OFFSET + 2)
      The GPIO pin which provided the Clock functionality for SPIO.

    #define SPI0_CS (SPI0_OFFSET + 3)

      The GPIO pin which provided the Chip Select functionality for SPIO.

    #define SPI BASE ((volatile void*)0x01C41000)

      The base address of the SPI0 control register.

    #define SPIGCR0 (*((volatile unsigned int*)(SPI_BASE + 0x00)))

      The SPI0 global configuration register 0.

    #define SPIGCR1 (*((volatile unsigned int*)(SPI BASE + 0x04)))

      The SPI0 global configuration register 1.

    #define SPIINT0 (*((volatile unsigned int*)(SPI_BASE + 0x08)))

      The SPI0 interrupt register.

    #define SPIPC0 (*((volatile unsigned int*)(SPI BASE + 0x14)))

      The SPI0 pin control register 0.

    #define SPIDAT0 (*((volatile unsigned int*)(SPI_BASE + 0x38)))

      The SPI0 data transmit register 0.

    #define SPIDAT1 (*((volatile unsigned int*)(SPI_BASE + 0x3C)))

      The SPI0 data transmit register 1.

    #define SPIBUF (*((volatile unsigned int*)(SPI_BASE + 0x40)))

      The SPI0 receive buffer register.
• #define SPIDELAY (*((volatile unsigned int*)(SPI_BASE + 0x48)))
      The SPI0 delay register.

    #define SPIDEF (*((volatile unsigned int*)(SPI_BASE + 0x4C)))

      The SPI0 default chip select register.

    #define SPIFMT0 (*((volatile unsigned int*)(SPI_BASE + 0x50)))
```

\* #define SFIFWITO (\*((Voiatile diffsigned

The SPI0 data format register 0.

• #define SPITxFULL (SPIBUF & 0x20000000)

Check if the transmit data buffer is full.

• #define SPIRxEMPTY (SPIBUF & 0x80000000)

Check if the receive data buffer is empty.

## **Functions**

unsigned short spi\_update (unsigned short data)

Send data via the SPI0 controller and get an updated value received by the SPI0 controller.

void spi init (void)

Initialize the SPI0 controller and the required GPIO pins.

### 4.16.1 Detailed Description

This contains function definitions required to interact with the SPI0 controller of the SoC which is connected to the ADC.

**Author** 

Tobias Schießl, ev3ninja

### 4.16.2 Function Documentation

```
4.16.2.1 void spi_init (void)
```

Initialize the SPI0 controller and the required GPIO pins.

For the GPIO pins, the SPI functionality will be set instead of the GPIO functionality.

#### Returns

none

Here is the call graph for this function:



## 4.16.2.2 unsigned short spi\_update ( unsigned short data )

Send data via the SPI0 controller and get an updated value received by the SPI0 controller.

Since the SPI0 controller is configured for chip select 3 only, all data sent and received will be to or from the ADC. According to the documentation of the ADC, the selected channel (0 to 15) will be probed and returned on frame n+2. Therefore, the command is sent 3 times and only the third value received is returned to the caller of this function.

### **Parameters**

| data | - The data to send (since this is data to the ADC, check the ADC documentation for possible |
|------|---------------------------------------------------------------------------------------------|
|      | commands that can be sent)                                                                  |

#### Returns

The value received from the ADC after sending the data 3 times

# 4.17 leJOS\_EV3/src/ev3/drivers/syscfg.c File Reference

This file contains APIs to lock and unlock the System Configuration (SYSCFG) module registers by appropriately programming the Kick Registers.

```
#include "hw_syscfg0_AM1808.h"
#include "soc_AM1808.h"
#include "evmAM1808.h"
#include "hw_types.h"
```

Include dependency graph for syscfg.c:



### **Functions**

void SysCfgRegistersUnlock (void)

This function unlocks the write-protection of the SYSCFG module.

void SysCfgRegistersLock (void)

This function imposes write-protection on the SYSCFG module.

## 4.17.1 Detailed Description

This file contains APIs to lock and unlock the System Configuration (SYSCFG) module registers by appropriately programming the Kick Registers.

## 4.17.2 Function Documentation

4.17.2.1 void SysCfgRegistersLock ( void )

This function imposes write-protection on the SYSCFG module.

Returns

None.

Note

On programming the Kick Registers with any value other than the unlock sequence, the SYSCFG module gets locked and its registers cannot be accessed.

4.17.2.2 void SysCfgRegistersUnlock ( void )

This function unlocks the write-protection of the SYSCFG module.

Returns

None.

Note

The other registers of the SYSCFG module can be programmed only when an unlock sequence has been written to the Kick Regsiters.

# 4.18 leJOS EV3/src/ev3/drivers/timer.c File Reference

#### TIMER APIs.

```
#include "hw_types.h"
#include "hw_tmr.h"
#include "timer.h"
```

Include dependency graph for timer.c:



### **Macros**

- #define WDT\_KEY\_PRE\_ACTIVE (0xA5C6u)
- #define WDT\_KEY\_ACTIVE (0xDA7Eu)
- #define CMP\_IDX\_MASK (0x07)
- #define PRESCALE\_MASK (0x0F)
- #define TDDR\_MASK (0x0F)

#### **Functions**

void TimerEnable (unsigned int baseAddr, unsigned int timer, unsigned int enaMode)

Enables the timer in the specified mode. The timer must be configured before it is enabled. The timer starts running when this API is called.

void TimerDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer. The timer stops running when this API is called.

void TimerConfigure (unsigned int baseAddr, unsigned int config)

Configures the timer. The timer can be configured in 64 bit mode 32 bit chained/unchained mode, or as a watchdog timer. The timer can be given external clock input or internal clock input. When this API is called,

- > The Timer counters are cleared
- > Both the timers are disabled from Reset. Hence, both the timers will start counting when enabled.
- void TimerWatchdogActivate (unsigned int baseAddr)

Activate the Watchdog timer. The timer shall be configured as watchdog timer before this API is called. This API writes two keys into the WDTCR in the order to activate the WDT. The user shall call TimerWatchdogReactivate API before the WDT expires, to avoid a reset.

void TimerWatchdogReactivate (unsigned int baseAddr)

Re-activate the Watchdog timer. The WDT shall be enabled before this API is called. The user shall call this API before the WDT expires, to avoid a reset.

void TimerPeriodSet (unsigned int baseAddr, unsigned int timer, unsigned int period)

Set the Period register(s) of the specified timer(s).

unsigned int TimerPeriodGet (unsigned int baseAddr, unsigned int timer)

Returns the Period register contents of the specified timer.

· void TimerCounterSet (unsigned int baseAddr, unsigned int timer, unsigned int counter)

Set the Counter register of the specified timer.

unsigned int TimerCounterGet (unsigned int baseAddr, unsigned int timer)

Returns the Counter register contents of the specified timer.

void TimerReloadSet (unsigned int baseAddr, unsigned int timer, unsigned int reload)

Set the Reload period of the specified timer.

unsigned int TimerReloadGet (unsigned int baseAddr, unsigned int timer)

Returns the Reload Period of the specified timer.

unsigned int TimerCaptureGet (unsigned int baseAddr, unsigned int timer)

Returns the capture value of the specified timer.

void TimerCompareSet (unsigned int baseAddr, unsigned int regIndex, unsigned int compare)

Set the Compare value of the specified CMP register.

unsigned int TimerCompareGet (unsigned int baseAddr, unsigned int regIndex)

Returns the Compare value of the specified CMP register.

void TimerIntEnable (unsigned int baseAddr, unsigned int intFlags)

Enables the specified timer interrupts. The timer interrupts which are to be enabled can be passed as parameter to this function.

void TimerIntDisable (unsigned int baseAddr, unsigned int intFlags)

Disables the specified timer interrupts.

unsigned int TimerIntStatusGet (unsigned int baseAddr, unsigned int statFlag)

Returns the status of specified timer interrupts.

• unsigned int TimerIntStatusClear (unsigned int baseAddr, unsigned int statFlag)

Clears the status of specified timer interrupts.

void TimerPreScalarCount34Set (unsigned int baseAddr, unsigned int psc34)

Sets the Prescalar Counter of Timer34.

unsigned int TimerPreScalarCount34Get (unsigned int baseAddr)

Returns the Prescalar Counter of Timer34.

void TimerDivDwnRatio34Set (unsigned int baseAddr, unsigned int tddr34)

Sets the Timer Divide Down Ratio of Timer34.

unsigned int TimerDivDwnRatio34Get (unsigned int baseAddr)

returns the Timer Divide Down Ratio of Timer34.

void TimerCaptureConfigure (unsigned int baseAddr, unsigned int timer, unsigned int cfgCap)

Configures the Timer for Capture Mode. The Timer Module Shall be Configured in 32 bit unchained mode before this API is called.

void TimerReadResetEnable (unsigned int baseAddr, unsigned int timer)

Enables the timer(s) for read reset mode. The timer shall be Configured in 32 bit unchained mode before this API is called. Read reset determines the effect of timer counter read on TIMn. If Read reset is enabled, the timer counter will be reset when the timer counter register TIMn is read.

void TimerReadResetDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer for read reset mode.

void TimerInputGateEnable (unsigned int baseAddr, unsigned int timer)

Sets the Input Gate Enable. Allows the timer to gate the internal timer clock source. The timer starts counting when the input pin goes from Low to High and stops counting when transition happens from high to low.

void TimerInputGateDisable (unsigned int baseAddr, unsigned int timer)

Disable the Input Gate. Timer clock will not be gated by input pin.

· void TimerPulseWidthSet (unsigned int baseAddr, unsigned int timer, unsigned int pulseWidth)

Sets the pulse width for the specified timer. Determines the pulse. width in the TSTATn bit and the OUT pin in pulse mode.

void TimerClockModeSet (unsigned int baseAddr, unsigned int timer)

Sets the clock mode. Once the clock mode is set, the outpin behaves as 50% duty cycle signal.

void TimerPulseModeSet (unsigned int baseAddr, unsigned int timer)

Sets the pulse mode. The outpin goes active when the timer count reaches the period.

unsigned int TimerOUTStatusGet (unsigned int baseAddr, unsigned int timer)

Returns the timer status. The timer status Drives the value of the timer output TM64P\_OUTn when configured.

void TimerInvertINEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P\_INn signal.

· void TimerInvertINDisable (unsigned int baseAddr, unsigned int timer)

Disables the Inversion of the TMR64P\_INn signal.

void TimerInvertOUTEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P\_OUTn signal.

void TimerInvertOUTDisable (unsigned int baseAddr, unsigned int timer)

Disables the inversion the TMR64P\_OUTn signal.

# 4.18.1 Detailed Description

TIMER APIs.

This file contains the device abstraction layer APIs for Timer Plus.

#### 4.18.2 Function Documentation

4.18.2.1 void TimerCaptureConfigure ( unsigned int baseAddr, unsigned int timer, unsigned int cfgCap )

Configures the Timer for Capture Mode. The Timer Module Shall be Configured in 32 bit unchained mode before this API is called.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which capture to be configured. |
| cfgCap   | Configuration of Capture Mode.                |

timer can take the values

TMR TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

cfgCap can take the values

TMR\_CAPT\_DISABLE - Capture Mode disable

TMR\_CAPT\_ENABLE\_RIS\_EDGE - Capture enable at rising edge

TMR\_CAPT\_ENABLE\_FALL\_EDGE - Capture enable at falling edge

TMR\_CAPT\_ENABLE\_BOTH\_EDGE - Capture enable at both edges

#### Returns

None.

4.18.2.2 unsigned int TimerCaptureGet (unsigned int baseAddr, unsigned int timer)

Returns the capture value of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which capture value to be read. |

timer can take the values TMR\_TIMER34 - Timer34 TMR\_TIMER12 - Timer12

#### Returns

Capture Value

4.18.2.3 void TimerClockModeSet ( unsigned int baseAddr, unsigned int timer )

Sets the clock mode. Once the clock mode is set, the outpin behaves as 50% duty cycle signal.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which clock mode to be set.   |

timer can take the values
TMR\_TIMER34 - Timer34 only
TMR\_TIMER12 - Timer12 only
TMR\_TIMER\_BOTH - Both timers

### Returns

None.

4.18.2.4 unsigned int TimerCompareGet (unsigned int baseAddr, unsigned int regIndex)

Returns the Compare value of the specified CMP register.

#### **Parameters**

|   | baseAddr | Base Address of the Timer Module Registers. |
|---|----------|---------------------------------------------|
| Ī | regIndex | Index of the CMP Register                   |

regIndex can take any value from 0 to 7. If regIndex = n, contents of CMPn will be returned.

### Returns

Compare Value.

4.18.2.5 void TimerCompareSet (unsigned int baseAddr, unsigned int regIndex, unsigned int compare)

Set the Compare value of the specified CMP register.

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| regIndex | Index of the CMP Register                   |
| compare  | The value to be written                     |

regIndex can take any value from 0 to 7. If regIndex = n, CMPn will be set with the value compare.

#### Returns

None.

4.18.2.6 void TimerConfigure (unsigned int baseAddr, unsigned int config)

Configures the timer. The timer can be configured in 64 bit mode 32 bit chained/unchained mode, or as a watchdog timer. The timer can be given external clock input or internal clock input. When this API is called,

- > The Timer counters are cleared
- > Both the timers are disabled from Reset. Hence, both the timers will start counting when enabled.

## Parameters

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| config   | Configuration of the Timer Module.          |

## config can take the values

TMR\_CFG\_64BIT\_CLK\_INT - 64 bit mode with internal clock

TMR CFG 64BIT CLK EXT - 64 bit mode with external clock

TMR\_CFG\_64BIT\_WATCHDOG - 64 bit watchdog timer mode

TMR\_CFG\_32BIT\_CH\_CLK\_INT - 32 bit chained mode with internal clock

TMR\_CFG\_32BIT\_CH\_CLK\_EXT - 32 bit chained mode with external clock

TMR\_CFG\_32BIT\_UNCH\_CLK\_BOTH\_INT - 32 bit unchained mode; Both timers clock sources are internal

TMR\_CFG\_32BIT\_UNCH\_CLK\_12INT\_34EXT - 32 bit unchained mode; Clock source for Timer12 is internal and for Timer34 is external

TMR\_CFG\_32BIT\_UNCH\_CLK\_12EXT\_34INT - 32 bit unchained mode; Clock source for Timer12 is external and for Timer34 is internal

TMR\_CFG\_32BIT\_UNCH\_CLK\_BOTH\_EXT - 32 bit unchained mode; Both timers clock sources are external

### Returns

None.

4.18.2.7 unsigned int TimerCounterGet ( unsigned int baseAddr, unsigned int timer )

Returns the Counter register contents of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which counter to be read.     |

timer can take the values

TMR TIMER34 - Timer34

TMR\_TIMER12 - Timer12

#### Returns

Counter Value.

4.18.2.8 void TimerCounterSet (unsigned int baseAddr, unsigned int timer, unsigned int counter)

Set the Counter register of the specified timer.

#### **Parameters**

| base | Addr  | Base Address of the Timer Module Registers. |
|------|-------|---------------------------------------------|
|      | timer | The timer, of which counter to be set.      |
| со   | unter | The counter value of the timer.             |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.18.2.9 void TimerDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer. The timer stops running when this API is called.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | Timer to be disabled.                       |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

## Returns

None.

4.18.2.10 unsigned int TimerDivDwnRatio34Get ( unsigned int baseAddr )

returns the Timer Divide Down Ratio of Timer34.

**Parameters** 

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

## Returns

TDDR34 value.

4.18.2.11 void TimerDivDwnRatio34Set ( unsigned int baseAddr, unsigned int tddr34 )

Sets the Timer Divide Down Ratio of Timer34.

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| tddr34   | TDDR34, Timer Divide Down Ratio             |

Returns

None.

4.18.2.12 void TimerEnable ( unsigned int baseAddr, unsigned int timer, unsigned int enaMode )

Enables the timer in the specified mode. The timer must be configured before it is enabled. The timer starts running when this API is called.

#### **Parameters**

| baseAddı | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timei    | The timer to be enabled.                    |
| enaMode  | Mode of enabling the timer.                 |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer 12 only

TMR TIMER BOTH - Both timers

enaMode can take the values

TMR\_ENABLE\_ONCE - Enable the timer to run once

TMR ENABLR CONT - Enable to run continuous

TMR\_ENABLE\_CONTRELOAD - Enable to run continuous with period reload

Returns

None.

4.18.2.13 void TimerInputGateDisable (unsigned int baseAddr, unsigned int timer)

Disable the Input Gate. Timer clock will not be gated by input pin.

## **Parameters**

| baseAddr | Base Address of the Timer Module Registers.    |
|----------|------------------------------------------------|
| timer    | The timer, of which input gate to be disabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.18.2.14 void TimerInputGateEnable ( unsigned int baseAddr, unsigned int timer )

Sets the Input Gate Enable. Allows the timer to gate the internal timer clock source. The timer starts counting when the input pin goes from Low to High and stops counting when transition happens from high to low.

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which input gate to be enabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.18.2.15 void TimerIntDisable (unsigned int baseAddr, unsigned int intFlags)

Disables the specified timer interrupts.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| intFlags | Timer Interrupts to be disabled             |

intFlags can take any, or a combination of the following values

TMR\_INT\_TMR12\_CAPT\_MODE - Disable Timer12 interrupt in Capture Mode

TMR\_INT\_TMR12\_NON\_CAPT\_MODE - Disable Timer12 interrupt in normal mode

TMR\_INT\_TMR34\_CAPT\_MODE - Disable Timer34 interrupt in Capture mode

TMR\_INT\_TMR34\_NON\_CAPT\_MODE - Disable Timer34 interrupt in normal mode

### Returns

None.

4.18.2.16 void TimerIntEnable (unsigned int baseAddr, unsigned int intFlags)

Enables the specified timer interrupts. The timer interrupts which are to be enabled can be passed as parameter to this function.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| intFlags | Timer Interrupts to be enabled              |

intFlags can take any, or a combination of the following values

TMR\_INT\_TMR12\_CAPT\_MODE - Enable Timer12 interrupt in Capture Mode

TMR\_INT\_TMR12\_NON\_CAPT\_MODE - Enable Timer12 interrupt in normal mode

TMR\_INT\_TMR34\_CAPT\_MODE - Enable Timer34 interrupt in Capture mode

TMR\_INT\_TMR34\_NON\_CAPT\_MODE - Enable Timer34 interrupt in normal mode

#### Returns

None.

4.18.2.17 unsigned int TimerIntStatusClear (unsigned int baseAddr, unsigned int statFlag)

Clears the status of specified timer interrupts.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| statFlag | Status flags to be cleared.                 |

intFlags can take any or combination of the following values

TMR\_INTSTAT12\_TIMER\_NON\_CAPT - Timer12 interrupt status in normal mode TMR\_INTSTAT12\_TIMER\_CAPT - Timer12 interrupt status in capture mode TMR\_INTSTAT34\_TIMER\_NON\_CAPT - Timer34 interrupt status in normal mode

TMR INTSTAT34 TIMER CAPT - Timer34 interrupt status in capture mode

#### Returns

None

4.18.2.18 unsigned int TimerIntStatusGet (unsigned int baseAddr, unsigned int statFlag)

Returns the status of specified timer interrupts.

#### **Parameters**

| ſ | baseAddr | Base Address of the Timer Module Registers. |
|---|----------|---------------------------------------------|
|   | statFlag | Status flags to be read.                    |

intFlags can take any or combination of the following values

TMR\_INTSTAT12\_TIMER\_NON\_CAPT - Timer12 interrupt status in normal mode TMR\_INTSTAT12\_TIMER\_CAPT - Timer12 interrupt status in capture mode TMR\_INTSTAT34\_TIMER\_NON\_CAPT - Timer34 interrupt status in normal mode

TMR\_INTSTAT34\_TIMER\_CAPT - Timer34 interrupt status in capture mode

#### Returns

Status of Interrupt. Returns all the fields of which status is set

Note: This API will return the same fields which is passed as parameter, if all the specified interrupt status is set. The return value will be 0 if none of the interrupt status in the parameter passed is set.

4.18.2.19 void TimerInvertINDisable (unsigned int baseAddr, unsigned int timer)

Disables the Inversion of the TMR64P INn signal.

#### **Parameters**

|   | baseAddr | Base Address of the Timer Module Registers.   |
|---|----------|-----------------------------------------------|
| Ì | timer    | The timer, of which inversion to be disabled. |

timer can take the values

TMR\_TIMER34 - TMR64P\_INT34 inversion will be disabled

TMR TIMER12 - TMR64P IN12 inversion will be disabled

TMR\_TIMER\_BOTH - Both TMR64P\_IN12 and TMR64P\_IN34 inversion disabled

#### Returns

None.

4.18.2.20 void TimerInvertINEnable ( unsigned int baseAddr, unsigned int timer )

Inverts the TMR64P\_INn signal.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which inversion to be enabled. |

timer can take the following values.

TMR\_TIMER34 - Inverts TMR64P\_IN34 signal

TMR\_TIMER12 - Inverts TMR64P\_IN12 signal

TMR TIMER BOTH - Inverts both TMR64P IN12 and TMR64P IN34 signals

Returns

None.

4.18.2.21 void TimerInvertOUTDisable (unsigned int baseAddr, unsigned int timer)

Disables the inversion the TMR64P OUTn signal.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which inversion to be disabled. |

timer can take the values

TMR TIMER34 - TMR64P OUT34 inversion will be disabled

TMR\_TIMER12 - TMR64P\_OUT12 inversion will be disabled

TMR\_TIMER\_BOTH - Both TMR64P\_OUT12 and TMR64P\_OUT34 inversion disabled

Returns

None.

4.18.2.22 void TimerInvertOUTEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P\_OUTn signal.

# Parameters

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which inversion to be enabled. |

timer can take the values

TMR\_TIMER34 - Inverts TMR64P\_OUT34 signal

TMR\_TIMER12 - Inverts TMR64P\_OUT12 signal

TMR\_TIMER\_BOTH - Inverts both TMR64P\_OUT12 and TMR64P\_OUT34 signals

Returns

None.

4.18.2.23 unsigned int TimerOUTStatusGet ( unsigned int baseAddr, unsigned int timer )

Returns the timer status. The timer status Drives the value of the timer output TM64P\_OUTn when configured.

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which status to be read       |

timer can take the values

TMR\_TIMER34 - Timer34

TMR\_TIMER12 - Timer12

TMR\_TIMER\_BOTH - Both timers

Note: This API returns 0 if none of the status bits is set.

#### Returns

Status of the timer. Returns the following values or the combination of both.

TMR\_OUT12\_ASSERTED - TMR64P\_OUT12 is asserted TMR\_OUT34\_ASSERTED - TMR64P\_OUT34 is asserted

4.18.2.24 unsigned int TimerPeriodGet ( unsigned int baseAddr, unsigned int timer )

Returns the Period register contents of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which period to be read.      |

timer can take the values

TMR\_TIMER34 - Timer34

TMR\_TIMER12 - Timer12

#### Returns

Period Value

4.18.2.25 void TimerPeriodSet ( unsigned int baseAddr, unsigned int timer, unsigned int period )

Set the Period register(s) of the specified timer(s).

## **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which period to be set.       |
| period   | The period value of the timer.              |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

## Returns

None.

4.18.2.26 unsigned int TimerPreScalarCount34Get ( unsigned int baseAddr )

Returns the Prescalar Counter of Timer34.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

### Returns

Prescalar Value.

4.18.2.27 void TimerPreScalarCount34Set (unsigned int baseAddr, unsigned int psc34)

Sets the Prescalar Counter of Timer34.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| psc34    | 4 bit prescalar value                       |

### Returns

None.

4.18.2.28 void TimerPulseModeSet (unsigned int baseAddr, unsigned int timer)

Sets the pulse mode. The outpin goes active when the timer count reaches the period.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which pulse mode to be set.   |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

### Returns

None.

4.18.2.29 void TimerPulseWidthSet ( unsigned int baseAddr, unsigned int timer, unsigned int pulseWidth )

Sets the pulse width for the specified timer. Determines the pulse. width in the TSTATn bit and the OUT pin in pulse mode.

# **Parameters**

| baseAddr   | Base Address of the Timer Module Registers. |
|------------|---------------------------------------------|
| timer      | The timer, of which pulse width to be set.  |
| pulseWidth | Pulse width to be set.                      |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

pulseWidth can take the following values

TMR\_PULSE\_WIDTH\_1\_CLK - 1 clock cycle

TMR\_PULSE\_WIDTH\_2\_CLK - 2 clock cycles

TMR\_PULSE\_WIDTH\_3\_CLK - 3 clock cycles

TMR\_PULSE\_WIDTH\_4\_CLK - 4 clock cycles

Returns

None.

4.18.2.30 void TimerReadResetDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer for read reset mode.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.    |
|----------|------------------------------------------------|
| timer    | The timer, of which Read Reset to be disabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.18.2.31 void TimerReadResetEnable (unsigned int baseAddr, unsigned int timer)

Enables the timer(s) for read reset mode. The timer shall be Configured in 32 bit unchained mode before this API is called. Read reset determines the effect of timer counter read on TIMn. If Read reset is enabled, the timer counter will be reset when the timer counter register TIMn is read.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which Read Reset to be enabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.18.2.32 unsigned int TimerReloadGet ( unsigned int baseAddr, unsigned int timer )

Returns the Reload Period of the specified timer.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which Reload value to be read. |

timer can take the values

TMR\_TIMER34 - Timer34

TMR\_TIMER12 - Timer12

Returns

Reload Value

4.18.2.33 void TimerReloadSet ( unsigned int baseAddr, unsigned int timer, unsigned int reload )

Set the Reload period of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which reload period to be set. |
| reload   | The reload period value of the timer.        |

timer can take the values TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

#### Returns

None.

4.18.2.34 void TimerWatchdogActivate (unsigned int baseAddr)

Activate the Watchdog timer. The timer shall be configured as watchdog timer before this API is called. This API writes two keys into the WDTCR in the order to activate the WDT. The user shall call TimerWatchdogReactivate API before the WDT expires, to avoid a reset.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

#### Returns

None.

4.18.2.35 void TimerWatchdogReactivate ( unsigned int baseAddr )

Re-activate the Watchdog timer. The WDT shall be enabled before this API is called. The user shall call this API before the WDT expires, to avoid a reset.

## **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

### Returns

None.

# 4.19 leJOS\_EV3/src/ev3/ev3\_motors.c File Reference

This file contains function definitions to use EV3 motors. Driver wrapper for ECRobot API.

```
#include "ev3_motors.h"
#include "ninja/motor.h"
#include "stdio.h"
```

Include dependency graph for ev3\_motors.c:



## **Functions**

• int nxt\_motor\_get\_count (U32 n)

Get motor revolution count in degree.

• void nxt\_motor\_set\_count (U32 n, int count)

Set motor revolution count in degree.

• void nxt\_motor\_set\_speed (U32 n, int speed\_percent, int brake)

Set motor speed and brake mode.

• void nxt\_motor\_command (U32 n, int cmd, int target\_count, int speed\_percent)

Set motor target revolution count to reach, speed percent and brake mode.

# 4.19.1 Detailed Description

This file contains function definitions to use EV3 motors. Driver wrapper for ECRobot API.

Author

# 4.19.2 Function Documentation

4.19.2.1 void nxt\_motor\_command ( U32 n, int cmd, int target\_count, int speed\_percent )

Set motor target revolution count to reach, speed percent and brake mode.

#### **Parameters**

| n             | - Motor port id                             |
|---------------|---------------------------------------------|
| cmd           | - Brake mode. True - brake, false - stop    |
| target_count  | - Target revolution count to reach and stop |
| speed_percent | - Speed percent to rotate                   |

## Returns

none

Here is the call graph for this function:



# 4.19.2.2 int nxt\_motor\_get\_count ( **U32** *n* )

Get motor revolution count in degree.

### **Parameters**

| n | - Motor port id |
|---|-----------------|
|---|-----------------|

## Returns

revolution in degree

Here is the call graph for this function:



# 4.19.2.3 void nxt\_motor\_set\_count ( U32 n, int count )

Set motor revolution count in degree.

## **Parameters**

| n     | - Motor port id                 |
|-------|---------------------------------|
| count | - Motor revolution count to set |

## Returns

none

Here is the call graph for this function:



4.19.2.4 void nxt\_motor\_set\_speed ( U32 n, int speed\_percent, int brake )

Set motor speed and brake mode.

## **Parameters**

| ſ | n             | - Motor port id                                                          |
|---|---------------|--------------------------------------------------------------------------|
|   | speed_percent | - Speed percent. The given motor rotates backward if negative            |
|   | brake         | - Brake mode. True - brake (stop immediately), false - float (soft stop) |

### Returns

none

Here is the call graph for this function:



# 4.20 leJOS\_EV3/src/ev3/ev3\_motors.h File Reference

This header contains function declarations to use motor drivers. Driver wrapper for ECRobot API.

```
#include "mytypes.h"
#include "./ninja/motor.h"
```

Include dependency graph for ev3\_motors.h:



This graph shows which files directly or indirectly include this file:



# Macros

- #define **EV3\_N\_MOTORS** 3
- #define NXT\_PORT\_A MOTOR\_PORT\_A
- #define NXT\_PORT\_B MOTOR\_PORT\_B
- #define NXT\_PORT\_C MOTOR\_PORT\_C
- #define EV3\_PORT\_A MOTOR\_PORT\_A
- #define EV3\_PORT\_B MOTOR\_PORT\_B
- #define EV3\_PORT\_C MOTOR\_PORT\_C
- #define EV3\_PORT\_D MOTOR\_PORT\_D

## **Functions**

int nxt\_motor\_get\_count (U32 n)

Get motor revolution count in degree.

void nxt\_motor\_set\_count (U32 n, int count)

Set motor revolution count in degree.

void nxt\_motor\_set\_speed (U32 n, int speed\_percent, int brake)

Set motor speed and brake mode.

void nxt\_motor\_command (U32 n, int cmd, int target\_count, int speed\_percent)

Set motor target revolution count to reach, speed percent and brake mode.

# 4.20.1 Detailed Description

This header contains function declarations to use motor drivers. Driver wrapper for ECRobot API.

**Author** 

### 4.20.2 Function Documentation

4.20.2.1 void nxt\_motor\_command ( U32 n, int cmd, int target\_count, int speed\_percent )

Set motor target revolution count to reach, speed percent and brake mode.

### **Parameters**

| n             | - Motor port id                             |
|---------------|---------------------------------------------|
| cmd           | - Brake mode. True - brake, false - stop    |
| target_count  | - Target revolution count to reach and stop |
| speed_percent | - Speed percent to rotate                   |

### Returns

none

Here is the call graph for this function:



4.20.2.2 int nxt\_motor\_get\_count ( **U32** *n* )

Get motor revolution count in degree.

**Parameters** 

|     | l sa i i i i i i |
|-----|------------------|
| n   | - Motor port ia  |
| ,,, | I Motor port id  |

## Returns

revolution in degree

Here is the call graph for this function:



4.20.2.3 void nxt\_motor\_set\_count ( U32 n, int count )

Set motor revolution count in degree.

### **Parameters**

| n     | - Motor port id                 |
|-------|---------------------------------|
| count | - Motor revolution count to set |

# Returns

none

Here is the call graph for this function:



4.20.2.4 void nxt\_motor\_set\_speed ( U32 n, int speed\_percent, int brake )

Set motor speed and brake mode.

# **Parameters**

| n             | - Motor port id                                               |
|---------------|---------------------------------------------------------------|
| speed_percent | - Speed percent. The given motor rotates backward if negative |

| brake ∣ - B | rake mode | True - brake | (stop immediately) | ), false - float (soft stop) |  |
|-------------|-----------|--------------|--------------------|------------------------------|--|

Returns

none

Here is the call graph for this function:



# 4.21 leJOS\_EV3/src/ev3/i2c.c File Reference

Function definitions related to I2C communication.

```
#include "i2c.h"
#include "soc_AM1808.h"
#include "systick.h"
#include "hw_syscfg0_AM1808.h"
#include "hw_gpio.h"
#include "digi_sensors.h"
#include "evmAM1808.h"
#include <stdio.h>
```

Include dependency graph for i2c.c:



#### **Macros**

• #define I2C\_N\_PORTS 4

The amount of I2C ports on the EV3.

• #define I2C\_N\_RETRIES 3

The amount of maximum retries before an I2C transaction fails.

- #define PINMUX0Register \*(unsigned int \*)(SOC\_SYSCFG\_0\_REGS + SYSCFG0\_PINMUX(0))
   Pin-multiplexing register 0.
- #define PINMUX1Register \*(unsigned int \*)(SOC\_SYSCFG\_0\_REGS + SYSCFG0\_PINMUX(1))
   Pin-multiplexing register 1.
- #define PINMUX2Register \*(unsigned int \*)(SOC\_SYSCFG\_0\_REGS + SYSCFG0\_PINMUX(2))
   Pin-multiplexing register 2.
- #define MASK PORT 1 PINMUX0 CLEAR 0xFFFFFF0

Bitmask to clear the half-byte representing the pin-multiplexing configuration for Port 1 (SDA)

#define MASK\_PORT\_1\_PINMUX0\_SET 0x00000008

Bitmask to set the half-byte representing the pin-multiplexing configuration for Port 1 (SDA)

#define MASK PORT 1 PINMUX1 CLEAR 0xFF0FFFF

Bitmask to clear the half-byte representing the pin-multiplexing configuration for Port 1 (SCL)

#define MASK\_PORT\_1\_PINMUX1\_SET 0x00800000

Bitmask to set the half-byte representing the pin-multiplexing configuration for Port 1 (SCL)

#define MASK PORT 2 PINMUX0 CLEAR 0xFFFFF00F

Bitmask to clear both half-bytes representing the pin-multiplexing configuration for Port 2 (SDA and SCL)

• #define MASK PORT 2 PINMUX0 SET 0x00000880

Bitmask to set both half-bytes representing the pin-multiplexing configuration for Port 2 (SDA and SCL)

#define MASK PORT 3 PINMUX0 CLEAR 0xFFFF0FFF

Bitmask to clear the half-byte representing the pin-multiplexing configuration for Port 3 (SDA)

#define MASK\_PORT\_3\_PINMUX0\_SET 0x00008000

Bitmask to set the half-byte representing the pin-multiplexing configuration for Port 3 (SDA)

#define MASK PORT 3 PINMUX2 CLEAR 0xFFFFF0F

Bitmask to clear the half-byte representing the pin-multiplexing configuration for Port 3 (SCL)

#define MASK PORT 3 PINMUX2 SET 0x00000040

Bitmask to set the half-byte representing the pin-multiplexing configuration for Port 3 (SCL)

• #define MASK\_PORT\_4\_PINMUX1\_CLEAR 0xF0FFFFF

Bitmask to clear the half-byte representing the pin-multiplexing configuration for Port 4 (SDA)

#define MASK PORT 4 PINMUX1 SET 0x08000000

Bitmask to set the half-byte representing the pin-multiplexing configuration for Port 4 (SDA)

• #define MASK\_PORT\_4\_PINMUX2\_CLEAR 0xFFFFF0F

Bitmask to clear the half-byte representing the pin-multiplexing configuration for Port 4 (SCL)

#define MASK PORT 4 PINMUX2 SET 0x00000008

Bitmask to set the half-byte representing the pin-multiplexing configuration for Port 4 (SCL)

#define SetSDADirectionOutput(port) \*((unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_DIR(port.SDA.gpio←registers))) &= ~port.SDA\_SET\_CLEAR

Set the SDA pin of the specified port as an output pin.

 #define SetSCLDirectionOutput(port) \*((unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_DIR(port.SCL.gpio← \_registers))) &= ~port.SCL\_SET\_CLEAR

Set the SCL pin of the specified port as an output pin.

#define SetDirectionOutput(port) (SetSDADirectionOutput(port)); (SetSCLDirectionOutput(port));

Set the SDA and SCL pins of the specified port as output pins.

#define SetSDADirectionInput(port) \*((unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_DIR(port.SDA.gpio\_
registers))) |= port.SDA\_SET\_CLEAR

Set the SDA pin of the specified port as an input pin.

#define SetSCLDirectionInput(port) \*((unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_DIR(port.SCL.gpio\_
registers))) |= port.SCL\_SET\_CLEAR

Set the SCL pin of the specified port as an input pin.

#define SetDirectionInput (SetSDADirectionInput(port)); (SetSCLDirectionInput(port));

Set the SDA and SCL pins of the specified port as input pins.

Pointer to register required to set the SDA pin of the specified port high.

• #define SCLSetDataRegister(port) (unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_SET\_DATA(port.SCL. ← gpio registers))

Pointer to register required to set the SCL pin of the specified port high.

#define SDAClearDataRegister(port) (unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_CLR\_DATA(port.SD← A.gpio\_registers))

Pointer to register required to set the SCL pin of the specified port low.

#define SCLClearDataRegister(port) (unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_CLR\_DATA(port.SC ← L.gpio\_registers))

Pointer to register required to set the SCL pin of the specified port low.

#define SDAInRegister(port) (unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_IN\_DATA(port.SDA.gpio\_
registers))

Pointer to register required to read the SDA pin of the specified port.

#define SCLInRegister(port) (unsigned int \*)(SOC\_GPIO\_0\_REGS + GPIO\_IN\_DATA(port.SCL.gpio\_
 registers))

Pointer to register required to read the SCL pin of the specified port.

#define SDA HIGH(port) (\*(SDASetDataRegister(port)) |= port.SDA SET CLEAR);

Set the SDA pin of the specified port high (needs to be configured as output)

#define SDA LOW(port) (\*(SDAClearDataRegister(port)) &= port.SDA SET CLEAR);

Set the SDA pin of the specified port low (needs to be configured as output)

#define SCL\_HIGH(port) (\*(SCLSetDataRegister(port)) |= port.SCL\_SET\_CLEAR);

Set the SCL pin of the specified port high (needs to be configured as output)

#define SCL LOW(port) (\*(SCLClearDataRegister(port)) &= port.SCL SET CLEAR);

Set the SCL pin of the specified port low (needs to be configured as output)

• #define READ\_SDA(port) ((\*SDAInRegister(port) & port.SDA\_SET\_CLEAR) > 0 ? 1 : 0)

Read the SDA pin of the specified port (needs to be configured as input)

#define READ SCL(port) ((\*SCLInRegister(port) & port.SCL SET CLEAR) > 0 ? 1 : 0)

Read the SCL pin of the specified port (needs to be configured as input)

• #define DELAY doDelay(85);

Delay the communication between two clock pulses.

#### **Functions**

void doDelay (int time)

Delay the communication between two clock pulses by counting from 0 to the specified value.

void i2c\_write\_bit (I2C\_PORT port, U8 bit)

Send a bit by setting the SDA pin high or low.

• U8 i2c read bit (I2C PORT port)

Read a bit by reading the signal on SDA.

U8 i2c\_write\_byte (I2C\_PORT port, U8 byte)

Send a byte.

U8 i2c\_read\_byte (I2C\_PORT port)

Read a byte.

void i2c\_send\_start (I2C\_PORT port)

Send an I2C start signal.

• U8 i2c\_send\_slave\_address (I2C\_PORT port, U8 slave\_address, U8 read\_write\_bit)

Send the I2C slave address along with the read/write bit.

· void i2c send stop (I2C PORT port)

Send an I2C stop signal.

int i2c\_available (int port, U32 address)

Check if an I2C device with the given address is available at the specified with port.

void i2c\_disable (int port)

Disable an I2C port.

void i2c\_enable (int port)

Enable an I2C port.

void i2c init (void)

Initialize the I2C module.

int i2c\_busy (int port)

Check whether an I2C port is currently busy or not.

• int i2c\_start\_transaction (int port, U32 address, int internal\_address, int n\_internal\_address\_bytes, U8 \*data, U32 nbytes, int write)

Start a new I2C transaction AND wait until it's finished.

#### **Variables**

I2C\_PORT ports\_i2c [I2C\_N\_PORTS]

This array stores information about the GPIO pins which represent SDA and SCL lines for the I2C communication.

## 4.21.1 Detailed Description

Function definitions related to I2C communication.

I2C communication is required in order to interact with the digital sensors.

**Author** 

Tobias Schießl

#### 4.21.2 Macro Definition Documentation

#### 4.21.2.1 #define DELAY doDelay(85);

Delay the communication between two clock pulses.

Counting to 85 is the best value to get as close to the original Lego firmware as possible (measured with an oscilloscope). With this value, we have a delay between 100 and 125 ns between two clock pulses.

#### 4.21.3 Function Documentation

4.21.3.1 void doDelay (int time)

Delay the communication between two clock pulses by counting from 0 to the specified value.

This approach is necessary since we cannot wait below 1 ms with our systick impplementation and this is far too slow for I2C communication.

**Parameters** 

time - Ther value up to which the counter will be incremented before returning

Returns

none

4.21.3.2 int i2c\_available (int port, U32 address)

Check if an I2C device with the given address is available at the specified with port.

This function makes use of the internal register layout which is equal among all Lego/HiTechnic I2C sensors. On internal address 0x00, the product version if the sensor is stored. If we read this value and receive a 0, we can assume that no sensor is available since a product version of 0 makes no sense. So far this is the only way to figure out if a sensor is connected to the port. Since the SDA signal will default to 0 when configured as input, the ACK bit is not enough to check that. It would always be 0 and therefore we would assume that a device is ready.

#### **Parameters**

| port    | - The port in use                           |
|---------|---------------------------------------------|
| address | - The I2C slave address of the slave device |

### Returns

0 if no device is available, 1 otherwise

Here is the call graph for this function:



## 4.21.3.3 int i2c\_busy ( int *port* )

Check whether an I2C port is currently busy or not.

Since our I2C communication is currently not based on interrupts (as it is in the NXT version of the leJOS driver) a port is never busy. Therefore this function will always return 0.

# **Parameters**

|--|

# Returns

Always 0 since our port can never be busy (no transaction will be pending)

## 4.21.3.4 void i2c\_disable ( int port )

Disable an I2C port.

This function currently has no functionality and therefore it is not necessary to call it.

## **Parameters**

| port | - The port to disable |
|------|-----------------------|

# Returns

none

4.21.3.5 void i2c\_enable (int port)

Enable an I2C port.

Enabling a port means configuring the corresponding pin-multiplexing registers and setting the pins as output pins with a high signal.

**Parameters** 

| port | - The port to disable |
|------|-----------------------|

Returns

none

Here is the call graph for this function:



4.21.3.6 void i2c\_init ( void )

Initialize the I2C module.

This function currently has no functionality and therefore it is not necessary to call it.

Returns

none

4.21.3.7 U8 i2c\_read\_bit ( I2C\_PORT port )

Read a bit by reading the signal on SDA.

Only the last bit of the returned byte should be considered (LSB). All other bits will be 0. This function will set SDA as an input pin in order to give the control to the slave device (sensor). The pin will be reset to output before returning from this function. SCL should be low before calling this function and will be low again after returning from it.

**Parameters** 

| ſ | port | - The port in use |
|---|------|-------------------|

#### Returns

The bit red (LSB of the returned byte)

Here is the call graph for this function:



4.21.3.8 U8 i2c\_read\_byte ( I2C\_PORT port )

## Read a byte.

The byte will be red by reading it bit by bit. Therefore i2c\_read\_bit will be used. Before returning, this function will send an ACK bit to the slave device (sensor). SCL should be low before calling this function and will be low again after returning from it.

### **Parameters**

```
port - The port in use
```

## Returns

The byte red

Here is the call graph for this function:



4.21.3.9 U8 i2c\_send\_slave\_address ( I2C\_PORT port, U8 slave\_address, U8 read\_write\_bit )

Send the I2C slave address along with the read/write bit.

This is the first byte that has to be sent in an I2C transaction after sending the start signal. The slave address is a 7 bit address which gets shifted by 1 to the left inside this function. The last bit of the byte will be 1 if we want to write to the slave device (sensor), 0 if we want to read from it. SCL should be low before calling this function and will be low again after returning from it.

#### **Parameters**

| port           | - The port in use                                                                              |
|----------------|------------------------------------------------------------------------------------------------|
| slave_address  | - The slave address to use (unshifted)                                                         |
| read_write_bit | - The read/write bit (1 if we want to write to the slave device, 0 if we want to read from it) |

#### Returns

The ACK bit received from the slave (0 for ACK and 1 for no ACK)

Here is the call graph for this function:



4.21.3.10 void i2c\_send\_start ( I2C\_PORT port )

Send an I2C start signal.

A start in an I2C transaction means setting SDA to 0 while SCL is 1. After calling this function, SDA and SCL will both be low.

### **Parameters**

|  | port | - The port in use |
|--|------|-------------------|
|--|------|-------------------|

### Returns

none

4.21.3.11 void i2c\_send\_stop ( I2C\_PORT port )

Send an I2C stop signal.

A stop in an I2C transaction means setting SDA to 1 while SCL is 1. After calling this function, SDA and SCL will both be high.

# **Parameters**

| port | - The port in use |
|------|-------------------|

### Returns

none

4.21.3.12 int i2c\_start\_transaction ( int port, U32 address, int internal\_address, int n\_internal\_address\_bytes, U8 \* data, U32 nbytes, int write )

Start a new I2C transaction AND wait until it's finished.

In contrast to the name of the function, this will not only start the I2C transaction. Instead, the whole transaction is processed before returning from this function. The name remains in order to be API-compatible with the NXT version of the IeJOS driver. In this driver, the I2C communication was controlled using interrupts. Note: According to the I2C protocol, a write is represented by a 0 and not by a 1 as in this function call. This behaviour is intended an also to keep API-compatibility to the NXT version of the driver.

#### **Parameters**

| port             | - The port to use (0 to 3)                                              |
|------------------|-------------------------------------------------------------------------|
| address          | - The I2C slave address of the slave device                             |
| internal_address | - Internal register address of slave device to read from or write to    |
| n_internal_←     | - Size of the internal register address in bytes                        |
| address_bytes    |                                                                         |
| data             | - Buffer to store received data in or the data to send                  |
| nbytes           | - Amount of bytes to receive or send, i.e. the length of the data array |
| write            | - 1 if we want to write to the slave, 0 if we want to read from it      |

### Returns

0 if the transaction was successful, otherwise the number of the byte for which no ACK was received (beginning with 1)

Here is the call graph for this function:



4.21.3.13 void i2c\_write\_bit ( I2C\_PORT port, U8 bit )

Send a bit by setting the SDA pin high or low.

Only the last bit of the given byte will be used (LSB). SCL should be low before calling this function and will be low again after returning from it.

### **Parameters**

| port | - The port in use                                                |
|------|------------------------------------------------------------------|
| bit  | - The bit to write (only the LSB of the byte will be considered) |

# Returns

none

4.21.3.14 U8 i2c\_write\_byte ( I2C\_PORT port, U8 byte )

Send a byte.

The byte will be written by sending it bit by bit. Therefore i2c\_write\_bit will be used. SCL should be low before calling this function and will be low again after returning from it.

#### **Parameters**

| port | - The port in use  |
|------|--------------------|
| byte | - The byte to send |

### Returns

The ACK bit received from the slave (0 for ACK and 1 for no ACK)

Here is the call graph for this function:



## 4.21.4 Variable Documentation

# 4.21.4.1 I2C\_PORT ports\_i2c[I2C\_N\_PORTS]

## Initial value:

This array stores information about the GPIO pins which represent SDA and SCL lines for the I2C communication.

# 4.22 leJOS EV3/src/ev3/i2c.h File Reference

Function declarations related to I2C communication.

```
#include "mytypes.h"
Include dependency graph for i2c.h:
```



This graph shows which files directly or indirectly include this file:



### **Data Structures**

• struct I2C PIN

This struct represents a GPIO pin used for I2C communication.

struct I2C PORT

This struct represents an I2C port.

# **Typedefs**

• typedef struct I2C\_PIN I2C\_PIN

This struct represents a GPIO pin used for I2C communication.

• typedef struct I2C\_PORT I2C\_PORT

This struct represents an I2C port.

# **Functions**

• void i2c\_disable (int port)

Disable an I2C port.

void i2c\_enable (int port)

Enable an I2C port.

void i2c\_init (void)

Initialize the I2C module.

• int i2c\_busy (int port)

Check whether an I2C port is currently busy or not.

int i2c\_start\_transaction (int port, U32 address, int internal\_address, int n\_internal\_address\_bytes, U8 \*data, U32 nbytes, int write)

Start a new I2C transaction AND wait until it's finished.

## 4.22.1 Detailed Description

Function declarations related to I2C communication.

I2C communication is required in order to interact with the digital sensors.

## Author

Tobias Schießl

## 4.22.2 Typedef Documentation

## 4.22.2.1 typedef struct I2C\_PIN I2C\_PIN

This struct represents a GPIO pin used for I2C communication.

Every pin is represented by a pin number on a GPIO bank (0 to 15) and one GPIO register to control that pin. Note: 2 GPIO banks always share one GPIO register, therefore bank 0 and 1 relate to register 0, bank 2 and 3 relate to register 1 and so on.

## 4.22.2.2 typedef struct I2C\_PORT I2C\_PORT

This struct represents an I2C port.

Every port is represented by two GPIO pins (SDA for data and SCL for clock). This struct also contains the corresponding bitmasks in order to manipulate said GPIO pins.

### 4.22.3 Function Documentation

4.22.3.1 int i2c\_busy ( int port )

Check whether an I2C port is currently busy or not.

Since our I2C communication is currently not based on interrupts (as it is in the NXT version of the leJOS driver) a port is never busy. Therefore this function will always return 0.

**Parameters** 

|      | The week to already |
|------|---------------------|
| port | - The port to check |
| ρυ   | The port to officer |

## Returns

Always 0 since our port can never be busy (no transaction will be pending)

4.22.3.2 void i2c\_disable ( int port )

Disable an I2C port.

This function currently has no functionality and therefore it is not necessary to call it.

**Parameters** 

| port   - The port to disable |
|------------------------------|
|------------------------------|

### Returns

none

4.22.3.3 void i2c\_enable (int port)

Enable an I2C port.

Enabling a port means configuring the corresponding pin-multiplexing registers and setting the pins as output pins with a high signal.

#### **Parameters**

| port | - The port to disable |
|------|-----------------------|
|------|-----------------------|

### Returns

none

Here is the call graph for this function:



4.22.3.4 void i2c\_init ( void )

Initialize the I2C module.

This function currently has no functionality and therefore it is not necessary to call it.

# Returns

none

4.22.3.5 int i2c\_start\_transaction ( int port, U32 address, int internal\_address, int n\_internal\_address\_bytes, U8 \* data, U32 nbytes, int write )

Start a new I2C transaction AND wait until it's finished.

In contrast to the name of the function, this will not only start the I2C transaction. Instead, the whole transaction is processed before returning from this function. The name remains in order to be API-compatible with the NXT version of the IeJOS driver. In this driver, the I2C communication was controlled using interrupts. Note: According to the I2C protocol, a write is represented by a 0 and not by a 1 as in this function call. This behaviour is intended an also to keep API-compatibility to the NXT version of the driver.

### **Parameters**

| port             | - The port to use (0 to 3)                                           |
|------------------|----------------------------------------------------------------------|
| address          | - The I2C slave address of the slave device                          |
| internal_address | - Internal register address of slave device to read from or write to |
| n_internal_←     | - Size of the internal register address in bytes                     |
| address_bytes    |                                                                      |

| data   | - Buffer to store received data in or the data to send                  |
|--------|-------------------------------------------------------------------------|
| nbytes | - Amount of bytes to receive or send, i.e. the length of the data array |
| write  | - 1 if we want to write to the slave, 0 if we want to read from it      |

#### Returns

0 if the transaction was successful, otherwise the number of the byte for which no ACK was received (beginning with 1)

Here is the call graph for this function:



# 4.23 leJOS\_EV3/src/ev3/include/armv5/am1808/edma\_event.h File Reference

EDMA event enumeration.

#include "hw\_types.h"
Include dependency graph for edma\_event.h:



### **Macros**

- #define EDMA3\_CHA\_MCASP0\_RX 0
- #define EDMA3\_CHA\_MCASP0\_TX 1
- #define EDMA3\_CHA\_MCBSP0\_RX 2
- #define EDMA3\_CHA\_MCBSP0\_TX 3
- #define EDMA3\_CHA\_MCBSP1\_RX 4

- #define EDMA3\_CHA\_MCBSP1\_TX 5
- #define EDMA3\_CHA\_GPIO\_BNKINT0 6
- #define EDMA3 CHA GPIO BNKINT1 7
- #define EDMA3 CHA GPIO BNKINT2 22
- #define EDMA3 CHA GPIO BNKINT3 23
- #define EDMA3\_CHA\_GPIO\_BNKINT4 28
- #define EDMA3\_CHA\_GPIO\_BNKINT5 29
- #define EDMA3\_CHA\_GPIO\_BNKINT6 16
- #define EDMA3 CHA GPIO BNKINT7 17
- #define EDMA3 CHA GPIO BNKINT8 18
- #define EDMA3 CHA UARTO RX 8
- #define EDMA3 CHA UART0 TX 9
- #define EDMA3 CHA UART1 RX 12
- #define EDMA3\_CHA\_UART1\_TX 13
- #define EDMA3\_CHA\_UART2\_RX 30
- #define EDMA3 CHA UART2 TX 31
- #define EDMA3 CHA TIMER64P0 EVT12 10
- #define EDMA3\_CHA\_TIMER64P0\_EVT34 11
- #define EDMA3\_CHA\_TIMER64P2\_EVT12 24
- #define EDMA3 CHA TIMER64P2 EVT34 25
- #define EDMA3 CHA TIMER64P3 EVT12 26
- #define EDMA3 CHA TIMER64P3 EVT34 27
- #define EDMA3\_CHA\_SPI0\_RX 14
- #define EDMA3\_CHA\_SPI0\_TX 15
- #define EDMA3\_CHA\_SPI1\_RX 18
- #define EDMA3 CHA SPI1 TX 19
- #define EDMA3 CHA MMCSD0 RX 16
- #define EDMA3\_CHA\_MMCSD0\_TX 17
- #define EDMA3\_CHA\_MMCSD1\_RX 28
- #define EDMA3 CHA MMCSD1\_TX 29
- #define EDMA3\_CHA\_I2C0\_RX 24
- #define EDMA3\_CHA\_I2C0\_TX 25
- #define EDMA3 CHA I2C1 RX 26
- #define EDMA3 CHA I2C1 TX 27
- #define EDMA3\_TIMER2\_T12CMPEVT0\_0
- #define EDMA3\_TIMER2\_T12CMPEVT1 1
- #define EDMA3\_TIMER2\_T12CMPEVT2 2
- #define EDMA3\_TIMER2\_T12CMPEVT3 3
- #define EDMA3\_TIMER2\_T12CMPEVT4 4
- #define EDMA3\_TIMER2\_T12CMPEVT5 5
- #define EDMA3 TIMER2 T12CMPEVT6 6
- #define EDMA3\_TIMER2\_T12CMPEVT7 7
- #define EDMA3 TIMER3 T12CMPEVT0 8
- #define EDMA3 TIMER3 T12CMPEVT1 9
- #define EDMA3\_TIMER3\_T12CMPEVT2 10
- #define EDMA3\_TIMER3\_T12CMPEVT3 11
- #define EDMA3\_TIMER3\_T12CMPEVT4 12
- #define EDMA3\_TIMER3\_T12CMPEVT5 13
- #define EDMA3\_TIMER3\_T12CMPEVT6 14
- #define EDMA3 TIMER3 T12CMPEVT7 15
- #define EDMA3 PRU EVTOUT6 20
- #define EDMA3 PRU EVTOUT7 21

## 4.23.1 Detailed Description

EDMA event enumeration.

# 4.24 leJOS\_EV3/src/ev3/include/armv5/am1808/evmAM1808.h File Reference

This file contains the board specific function prototypes for use by applications.

This graph shows which files directly or indirectly include this file:



#### **Functions**

- · unsigned int LCDVersionGet (void)
- void **UARTPinMuxSetup** (unsigned int instanceNum, unsigned int modemCtrlChoice)
- void RTCPinMuxSetup (unsigned int alarmPinReqd)
- void SPI0CSPinMuxSetup (unsigned int csPinNum)
- void SPI1CSPinMuxSetup (unsigned int csPinNum)
- void I2CPinMuxSetup (unsigned int instanceNum)
- void SPIPinMuxSetup (unsigned int instanceNum)
- void ConfigRasterDisplayEnable (void)
- void GPIOBank4Pin0PinMuxSetup (void)
- void SysCfgRegistersUnlock (void)

This function unlocks the write-protection of the SYSCFG module.

void SysCfgRegistersLock (void)

This function imposes write-protection on the SYSCFG module.

- void EHRPWM0PinMuxSetup (void)
- void EHRPWM1PinMuxSetup (void)
- void LIDDDisplayEnable (void)
- void McASPPinMuxSetup (void)
- void EMACPinMuxSetup (void)
- void LIDDPinMuxSetup (void)
- void LCDPinMuxSetup (void)
- void NANDPinMuxSetup (void)
- void EMIFACIkConfig (void)
- void VPIFPinMuxSetup (void)

# 4.24.1 Detailed Description

This file contains the board specific function prototypes for use by applications.

## 4.24.2 Function Documentation

## 4.24.2.1 void SysCfgRegistersLock (void)

This function imposes write-protection on the SYSCFG module.

Returns

None.

Note

On programming the Kick Registers with any value other than the unlock sequence, the SYSCFG module gets locked and its registers cannot be accessed.

4.24.2.2 void SysCfgRegistersUnlock (void)

This function unlocks the write-protection of the SYSCFG module.

Returns

None.

Note

The other registers of the SYSCFG module can be programmed only when an unlock sequence has been written to the Kick Regsiters.

# 4.25 leJOS\_EV3/src/ev3/include/armv5/am1808/interrupt.h File Reference

Interrupt related API declarations.

#include "hw\_types.h"
Include dependency graph for interrupt.h:



This graph shows which files directly or indirectly include this file:



#### **Macros**

- #define SYS INT\_COMMTX 0
- #define SYS\_INT\_COMMRX 1
- #define SYS\_INT\_NINT 2
- #define SYS INT EVTOUT0 3
- #define SYS\_INT\_EVTOUT1 4
- #define SYS INT EVTOUT2 5
- #define SYS\_INT\_EVTOUT3 6
- #define SYS\_INT\_EVTOUT4 7
- #define SYS\_INT\_EVTOUT5 8
- #define SYS\_INT\_EVTOUT6 9
- #define SYS\_INT\_EVTOUT7 10
- #define SYS\_INT\_CCINT0 11
- #define SYS\_INT\_CCERRINT 12
- #define SYS\_INT\_TCERRINT0 13
- #define SYS\_INT\_AEMIFINT 14
- #define SYS\_INT\_I2CINT0 15
- #define SYS\_INT\_MMCSDINT0 16
- #define SYS\_INT\_MMCSDINT1 17
- #define SYS\_INT\_PSCINT0 18
- #define SYS\_INT\_RTC 19
- #define SYS INT SPINT0 20
- #define SYS\_INT\_TINT12\_0 21
- #define SYS\_INT\_TINT34\_0 22
- #define SYS\_INT\_TINT12\_1 23
- #define SYS\_INT\_TINT34\_1 24
- #define SYS\_INT\_UARTINT0 25
- #define SYS\_INT\_PROTERR 26
- #define SYS\_INT\_SYSCFG\_CHIPINT0 28
- #define SYS\_INT\_SYSCFG\_CHIPINT1 29
- #define SYS INT SYSCFG CHIPINT2 30
- #define SYS\_INT\_SYSCFG\_CHIPINT3 31
- #define SYS\_INT\_TCERRINT1 32
- #define SYS INT CO RXTHRESH 33
- #define SYS INT C0 RX 34
- #define SYS\_INT\_C0\_TX 35
- #define SYS\_INT\_C0\_MISC 36
- #define SYS\_INT\_C1\_RXTHRESH 37
- #define SYS\_INT\_C1\_RX 38
- #define SYS\_INT\_C1\_TX 39
- #define SYS\_INT\_C1\_MISC 40
- #define SYS\_INT\_DDR2MEMERR 41

- #define SYS\_INT\_GPIOB0 42
- #define SYS INT GPIOB1 43
- #define SYS\_INT\_GPIOB2 44
- #define SYS INT GPIOB3 45
- #define SYS\_INT\_GPIOB4 46
- #define SYS\_INT\_GPIOB5 47
- #define SYS\_INT\_GPIOB6 48
- #define SYS INT GPIOB7 49
- #define SYS\_INT\_GPIOB8 50
- #define SYS INT I2CINT1 51
- #define SYS INT LCDINT 52
- #define SYS INT UARTINT1 53
- #define SYS\_INT\_MCASPINT 54
- #define SYS INT PSCINT1 55
- #define SYS INT SPINT1 56
- #define SYS INT\_UHPI\_INT1 57
- #define SYS INT USB0 58
- #define SYS INT USB1HC 59
- #define SYS INT USB1RWAKE 60
- #define SYS INT UARTINT2 61
- #define SYS INT EHRPWM0 63
- #define SYS\_INT\_EHRPWM0TZ 64
- #define SYS\_INT\_EHRPWM1 65
- #define SYS INT EHRPWM1TZ 66
- #define SYS INT SATA 67
- #define SYS\_INT\_TIMR2\_ALL 68
- #define SYS INT\_ECAP0 69
- #define SYS INT ECAP1 70
- #define SYS\_INT\_ECAP2 71
- #define SYS\_INT\_MMCSD 72
- #define SYS INT SDIO 73
- #define SYS\_INT\_TMR1\_CMPINT0 74
- #define SYS\_INT\_TMR1\_CMPINT1 75
- #define SYS\_INT\_TMR1\_CMPINT2 76
- #define SYS\_INT\_TMR1\_CMPINT3 77
- #define SYS\_INT\_TMR1\_CMPINT4 78
- #define SYS\_INT\_TMR1\_CMPINT5 79
- #define SYS\_INT\_TMR1\_CMPINT6 80
- #define SYS\_INT\_TMR1\_CMPINT7 81
- #define SYS\_INT\_TMR2\_CMPINT0 82
- #define SYS\_INT\_TMR2\_CMPINT1 83
- #define SYS\_INT\_TMR2\_CMPINT2 84
- #define SYS\_INT\_TMR2\_CMPINT3 85
- #define SYS\_INT\_TMR2\_CMPINT4 86
- #define SYS\_INT\_TMR2\_CMPINT5 87
- #define SYS\_INT\_TMR2\_CMPINT6 88#define SYS\_INT\_TMR2\_CMPINT7 89
- #define SYS INT ARMCLKSTOPREQ 90
- #define SYS\_INT\_VPIF 92
- #define NUM\_INTERRUPTS 101

#### **Functions**

void IntIRQEnable (void)

Enables IRQ in HIER register of AINTC.

· void IntIRQDisable (void)

Disables IRQ in HIER register of AINTC.

void IntFIQEnable (void)

Enables FIQ in AINTC.

void IntFIQDisable (void)

Disables FIQ host interrupts in AINTC.

void IntAINTCInit (void)

This API is used to setup the AINTC. This API shall be called before using the AINTC. All the host interrupts will be disabled after calling this API. The user shall enable all the interrupts required for processing.

void IntGlobalEnable (void)

Enables interrupts in GER register of AINTC. FIQ and IRQ will be signaled for processing.

void IntGlobalDisable (void)

Disables interrupts in GER register of AINTC. No interrupts will be signaled by the AINTC to the ARM core.

void IntMasterIRQEnable (void)

Enables the processor IRQ only in CPSR. Makes the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntMasterIRQDisable (void)

Disables the processor IRQ only in CPSR.Prevents the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntMasterFIQEnable (void)

Enables the processor FIQ only in CPSR. Makes the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntMasterFIQDisable (void)

Disables the processor FIQ only in CPSR.Prevents the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC.

void IntSystemEnable (unsigned int intrNum)

Enables the sytem interrupt in AINTC. The interrupt will be processed only if it is enabled in AINTC.

void IntSystemDisable (unsigned int intrNum)

Disables the sytem interrupt in the AINTC.

void IntSystemStatusClear (unsigned int intrNum)

Clears a sytem interrupt status in AINTC.

unsigned char IntChannelGet (unsigned int intrNum)

Get the channel number for a system interrupt.

unsigned int IntSystemStatusRawGet (unsigned int intrNum)

Get the raw status of a system interrupt. This will return 1 if the status is set and return 0 if the status is clear.

unsigned int IntSystemStatusEnabledGet (unsigned int intrNum)

Get the enabled status of a system interrupt. This will return 1 if the status is set, and return 0 if the status is clear.

unsigned int IntMasterStatusGet (void)

Returns the status of the interrupts FIQ and IRQ.

void IntUnRegister (unsigned int intrNum)

Unregisters an interrupt.

void IntChannelSet (unsigned int intrNum, unsigned char channel)

Set the channel number for a system interrupt. Channel numbers 0-1 are mapped to FIQ and Channel numbers 2-31 are mapped to IRQ of ARM. One or more system interrupt can be mapped to one channel. However, one system interrupt can not be mapped to multiple channels.

void IntRegister (unsigned int intrNum, void(\*pfnHandler)(void))

Registers an interrupt Handler in the interrupt vector table for system interrupts.

• unsigned char IntDisable (void)

Read and save the stasus and Disables the processor IRQ. Prevents the processor to respond to IRQs.

void IntEnable (unsigned char status)

Restore the processor IRQ only status. This does not affect the set of interrupts enabled/disabled in the AINTC.

## 4.25.1 Detailed Description

Interrupt related API declarations.

This file contains the API prototypes for configuring AINTC

#### 4.25.2 Function Documentation

4.25.2.1 void IntAINTCInit (void)

This API is used to setup the AINTC. This API shall be called before using the AINTC. All the host interrupts will be disabled after calling this API. The user shall enable all the interrupts required for processing.

**Parameters** 

| None |  |
|------|--|

#### Returns

None.

4.25.2.2 unsigned char IntChannelGet (unsigned int intrNum)

Get the channel number for a system interrupt.

**Parameters** 

| intrNum - Interrupt Number |  |
|----------------------------|--|
|----------------------------|--|

### Returns

Channel Number.

## 4.25.2.3 void IntChannelSet (unsigned int intrNum, unsigned char channel)

Set the channel number for a system interrupt. Channel numbers 0-1 are mapped to FIQ and Channel numbers 2-31 are mapped to IRQ of ARM. One or more system interrupt can be mapped to one channel. However, one system interrupt can not be mapped to multiple channels.

#### **Parameters**

| intrNum | - Interrupt Number         |
|---------|----------------------------|
| channel | - Channel Number to be set |

### Returns

None.

# 4.25.2.4 unsigned char IntDisable (void)

Read and save the stasus and Disables the processor IRQ. Prevents the processor to respond to IRQs.

#### **Parameters**

None

### Returns

Current status of IRQ

Note: This function call shall be done only in previleged mode of ARM

Here is the call graph for this function:



# 4.25.2.5 void IntEnable ( unsigned char status )

Restore the processor IRQ only status. This does not affect the set of interrupts enabled/disabled in the AINTC. Parameters

| The | status returned by the IntDisable fundtion. |
|-----|---------------------------------------------|

### Returns

None

Note: This function call shall be done only in previleged mode of ARM

Here is the call graph for this function:



4.25.2.6 void IntFIQDisable (void)

Disables FIQ host interrupts in AINTC.

| Parameters                          |                                                                                       |
|-------------------------------------|---------------------------------------------------------------------------------------|
| None                                |                                                                                       |
| Returns<br>None                     |                                                                                       |
|                                     |                                                                                       |
| 4.25.2.7 void IntFIQE               | nable ( void )                                                                        |
| Enables FIQ in AINT                 | TC.                                                                                   |
| Parameters                          |                                                                                       |
| None                                |                                                                                       |
| Returns<br>None.                    |                                                                                       |
| 4.25.2.8 void IntGloba              | alDisable (void)                                                                      |
| Disables interrupts in              | n GER register of AINTC. No interrupts will be signaled by the AINTC to the ARM core. |
| Parameters                          |                                                                                       |
| None                                |                                                                                       |
| Datuma                              |                                                                                       |
| Returns                             |                                                                                       |
| None                                |                                                                                       |
| 4.25.2.9 void IntGloba              | alEnable ( void )                                                                     |
| Enables interrupts in<br>Parameters | GER register of AINTC. FIQ and IRQ will be signaled for processing.                   |
| None                                |                                                                                       |
| Returns                             |                                                                                       |
| None                                |                                                                                       |
| 4.25.2.10 void IntIRQI              | Disable ( void )                                                                      |
| Disables IRQ in HIE                 | R register of AINTC.                                                                  |
| Parameters                          |                                                                                       |
| None                                |                                                                                       |
| Returns                             |                                                                                       |
| None.                               |                                                                                       |
| 110110.                             |                                                                                       |

4.25.2.11 void IntIRQEnable (void)

Enables IRQ in HIER register of AINTC.

| Parameters                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| None                                                                                                                                                         |
|                                                                                                                                                              |
| Returns                                                                                                                                                      |
| None.                                                                                                                                                        |
|                                                                                                                                                              |
| 4.25.2.12 void IntMasterFIQDisable ( void )                                                                                                                  |
| Disables the processor FIQ only in CPSR.Prevents the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC. |
| Parameters                                                                                                                                                   |
| None                                                                                                                                                         |
|                                                                                                                                                              |
| Returns                                                                                                                                                      |
| None                                                                                                                                                         |
|                                                                                                                                                              |
| Note: This function call shall be done only in previleged mode of ARM                                                                                        |
|                                                                                                                                                              |
| 4.25.2.13 void IntMasterFIQEnable ( void )                                                                                                                   |
| Enables the processor FIQ only in CPSR. Makes the processor to respond to FIQs. This does not affect the set of interrupts enabled/disabled in the AINTC.    |
| Parameters                                                                                                                                                   |
| None                                                                                                                                                         |
|                                                                                                                                                              |
| Returns                                                                                                                                                      |
| None                                                                                                                                                         |
| Notes This foresting call shall be done and in was illegated and a f ADM                                                                                     |
| Note: This function call shall be done only in previleged mode of ARM                                                                                        |
| 4.25.2.14 void IntMasterIRQDisable ( void )                                                                                                                  |
|                                                                                                                                                              |
| Disables the processor IRQ only in CPSR.Prevents the processor to respond to IRQs. This does not affect the set of interrupts enabled/disabled in the AINTC. |
| Parameters                                                                                                                                                   |
| None                                                                                                                                                         |
|                                                                                                                                                              |
| Returns                                                                                                                                                      |
| None                                                                                                                                                         |
|                                                                                                                                                              |
| Note: This function call shall be done only in previleged mode of ARM                                                                                        |
|                                                                                                                                                              |
| 4.25.2.15 void IntMasterIRQEnable ( void )                                                                                                                   |
| Enables the processor IRQ only in CPSR. Makes the processor to respond to IRQs. This does not affect the set of                                              |

interrupts enabled/disabled in the AINTC.

**Parameters** 

| None |  |
|------|--|

Returns

None

Note: This function call shall be done only in previleged mode of ARM

4.25.2.16 unsigned int IntMasterStatusGet (void)

Returns the status of the interrupts FIQ and IRQ.

**Parameters** 

```
None
```

#### Returns

Status of interrupt as in CPSR.

Note: This function call shall be done only in previleged mode of ARM

4.25.2.17 void IntRegister ( unsigned int intrNum, void(\*)(void) fnHandler )

Registers an interrupt Handler in the interrupt vector table for system interrupts.

**Parameters** 

| intrNum   | - Interrupt Number            |
|-----------|-------------------------------|
| fnHandler | - Function pointer to the ISR |

Note: When the interrupt occurs for the sytem interrupt number indicated, the control goes to the ISR given as the parameter.

Returns

None.

4.25.2.18 void IntSystemDisable (unsigned int intrNum)

Disables the sytem interrupt in the AINTC.

**Parameters** 

| intrNum | - Interrupt number |
|---------|--------------------|
|---------|--------------------|

Returns

None

4.25.2.19 void IntSystemEnable ( unsigned int intrNum )

Enables the sytem interrupt in AINTC. The interrupt will be processed only if it is enabled in AINTC.

**Parameters** 

intrNum - Interrupt number

Returns

None.

4.25.2.20 void IntSystemStatusClear (unsigned int intrNum)

Clears a sytem interrupt status in AINTC.

**Parameters** 

intrNum | - Interrupt number

Returns

None

4.25.2.21 unsigned int IntSystemStatusEnabledGet ( unsigned int intrNum )

Get the enabled status of a system interrupt. This will return 1 if the status is set, and return 0 if the status is clear.

**Parameters** 

intrNum - Interrupt Number

Returns

Enabled Interrupt Status.

4.25.2.22 unsigned int IntSystemStatusRawGet (unsigned int intrNum)

Get the raw status of a system interrupt. This will return 1 if the status is set and return 0 if the status is clear.

**Parameters** 

intrNum - Interrupt number

Returns

Raw Interrupt Status

4.25.2.23 void IntUnRegister ( unsigned int intrNum )

Unregisters an interrupt.

**Parameters** 

intrNum - Interrupt Number

Note: Once an interrupt is unregistered it will enter infinite loop once an interrupt occurs

#### Returns

None.

# 4.26 leJOS\_EV3/src/ev3/include/armv5/cp15.h File Reference

CP15 related function prototypes.

## **Functions**

- · void CP15ICacheDisable (void)
- void CP15DCacheDisable (void)
- void CP15ICacheEnable (void)
- · void CP15DCacheEnable (void)
- void CP15DCacheFlush (void)
- void CP15DCacheClean (void)
- void CP15DCacheCleanFlush (void)
- void CP15ICacheFlush (void)
- · void CP15TtbSet (unsigned int ttb)
- void CP15MMUDisable (void)
- void CP15MMUEnable (void)
- · void CP15lCacheFlushBuff (unsigned int ptr, unsigned int size)
- void CP15DCacheCleanBuff (unsigned int bufPtr, unsigned int size)

# 4.26.1 Detailed Description

CP15 related function prototypes.

This file contains the API prototypes for configuring CP15

# 4.27 leJOS\_EV3/src/ev3/include/armv5/cpu.h File Reference

CPU related function prototypes.

This graph shows which files directly or indirectly include this file:



## **Functions**

void CPUSwitchToUserMode (void)

This API can be used to switch from any previleged mode of ARM to user mode. After this API is called, the program will continue to operate in non-privileged mode, until any exception occurs. After the exception is serviced, execution will continue in user mode.

void CPUSwitchToPrivilegedMode (void)

This API can be used to switch from user mode to privileged mode The privilege mode will be system mode. System mode will share the same resources as user mode, but with privileges.

void CPUAbortHandler (void)

This API is called when the CPU is aborted or during execution of any undefined instruction. Both IRQ and FIQ will be disabled when the CPU gets an abort and calls this API.

- void CPUirqd (void)
- void CPUirge (void)
- void CPUfiqd (void)
- void CPUfige (void)
- · unsigned int CPUIntStatus (void)

## 4.27.1 Detailed Description

CPU related function prototypes.

This file contains the API prototypes for configuring CPU

#### 4.27.2 Function Documentation

# 4.27.2.1 void CPUAbortHandler (void)

This API is called when the CPU is aborted or during execution of any undefined instruction. Both IRQ and FIQ will be disabled when the CPU gets an abort and calls this API.

## **Parameters**

| A.I.  |  |
|-------|--|
| None. |  |

#### Returns

None.

Note: The user can perform error handling such as an immediate reset inside this API if required.

## 4.27.2.2 void CPUSwitchToPrivilegedMode (void)

This API can be used to switch from user mode to privileged mode The privilege mode will be system mode. System mode will share the same resources as user mode, but with privileges.

## **Parameters**

| None. |  |
|-------|--|

# Returns

None.

Note: All the access to system configuration which needs privileged access can be done after calling this API.

## 4.27.2.3 void CPUSwitchToUserMode (void)

This API can be used to switch from any previleged mode of ARM to user mode. After this API is called, the program will continue to operate in non-privileged mode, until any exception occurs. After the exception is serviced, execution will continue in user mode.

**Parameters** 

| None    |  |
|---------|--|
| 740770. |  |

Returns

None.

Note: All the access to system configuration which needs privileged access shall be done before this API is called.

# 4.28 leJOS\_EV3/src/ev3/include/ecap.h File Reference

This file contains the function prototypes for the device abstraction layer for ECAP. It also contains some related macro definitions and some files to be included.

```
#include "hw_ecap.h"
Include dependency graph for ecap.h:
```



This graph shows which files directly or indirectly include this file:



#### **Data Structures**

struct ecapContext

#### **Macros**

- #define ECAP CAPTURE MODE 1
- #define ECAP APWM MODE 0
- #define ECAP\_CAPTURE\_EVENT\_1 0x08
- #define ECAP CAPTURE EVENT 2 0x0c
- #define ECAP\_CAPTURE\_EVENT\_3 0x10
- #define ECAP CAPTURE EVENT 4 0x14
- #define ECAP\_CAPTURE\_EVENT1\_STOP (0x00 << ECAP\_ECCTL2\_STOP\_WRAP\_SHIFT)</li>
- #define ECAP\_CAPTURE\_EVENT2\_STOP (0x01 << ECAP\_ECCTL2\_STOP\_WRAP\_SHIFT)</li>
- #define ECAP CAPTURE EVENT3 STOP (0x02 << ECAP ECCTL2 STOP WRAP SHIFT)</li>
- #define ECAP\_CAPTURE\_EVENT4\_STOP (0x03 << ECAP\_ECCTL2\_STOP\_WRAP\_SHIFT)
- #define ECAP APWM ACTIVE HIGH 0
- #define ECAP\_APWM\_ACTIVE\_LOW 1
- #define ECAP COUNTER STOP 0
- #define ECAP\_COUNTER\_FREE\_RUNNING 1
- #define ECAP SYNC IN DISABLE (0 << ECAP ECCTL2 SYNCI EN SHIFT)</li>
- #define ECAP\_ENABLE\_Counter (1 << ECAP\_ECCTL2\_SYNCI\_EN\_SHIFT)</li>
- #define ECAP\_SYNC\_IN (00 << ECAP\_ECCTL2\_SYNCO\_SEL\_SHIFT)</li>
- #define ECAP\_PRD\_EQ (01 << ECAP\_ECCTL2\_SYNCO\_SEL\_SHIFT)</li>
- #define ECAP\_SYNC\_OUT\_DISABLE (10 << ECAP\_ECCTL2\_SYNCO\_SEL\_SHIFT)</li>
- #define ECAP\_CEVT1\_INT ECAP\_ECEINT\_CEVT1
- #define ECAP\_CEVT2\_INT ECAP\_ECEINT\_CEVT2
- #define ECAP CEVT3 INT ECAP ECEINT CEVT3
- #define ECAP CEVT4 INT ECAP ECEINT CEVT4
- #define ECAP CNTOVF INT ECAP ECEINT CTROVF
- #define ECAP PRDEQ INT ECAP ECEINT CTR PRD
- #define ECAP\_CMPEQ\_INT ECAP\_ECEINT\_CTR\_CMP
- #define ECAP\_GLOBAL\_INT ECAP\_ECFLG\_INT
- #define ECAP\_SMART\_STAND\_BY\_WAKE\_UP 3
- #define ECAP\_FORCE\_STAND\_BY 0
- #define ECAP SMART STAND BY 2
- #define ECAP\_NO\_STAND\_BY 1
- #define ECAP\_SMART\_IDLE\_WAKE\_UP 3
- #define ECAP\_SMART\_IDLE\_MODE 2
- #define ECAP FORCE IDLE MODE 0
- #define ECAP\_NO\_IDLE\_MODE 1

## **Typedefs**

typedef struct ecapContext ECAPCONTEXT

#### **Functions**

- void ECAPClockStop (unsigned int baseAdd)
- void ECAPClockEnable (unsigned int baseAdd)

This functions enables clock for ECAP module in PWMSS subsystem.

void ECAPOneShotREARM (unsigned int baseAdd)

This function configures ECAP to One-Short Re-arming.

void ECAPGlobalIntEnable (unsigned int baseAdd)

This function enables the generation of interrupts if any of event interrupt are enable and corresponding event interrupt flag is set.

void ECAPContinousModeConfig (unsigned int baseAdd)

This function configures ECAP to Continuous mode.

void ECAPCaptureLoadingEnable (unsigned int baseAdd)

This function enables capture loading.

void ECAPCaptureLoadingDisable (unsigned int baseAdd)

This function disables capture loading.

unsigned int ECAPPeripheralIdGet (unsigned int baseAdd)

This function returns the peripheral ID.

- unsigned int ECAPClockStopStatusGet (unsigned int baseAdd)
- unsigned int ECAPClockEnableStatusGet (unsigned int baseAdd)

This functions determines whether clock is enabled or not.

void ECAPIntEnable (unsigned int baseAdd, unsigned int flag)

This function enables the specified interrups.

· void ECAPIntDisable (unsigned int baseAdd, unsigned int flag)

This function disables the specified interrups.

void ECAPIntStatusClear (unsigned int baseAdd, unsigned int flag)

This function clears of the status specified interrups.

void ECAPCounterControl (unsigned int baseAdd, unsigned int flag)

This function configures counter to stop or free running based on its input argument flag.

void ECAPCounterConfig (unsigned int baseAdd, unsigned int countVal)

This function configures the counter register which is used as Capture Time base.

unsigned int ECAPIntStatus (unsigned int baseAdd, unsigned int flag)

This function returns the status specified interrups.

• void ECAPAPWMPolarityConfig (unsigned int baseAdd, unsigned int flag)

This function configures output polarity for APWM output.

void ECAPSyncInOutSelect (unsigned int baseAdd, unsigned int syncIn, unsigned int syncOut)

This function configures Sync-In and Sync-Out.

void ECAPPrescaleConfig (unsigned int baseAdd, unsigned int prescale)

This function configures prescale value.

• void ECAPOneShotModeConfig (unsigned int baseAdd, unsigned int stopVal)

This function configures ECAP to One-shot mode and also stop value for this mode.

void ECAPAPWMCaptureConfig (unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal)

When ECAP module is configured in APWM mode capture 1 and capture 2 registers are used as period and compare register. This function configures compare and period values to this register.

void ECAPAPWMShadowCaptureConfig (unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal)

This function configures the Shadow register.

void ECAPOperatingModeSelect (unsigned int baseAdd, unsigned int modeSelect)

This function configures ecapture module to operate in capture mode or in APWM mode.

unsigned int ECAPTimeStampRead (unsigned int baseAdd, unsigned int capEvtFlag)

This function returns time-stamp for a given capture event.

void ECAPCounterPhaseValConfig (unsigned int baseAdd, unsigned int cntPhaseVal)

This function configures the counter phase value.

void ECAPCapeEvtPolarityConfig (unsigned int baseAdd, unsigned int capEvt1pol, unsigned int capEvt2pol, unsigned int capEvt3pol, unsigned int capEvt4pol)

This function configures Capture Event polarity.

 void ECAPCaptureEvtCntrRstConfig (unsigned int baseAdd, unsigned int CounterRst1, unsigned int CounterRst2, unsigned int CounterRst3, unsigned int CounterRst4)

This function enables reset of the counters upon Capture Events.

void ECAPClockDisable (unsigned int baseAdd)

This functions disables clock for ECAP module in PWMSS subsystem.

• unsigned int ECAPClockDisableStatusGet (unsigned int baseAdd)

This functions determines whether clock is disabled or not.

void EcapContextSave (unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \*contextPtr)

This API can be used to save the register context of ECAP.

void EcapContextRestore (unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \*contextPtr)

This API can be used to restore the register context of ECAP.

# 4.28.1 Detailed Description

This file contains the function prototypes for the device abstraction layer for ECAP. It also contains some related macro definitions and some files to be included.

## 4.28.2 Function Documentation

4.28.2.1 void ECAPAPWMCaptureConfig (unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal)

When ECAP module is configured in APWM mode capture 1 and capture 2 registers are used as period and compare register. This function configures compare and period values to this register.

## **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used. |
|------------|-----------------------------------------------------|
| compareVal | It is the Compare value to be configured.           |
| periodVal  | It is the Period value to be configured.            |

## Returns

None.

## 4.28.2.2 void ECAPAPWMPolarityConfig (unsigned int baseAdd, unsigned int flag)

This function configures output polarity for APWM output.

| baseAdd | It is the Memory address of the ECAP instance used.                   |
|---------|-----------------------------------------------------------------------|
| flag    | It is the value which determines the output polarity for APWM output. |
|         | flag can take following macros.                                       |
|         | ECAP_APWM_ACTIVE_HIGH.                                                |
|         | ECAP APWM ACTIVE LOW.                                                 |
|         |                                                                       |

#### Returns

None.

4.28.2.3 void ECAPAPWMShadowCaptureConfig ( unsigned int baseAdd, unsigned int compareVal, unsigned int periodVal )

This function configures the Shadow register.

#### **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used. |
|------------|-----------------------------------------------------|
| compareVal | It is the Compare value to be configured.           |
| periodVal  | It is the Period value to be configured.            |

## Returns

None.

4.28.2.4 void ECAPCapeEvtPolarityConfig ( unsigned int *baseAdd*, unsigned int *capEvt1pol*, unsigned int *capEvt2pol*, unsigned int *capEvt3pol*, unsigned int *capEvt4pol* )

This function configures Capture Event polarity.

## **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used.                                        |
|------------|--------------------------------------------------------------------------------------------|
| capEvt1pol | It determines whether Capture Event1 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |
| capEvt2pol | It determines whether Capture Event2 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |
| capEvt3pol | It determines whether Capture Event3 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |
| capEvt4pol | It determines whether Capture Event4 has to be generated on rising edge or falling edge of |
|            | pulse.                                                                                     |
|            |                                                                                            |

0 - falling edge 1 - rising edge

## **Returns**

None.

4.28.2.5 void ECAPCaptureEvtCntrRstConfig ( unsigned int *baseAdd*, unsigned int *CounterRst1*, unsigned int *CounterRst3*, unsigned int *CounterRst4* )

This function enables reset of the counters upon Capture Events.

| baseAdd     | It is the Memory address of the ECAP instance used.                |
|-------------|--------------------------------------------------------------------|
| CounterRst1 | It determines whether counter has to be reset upon Capture Event1. |
| CounterRst2 | It determines whether counter has to be reset upon Capture Event2. |

| CounterRst3 | It determines whether counter has to be reset upon Capture Event3. |
|-------------|--------------------------------------------------------------------|
| CounterRst4 | It determines whether counter has to be reset upon Capture Event4. |

- 0 Don't reset counter upon capture event.
- 1 Reset upon counter capture event.

Returns

None.

4.28.2.6 void ECAPCaptureLoadingDisable (unsigned int baseAdd)

This function disables capture loading.

**Parameters** 

| baseAdd It is the Memory address of the ECAP instance used. |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

Returns

None.

4.28.2.7 void ECAPCaptureLoadingEnable (unsigned int baseAdd)

This function enables capture loading.

**Parameters** 

| baseAdd It is the Memory address of the ECAP instance used. |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

Returns

None.

4.28.2.8 void ECAPClockDisable (unsigned int baseAdd)

This functions disables clock for ECAP module in PWMSS subsystem.

**Parameters** 

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

Returns

None.

4.28.2.9 unsigned int ECAPClockDisableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is disabled or not.

| baseAdd   It is the Memory address of the PWMSS instance used. |
|----------------------------------------------------------------|
|----------------------------------------------------------------|

## **Returns**

return's '1' if clocked is disabled. return's '0' if clocked is not disabled.

4.28.2.10 void ECAPClockEnable (unsigned int baseAdd)

This functions enables clock for ECAP module in PWMSS subsystem.

## **Parameters**

| baseAdd It is the Memory address of the PWMSS instance used. |  |
|--------------------------------------------------------------|--|
|--------------------------------------------------------------|--|

#### Returns

None.

4.28.2.11 unsigned int ECAPClockEnableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is enabled or not.

## **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

## Returns

return's '1' if clocked is enabled. return's '0' if clocked is not enabled.

4.28.2.12 void EcapContextRestore ( unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \* contextPtr )

This API can be used to restore the register context of ECAP.

#### **Parameters**

| ecapBase   | Base address of ECAP instance                                         |
|------------|-----------------------------------------------------------------------|
| pwmssBase  | Base address of the PWM subsystem                                     |
| contextPtr | Pointer to the structure where ECAP register context need to be saved |

#### Returns

None

4.28.2.13 void EcapContextSave ( unsigned int ecapBase, unsigned int pwmssBase, ECAPCONTEXT \* contextPtr )

This API can be used to save the register context of ECAP.

| ecapBase | Base address of ECAP instance |  |
|----------|-------------------------------|--|

| pwmssBase  | Base address of the PWM subsystem                                     |
|------------|-----------------------------------------------------------------------|
| contextPtr | Pointer to the structure where ECAP register context need to be saved |

## Returns

None

4.28.2.14 void ECAPContinousModeConfig (unsigned int baseAdd)

This function configures ECAP to Continuous mode.

## **Parameters**

| baseAdd   | It is the Memory address of the ECAP instance used.   |
|-----------|-------------------------------------------------------|
| baser laa | it is the well-ory address of the EG/A instance assa. |

#### Returns

None.

This API is valid only if ECAP is configured to Capture Mode.It has no significance when ECAP is configured in APWM mode.

4.28.2.15 void ECAPCounterConfig (unsigned int baseAdd, unsigned int countVal)

This function configures the counter register which is used as Capture Time base.

#### **Parameters**

| baseAdd  | It is the Memory address of the ECAP instance used. |
|----------|-----------------------------------------------------|
| countVal | It is counter value to be configured.               |

# Returns

None.

4.28.2.16 void ECAPCounterControl (unsigned int baseAdd, unsigned int flag)

This function configures counter to stop or free running based on its input argument flag.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                               |
|---------|-----------------------------------------------------------------------------------|
| flag    | It is the value which determine counter to be configured to stop or free running. |
|         | flag can take following macros.                                                   |
|         | ECAP_COUNTER_STOP.                                                                |
|         | ECAP_COUNTER_FREE_RUNNING.                                                        |
|         |                                                                                   |

## Returns

None.

4.28.2.17 void ECAPCounterPhaseValConfig (unsigned int baseAdd, unsigned int cntPhaseVal)

This function configures the counter phase value.

#### **Parameters**

| baseAdd     | It is the Memory address of the ECAP instance used.                |
|-------------|--------------------------------------------------------------------|
| cntPhaseVal | It is the counter phase value to be programmed for phase lag/lead. |

## Returns

None.

# 4.28.2.18 void ECAPGlobalIntEnable (unsigned int baseAdd)

This function enables the generation of interrupts if any of event interrupt are enable and corresponding event interrupt flag is set.

## **Parameters**

| haseAdd   | It is the Memory address of the ECAP instance used.  |
|-----------|------------------------------------------------------|
| baser laa | it is the Memory address of the Eo/th instance used. |

#### Returns

None.

# 4.28.2.19 void ECAPIntDisable (unsigned int baseAdd, unsigned int flag)

This function disables the specified interrups.

## **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.            |
|---------|----------------------------------------------------------------|
| flag    | It is the value which specifies the interrupts to be disabled. |
|         | flag can take following macros.                                |

ECAP\_CEVT1\_INT - Enable Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Enable Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Enable Capture Event 3 interrupt.

ECAP\_CEVT4\_INT - Enable Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Enable Counter Overflow interrupt.

ECAP\_PRDEQ\_INT - Enable Period equal interrupt.

ECAP\_CMPEQ\_INT - Enable Compare equal interrupt.

#### Returns

None.

# 4.28.2.20 void ECAPIntEnable (unsigned int baseAdd, unsigned int flag)

This function enables the specified interrups.

| baseAdd | It is the Memory address of the ECAP instance used.           |
|---------|---------------------------------------------------------------|
| flag    | It is the value which specifies the interrupts to be enabled. |
|         | flag can take following macros                                |

ECAP\_CEVT1\_INT - Enable Capture Event 1 interrupt.

ECAP CEVT2 INT - Enable Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Enable Capture Event 3 interrupt.

ECAP\_CEVT4\_INT - Enable Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Enable Counter Overflow interrupt.

ECAP PRDEQ INT - Enable Period equal interrupt.

ECAP\_CMPEQ\_INT - Enable Compare equal interrupt.

#### Returns

None.

#### 4.28.2.21 unsigned int ECAPIntStatus (unsigned int baseAdd, unsigned int flag)

This function returns the status specified interrups.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                      |
|---------|--------------------------------------------------------------------------|
| flag    | It is the value which specifies the status of interrupts to be returned. |
|         | flag can take following macros.                                          |

ECAP\_CEVT1\_INT - Status of Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Status of Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Status of Capture Event 3 interrupt.

ECAP\_CEVT4\_INT - Status of Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Status of Counter Overflow interrupt.

ECAP\_PRDEQ\_INT - Status of Period equal interrupt.

ECAP CMPEQ INT - Status of Compare equal interrupt.

ECAP\_GLOBAL\_INT - Global interrupt status.

#### Returns

Status of the specified interrupts.

## 4.28.2.22 void ECAPIntStatusClear (unsigned int baseAdd, unsigned int flag)

This function clears of the status specified interrups.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                     |
|---------|-------------------------------------------------------------------------|
| flag    | It is the value which specifies the status of interrupts to be cleared. |
|         | flag can take following macros.                                         |

ECAP\_CEVT1\_INT - Status of Capture Event 1 interrupt.

ECAP\_CEVT2\_INT - Status of Capture Event 2 interrupt.

ECAP\_CEVT3\_INT - Status of Capture Event 3 interrupt.

ECAP\_CEVT4\_INT - Status of Capture Event 4 interrupt.

ECAP\_CNTOVF\_INT - Status of Counter Overflow interrupt.

ECAP PRDEQ INT - Status of Period equal interrupt.

ECAP\_CMPEQ\_INT - Status of Compare equal interrupt.

# Returns

None.

4.28.2.23 void ECAPOneShotModeConfig ( unsigned int baseAdd, unsigned int stopVal )

This function configures ECAP to One-shot mode and also stop value for this mode.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used.                                    |
|---------|----------------------------------------------------------------------------------------|
| stopVal | It is the number of captures allowed to occur before Capture register(1-4) are frozen. |
|         | stopVal can take following macros.                                                     |
|         | ECAP_CAPTURE_EVENT1_STOP - stop after Capture Event 1                                  |
|         | . ECAP_CAPTURE_EVENT2_STOP - stop after Capture Event 2                                |
|         | . ECAP_CAPTURE_EVENT3_STOP - stop after Capture Event 3                                |
|         | . ECAP_CAPTURE_EVENT4_STOP - stop after Capture Event 4                                |
|         |                                                                                        |

## Returns

None

This API is valid only if ECAP is configured to Capture Mode. It has no significance when ECAP is configured in APWM mode.

4.28.2.24 void ECAPOneShotREARM (unsigned int baseAdd)

This function configures ECAP to One-Short Re-arming.

#### **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|
|---------|-----------------------------------------------------|

## Returns

None.

When this API is invoked following things happen.

- 1. Resets Mod4 counter to zero.
- 2. Un-freezes the Mod4 counter.
- 3. Enables capture register loads.

4.28.2.25 void ECAPOperatingModeSelect (unsigned int baseAdd, unsigned int modeSelect)

This function configures ecapture module to operate in capture mode or in APWM mode.

#### **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used.                                       |
|------------|-------------------------------------------------------------------------------------------|
| modeSelect | It is the value which determines whether ecapture module to operate in capture mode or in |
|            | APWM mode.                                                                                |
|            | modeSelect can take following macros.                                                     |

ECAP\_CAPTURE\_MODE - Capture Mode.

ECAP\_APWM\_MODE - APWM Mode.

# Returns

None.

4.28.2.26 unsigned int ECAPPeripheralldGet (unsigned int baseAdd)

This function returns the peripheral ID.

## **Parameters**

| baseAdd | It is the Memory address of the ECAP instance used. |
|---------|-----------------------------------------------------|
|---------|-----------------------------------------------------|

# Returns

Peripheral ID.

4.28.2.27 void ECAPPrescaleConfig (unsigned int baseAdd, unsigned int prescale)

This function configures prescale value.

# **Parameters**

| baseAdd  | It is the Memory address of the ECAP instance used.           |
|----------|---------------------------------------------------------------|
| prescale | It is the value which is used to prescale the incoming input. |

prescale can take any integer value between 0 and 62

# Returns

None.

4.28.2.28 void ECAPSyncInOutSelect ( unsigned int baseAdd, unsigned int syncIn, unsigned int syncOut )

This function configures Sync-In and Sync-Out.

| baseAdd | It is the Memory address of the ECAP instance used.                                                                                                                                                                                                                                                                                                                       |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| syncIn  | It is the value which determines whether to disable syncln or to enable counter to be loaded from CNTPHS register upon a SYNCI signal. syncln can take following macros. ECAP_SYNC_IN_DISABLE. ECAP_ENABLE_COUNTER - Enables counter to load from CNTPHS register upon SYNCI signal.                                                                                      |
| syncOut | It is the value which select type of syncOut signal (i.e select syncIn event to be the Sync-Out signal, select PRD_eq event to be Sync-Out signal).  syncOut can take following macros.\n  ECAP_SYNC_IN - Select syncIn event to be the Sync-Out signal.\n  ECAP_PRD_EQ - Select PRD_eq event to be Sync-Out signal.\n  ECAP_SYNC_OUT_DISABLE - Disable syncOut signal.\n |

## Returns

None.

4.28.2.29 unsigned int ECAPTimeStampRead (unsigned int baseAdd, unsigned int capEvtFlag)

This function returns time-stamp for a given capture event.

#### **Parameters**

| baseAdd    | It is the Memory address of the ECAP instance used.                                 |
|------------|-------------------------------------------------------------------------------------|
| capEvtFlag | It is the value which determines for which capture event time-stam has to returned. |

capEvtFlag can take following macros.

ECAP\_CAPTURE\_EVENT\_1 - Capture Event 1. ECAP\_CAPTURE\_EVENT\_2 - Capture Event 2. ECAP\_CAPTURE\_EVENT\_3 - Capture Event 3. ECAP\_CAPTURE\_EVENT\_4 - Capture Event 4.

## Returns

Returns the time-stamp for given capure event.

# 4.29 leJOS\_EV3/src/ev3/include/ehrpwm.h File Reference

This file contains the Macros and API prototypes for ehrpwm driver.

#include "hw\_ehrpwm.h"
Include dependency graph for ehrpwm.h:



This graph shows which files directly or indirectly include this file:



#### **Macros**

- #define EHRPWM\_PRD\_LOAD\_SHADOW\_MASK EHRPWM\_TBCTL\_PRDLD
- #define EHRPWM COUNTER MODE MASK EHRPWM TBCTL CTRMODE
- #define EHRPWM COUNT UP
- #define EHRPWM COUNT DOWN
- #define EHRPWM COUNT UP DOWN
- #define EHRPWM COUNT STOP
- #define EHRPWM SYNC ENABLE EHRPWM TBCTL PHSEN
- #define EHRPWM SYNCOUT MASK EHRPWM TBCTL SYNCOSEL
- #define EHRPWM SYNCOUT SYNCIN
- #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_ZERO
- #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_COMPAREB
- #define EHRPWM SYNCOUT DISABLE
- #define EHRPWM\_SHADOW\_WRITE\_ENABLE 0x0
- #define EHRPWM\_SHADOW\_WRITE\_DISABLE 0x1

- #define EHRPWM\_FREE\_RUN (0x2 << EHRPWM\_TBCTL\_FREE\_SOFT\_SHIFT)
- #define EHRPWM\_TBCTL\_CLKDIV\_1 (0x0001u)
- #define EHRPWM TBCTL CLKDIV 2 (0x0002u)
- #define EHRPWM\_TBCTL\_CLKDIV\_4 (0x0004u)
- #define EHRPWM\_TBCTL\_CLKDIV\_8 (0x0008u)
- #define EHRPWM\_TBCTL\_CLKDIV\_16 (0x0010u)
- #define EHRPWM\_TBCTL\_CLKDIV\_32 (0x0020u)
- #define EHRPWM\_TBCTL\_CLKDIV\_64 (0x0040u)
   #define EHRPWM TBCTL CLKDIV 128 (0x0080u)
- #define EHRPWM TBCTL HSPCLKDIV\_1 (0x0001u)
- #define EHRPWM TBCTL HSPCLKDIV 2 (0x00004)
- "I C FURDIMA TROTE HOROLKRIV 4 (0.0004)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_4 (0x0004u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_6 (0x0006u)
   #define EHRPWM TBCTL HSPCLKDIV 8 (0x0008u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_10 (0x000Au)
- #define EHRPWM TBCTL HSPCLKDIV 12 (0x000Cu)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_14 (0x000Eu)

- #define EHRPWM COUNT DOWN AFTER SYNC 0x0
- #define EHRPWM\_COUNT\_UP\_AFTER\_SYNC 0x1
- #define EHRPWM\_SHADOW\_A\_EMPTY (0x0 << EHRPWM\_CMPCTL\_SHDWAFULL\_SHIFT)</li>
- #define EHRPWM\_SHADOW\_A\_FULL (EHRPWM\_CMPCTL\_SHDWAFULL)
- #define EHRPWM\_SHADOW\_B\_EMPTY (0x0 << EHRPWM\_CMPCTL\_SHDWBFULL\_SHIFT)</li>
- #define EHRPWM\_SHADOW\_B\_FULL (EHRPWM\_CMPCTL\_SHDWBFULL)
- #define EHRPWM CMPCTL NOT OVERWR SH FL 0x0
- #define EHRPWM CMPCTL OVERWR SH FL 0x1
- #define EHRPWM COMPB LOAD MASK EHRPWM CMPCTL LOADBMODE
- #define EHRPWM COMPB LOAD COUNT EQUAL ZERO
- #define EHRPWM COMPB LOAD COUNT EQUAL PERIOD
- #define EHRPWM COMPB LOAD COUNT EQUAL ZERO OR PERIOD
- #define EHRPWM\_COMPB\_NO\_LOAD
- #define EHRPWM COMPA LOAD MASK EHRPWM CMPCTL LOADAMODE
- #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_ZERO
- #define EHRPWM COMPA LOAD COUNT EQUAL PERIOD
- · #define EHRPWM COMPA LOAD COUNT EQUAL ZERO OR PERIOD
- #define EHRPWM COMPA NO LOAD
- #define EHRPWM CHP\_DUTY\_12\_5\_PER\_EHRPWM\_PCCTL\_CHPDUTY\_1DIV8
- #define EHRPWM\_CHP\_DUTY\_25\_PER EHRPWM\_PCCTL\_CHPDUTY\_2DIV8
- #define EHRPWM CHP DUTY 37 5 PER EHRPWM PCCTL CHPDUTY 3DIV8
- #define EHRPWM CHP DUTY 50 PER EHRPWM PCCTL CHPDUTY 4DIV8
- #define EHRPWM\_CHP\_DUTY\_62\_5\_PER EHRPWM\_PCCTL\_CHPDUTY\_5DIV8
- #define EHRPWM\_CHP\_DUTY\_75\_PER EHRPWM\_PCCTL\_CHPDUTY\_6DIV8
- #define EHRPWM\_CHP\_DUTY\_87\_5\_PER EHRPWM\_PCCTL\_CHPDUTY\_7DIV8
- #define EHRPWM TZ ONESHOT 0x0
- #define EHRPWM\_TZ\_CYCLEBYCYCLE 0x1
- #define EHRPWM\_TZ\_ONESHOT\_CLEAR (EHRPWM\_TZCLR\_OST | EHRPWM\_TZCLR\_INT)
- #define EHRPWM\_TZ\_CYCLEBYCYCLE\_CLEAR (EHRPWM\_TZCLR\_CBC | EHRPWM\_TZCLR\_INT)
- #define ECAP 0x01
- #define EPWM 0x02
- #define EQEP 0x03

# **Typedefs**

typedef char bool

#### **Functions**

- void EHRPWMTimebaseClkConfig (unsigned int baseAddr, unsigned int tbClk, unsigned int moduleClk)
  - This API configures the clock divider of the Time base module. The clock divider can be calculated using the equation TBCLK = SYSCLKOUT/(HSPCLKDIV LKDIV)
- void EHRPWMPWMOpFreqSet (unsigned int baseAddr, unsigned int tbClk, unsigned int pwmFreq, unsigned int counterDir, bool enableShadowWrite)

This API configures the PWM Frequency/Period. The period count determines the period of the final output waveform. For the given period count, in the case of UP and DOWN counter the count value will be loaded as is. In the case of UP\_DOWN counter the count is halfed.

- void EHRPWMTBEmulationModeSet (unsigned int baseAddr, unsigned int mode)
  - This API configures emulation mode. This setting determines the behaviour of Timebase during emulation (debugging).
- void EHRPWMTimebaseSyncEnable (unsigned int baseAddr, unsigned int tbPhsValue, unsigned int phs
   — CountDir)

This API enables the synchronization. When a sync-in event is generated the couter is reloaded with the new value. After sync the counter will use the new value.

void EHRPWMTimebaseSyncDisable (unsigned int baseAddr)

This API disables the synchronization. Even if sync-in event occurs the count value will not be reloaded.

void EHRPWMTriggerSWSync (unsigned int baseAddr)

This API generates sw forced sync pulse. This API can be used for testing. When this API is called sync-in will be generated.

void EHRPWMSyncOutModeSet (unsigned int baseAddr, unsigned int syncOutMode)

This API selects the output sync source. It determines on which of the following event sync-out has to be generated.

void EHRPWMWriteTBCount (unsigned int baseAddr, unsigned int tbCount)

This API loads the TB counter. The new value is taken immediately.

unsigned int EHRPWMReadTBCount (unsigned int baseAddr)

This API gets the TB counter current value. The count operation is not affected by the read.

unsigned int EHRPWMTBStatusGet (unsigned int baseAddr, unsigned int tbStatusMask)

This API gets the TB status as indicated by the tbStatusMask parameter.

void EHRPWMTBClearStatus (unsigned int baseAddr, unsigned int tbStatusMask)

This API clears the TB status bits indicated by the tbStatusMask parameter.

bool EHRPWMLoadCMPA (unsigned int baseAddr, unsigned int CMPAVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPA value. When CMPA value equals the counter value, then an event is generated both in the up direction and down direction.

• bool EHRPWMLoadCMPB (unsigned int baseAddr, unsigned int CMPBVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPB value. When CMPB value equals the counter value, then an event is generated both in the up direction and down direction.

• void EHRPWMConfigureAQActionOnA (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CAUp, unsigned int CBUp, unsigned i

This API configures the action to be taken on A by the Action qualifier module upon receiving the events. This will determine the output waveform.

• void EHRPWMConfigureAQActionOnB (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CAUp, unsigned int CAUp, unsigned int CBUp, unsigned i

his API configures the action to be taken on B by the Action qualifier module upon receiving the events. This will determine the output waveform.

· void EHRPWMSWForceA (unsigned int baseAddr)

This API triggers the SW forced event on A. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

void EHRPWMSWForceB (unsigned int baseAddr)

This API triggers the SW forced event on B. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

void EHRPWMAQContSWForceOnA (unsigned int baseAddr, unsigned int forceVal, unsigned int activeReg
 — ReloadMode)

This API forces a value continuously on A. The output can be forced to low or high.

void EHRPWMAQContSWForceOnB (unsigned int baseAddr, unsigned int forceVal, unsigned int activeReg
 — ReloadMode)

This API forces a value continuously on B. The output can be forced to low or high.

void EHRPWMDBSourceSelect (unsigned int baseAddr, unsigned int DBgenSource)

This API selects the source for delay blocks in dead band sub-module. The Dead band generator has two sub-modules, one for raising edge delay and the other for falling edge delay. This can be configured when a delay is need between two signals during signal change. The dead band generator is usefull in full-inverters.

void EHRPWMDBPolaritySelect (unsigned int baseAddr, unsigned int DBgenPol)

This API selects the polarity. This allows to selectively invert one of the delayed signals before it is sent out of the dead-band sub-module.

void EHRPWMDBOutput (unsigned int baseAddr, unsigned int DBgenOpMode)

This API selects output mode. This allows to selectively enable or bypass the dead-band generation for the falling-edge and rising-edge delay.

· void EHRPWMDBConfigureRED (unsigned int baseAddr, unsigned int raisingEdgeDelay)

This API sets the raising edge delay.

· void EHRPWMDBConfigureFED (unsigned int baseAddr, unsigned int fallingEdgeDelay)

This API sets the Falling edge delay.

void EHRPWMConfigureChopperDuty (unsigned int baseAddr, unsigned int dutyCycle)

This API configures the chopper duty cyce. In Chopper sub-module the PWM signal is modulated with a carrier signal. Th duty cycle of the carrier signal is configured with this API.

void EHRPWMConfigureChopperFreq (unsigned int baseAddr, unsigned int freqDiv)

This API configures the chopper frequency. In chopper sub-module the PWM signal is modulated with a carrier signal. The frequency of the carrier signal is configured with this API.

void EHRPWMConfigureChopperOSPW (unsigned int baseAddr, unsigned int OSPWCycles)

This API configures one shot pulse width. The chopper module is useful in switching operations for pulse transformers. The one-shot block provides a high energy first pulse to ensure hard and fast power switch turn on, while the subsequent pulses sustain pulses, ensuring the power switch remains on.

void EHRPWMChopperEnable (unsigned int baseAddr)

This API enables the PWM chopper sub-module.

void EHRPWMChopperDisable (unsigned int baseAddr)

This API disables the PWM chopper sub-module. This will cause the chopper module to be by-passed.

void EHRPWMTZTripEventEnable (unsigned int baseAddr, bool osht\_CBC)

This API enables the trip event. The trip signals indicates external fault, and the ePWM outputs can be programmed to respond accordingly when faults occur.

• void EHRPWMTZTripEventDisable (unsigned int baseAddr, bool osht\_CBC)

This API disable the trip event. The trip events will be ignored.

void EHRPWMTZForceAOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on A when a trip event is recognized. The output can be set to high or low or high impedence.

void EHRPWMTZForceBOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on B when a trip event is recognised. The output can be set to high or low or high impedence.

void EHRPWMTZIntEnable (unsigned int baseAddr, bool osht\_CBC)

This API enables the trip interrupt. When trip event occurs the sub-module can be configured to interrupt CPU.

void EHRPWMTZIntDisable (unsigned int baseAddr, bool osht\_CBC)

This API disables the trip interrupt.

· unsigned int EHRPWMTZFlagGet (unsigned int baseAddr, unsigned int flagToRead)

This API returns the flag status requested.

void EHRPWMTZFlagClear (unsigned int baseAddr, unsigned int flagToClear)

This API clears the flag.

void EHRPWMTZSWFrcEvent (unsigned int baseAddr, bool osht CBC)

This API enables to generate SW forced trip.

void EHRPWMETIntDisable (unsigned int baseAddr)

This API disables the interrupt.

void EHRPWMETIntEnable (unsigned int baseAddr)

This API enables the interrupt.

· void EHRPWMETIntSourceSelect (unsigned int baseAddr, unsigned int selectInt)

This API selects the interrupt source.

void EHRPWMETIntPrescale (unsigned int baseAddr, unsigned int prescale)

This API prescales the event on which interrupt is to be generated.

bool EHRPWMETEventCount (unsigned int baseAddr)

This API returns the number of events occured.

bool EHRPWMETIntStatus (unsigned int baseAddr)

This API returns the interrupt status.

void EHRPWMETIntClear (unsigned int baseAddr)

This API clears the interrupt.

• void EHRPWMETIntSWForce (unsigned int baseAddr)

This API forces interrupt to be generated.

· void EHRPWMLoadTBPHSHR (unsigned int baseAddr, unsigned int TBPHSHRVal)

This API loads the HR PHS value.

This API loads CMPAHR value.

void EHRPWMConfigHR (unsigned int baseAddr, unsigned int ctrlMode, unsigned int MEPCtrlEdge)

This API configures control mode and edge mode. In also enables the HR sub-module.

void EHRPWMHRDisable (unsigned int baseAddr)

This API disables the HR sub-module.

· void EHRPWMClockEnable (unsigned int baseAdd)

This functions enables clock for EHRPWM module in PWMSS subsystem.

void EHRPWMClockDisable (unsigned int baseAdd)

This functions enables clock for EHRPWM module in PWMSS subsystem.

unsigned int EHRPWMClockEnableStatusGet (unsigned int baseAdd)

This functions determines whether clock is enabled or not.

unsigned int EHRPWMClockDisableStatusGet (unsigned int baseAdd)

This functions determines whether clock is disabled or not.

## 4.29.1 Detailed Description

This file contains the Macros and API prototypes for ehrpwm driver.

\_\_\_\_\_

## 4.29.2 Macro Definition Documentation

## 4.29.2.1 #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_PERIOD

## Value:

```
(EHRPWM_CMPCTL_LOADAMODE_TBCTRPRD << \
EHRPWM_CMPCTL_LOADAMODE_SHIFT)
```

## 4.29.2.2 #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_ZERO

# Value:

## 4.29.2.3 #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_ZERO\_OR\_PERIOD

## Value:

```
(EHRPWM_CMPCTL_LOADAMODE_ZEROORPRD << \ EHRPWM_CMPCTL_LOADAMODE_SHIFT)
```

## 4.29.2.4 #define EHRPWM\_COMPA\_NO\_LOAD

## Value:

# 4.29.2.5 #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_PERIOD

#### Value:

```
(EHRPWM_CMPCTL_LOADBMODE_TBCTRPRD << \ EHRPWM_CMPCTL_LOADBMODE_SHIFT)
```

# 4.29.2.6 #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_ZERO

#### Value:

```
\begin{tabular}{ll} (EHRPWM\_CMPCTL\_LOADBMODE\_TBCTRZERO << $$ \\ EHRPWM\_CMPCTL\_LOADBMODE\_SHIFT)$ \\ \end{tabular}
```

# 4.29.2.7 #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_ZERO\_OR\_PERIOD

## Value:

```
(EHRPWM_CMPCTL_LOADBMODE_ZEROORPRD << \
EHRPWM_CMPCTL_LOADBMODE_SHIFT)
```

## 4.29.2.8 #define EHRPWM\_COMPB\_NO\_LOAD

#### Value:

```
(EHRPWM_CMPCTL_LOADBMODE_FREEZE << \
EHRPWM_CMPCTL_LOADBMODE_SHIFT)
```

# 4.29.2.9 #define EHRPWM\_COUNT\_DOWN

## Value:

## 4.29.2.10 #define EHRPWM\_COUNT\_STOP

## Value:

```
(EHRPWM_TBCTL_CTRMODE_STOPFREEZE << \ EHRPWM_TBCTL_CTRMODE_SHIFT)
```

# 4.29.2.11 #define EHRPWM\_COUNT\_UP

#### Value:

```
(EHRPWM_TBCTL_CTRMODE_UP << \ EHRPWM_TBCTL_CTRMODE_SHIFT)
```

## 4.29.2.12 #define EHRPWM\_COUNT\_UP\_DOWN

## Value:

```
(EHRPWM_TBCTL_CTRMODE_UPDOWN << \
EHRPWM_TBCTL_CTRMODE_SHIFT)
```

# 4.29.2.13 #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_COMPAREB

## Value:

```
(EHRPWM_TBCTL_SYNCOSEL_TBCTRCMPB << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

# 4.29.2.14 #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_ZERO

## Value:

```
(EHRPWM_TBCTL_SYNCOSEL_TBCTRZERO << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

#### 4.29.2.15 #define EHRPWM\_SYNCOUT\_DISABLE

# Value:

```
(EHRPWM_TBCTL_SYNCOSEL_DISABLE << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

## 4.29.2.16 #define EHRPWM\_SYNCOUT\_SYNCIN

# Value:

```
(EHRPWM_TBCTL_SYNCOSEL_EPWMXSYNCI << \
EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

# 4.29.3 Function Documentation

4.29.3.1 void EHRPWMAQContSWForceOnA ( unsigned int *baseAddr*, unsigned int *forceVal*, unsigned int *activeRegReloadMode* )

This API forces a value continuously on A. The output can be forced to low or high.

#### **Parameters**

| baseAdd    | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| forceVa    | Value to be forced                        |
| activeReg← | Shadow to active reg load trigger         |
| ReloadMode |                                           |

#### Returns

None

4.29.3.2 void EHRPWMAQContSWForceOnB ( unsigned int *baseAddr*, unsigned int *forceVal*, unsigned int *activeRegReloadMode* )

This API forces a value continuously on B. The output can be forced to low or high.

## **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| forceVal   | Value to be forced                        |
| activeReg← | Shadow to active reg load trigger         |
| ReloadMode |                                           |

#### Returns

None

4.29.3.3 void EHRPWMChopperDisable ( unsigned int baseAddr )

This API disables the PWM chopper sub-module. This will cause the chopper module to be by-passed.

# **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

#### Returns

None

4.29.3.4 void EHRPWMChopperEnable ( unsigned int baseAddr )

This API enables the PWM chopper sub-module.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

# Returns

None

4.29.3.5 void EHRPWMClockDisable ( unsigned int baseAdd )

This functions enables clock for EHRPWM module in PWMSS subsystem.

#### **Parameters**

| baseAdd | It is the Memor | y address of the PWMSS instance used. |  |
|---------|-----------------|---------------------------------------|--|

## Returns

None.

4.29.3.6 unsigned int EHRPWMClockDisableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is disabled or not.

#### **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|

## Returns

return's '1' if clocked is disabled. return's '0' if clocked is not disabled.

4.29.3.7 void EHRPWMClockEnable ( unsigned int baseAdd )

This functions enables clock for EHRPWM module in PWMSS subsystem.

## **Parameters**

| baseAdd | It is the Memory address of the PWMSS instance used. |
|---------|------------------------------------------------------|
|---------|------------------------------------------------------|

# Returns

None.

4.29.3.8 unsigned int EHRPWMClockEnableStatusGet ( unsigned int baseAdd )

This functions determines whether clock is enabled or not.

## **Parameters**

# Returns

return's '1' if clocked is enabled. return's '0' if clocked is not enabled.

4.29.3.9 void EHRPWMConfigHR ( unsigned int baseAddr, unsigned int ctrlMode, unsigned int MEPCtrlEdge )

This API configures control mode and edge mode. In also enables the HR sub-module.

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| ctrlMode | phase control or duty control             |

| MEDC tribdae  | Edge on which MEP to be applied (raising, falling, both)  |
|---------------|-----------------------------------------------------------|
| IVILI CUILUUE | Lude on which ivici to be abblied traising, failing, both |
|               |                                                           |

## Returns

None

4.29.3.10 void EHRPWMConfigureAQActionOnA ( unsigned int *baseAddr,* unsigned int *zero,* unsigned int *period,* unsigned int *CAUp,* unsigned int *CADown,* unsigned int *CBUp,* unsigned int *CBDown,* unsigned int *SWForced* )

This API configures the action to be taken on A by the Action qualifier module upon receiving the events. This will determine the output waveform.

#### **Parameters**

| zero     | Action to be taken when CTR = 0                                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| period   | Action to be taken when CTR = PRD                                                                                                                      |
| CAUp     | Action to be taken when CTR = CAUp                                                                                                                     |
| CADown   | Action to be taken when CTR = CADown                                                                                                                   |
| CBUp     | Action to be taken when CTR = CBUp                                                                                                                     |
| CBDown   | Action to be taken when CTR = CBDown                                                                                                                   |
| SWForced | Action to be taken when SW forced event has been generated                                                                                             |
|          | Possible values for the actions are - EHRPWM_XXXX_XXXX_DONOTHING \n - EHRPWM_XXXX_XXXX_CLEAR \n - EHRPWM_XXXX_XXXX_SET \n - EHRPWM_XXXX_XXXX_TOGGLE \n |

## Returns

None

4.29.3.11 void EHRPWMConfigureAQActionOnB ( unsigned int *baseAddr*, unsigned int *zero*, unsigned int *period*, unsigned int *CAUp*, unsigned int *CADown*, unsigned int *CBUp*, unsigned int *CBDown*, unsigned int *SWForced* )

his API configures the action to be taken on B by the Action qualifier module upon receiving the events. This will determine the output waveform.

| zero     | Action to be taken when CTR = 0                                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| period   | Action to be taken when CTR = PRD                                                                                                                      |
| CAUp     | Action to be taken when CTR = CAUp                                                                                                                     |
| CADown   | Action to be taken when CTR = CADown                                                                                                                   |
| CBUp     | Action to be taken when CTR = CBUp                                                                                                                     |
| CBDown   | Action to be taken when CTR = CBDown                                                                                                                   |
| SWForced | Action to be taken when SW forced event has been generated                                                                                             |
|          | Possible values for the actions are - EHRPWM_XXXX_XXXX_DONOTHING \n - EHRPWM_XXXX_XXXX_CLEAR \n - EHRPWM_XXXX_XXXX_SET \n - EHRPWM_XXXX_XXXX_TOGGLE \n |

Returns

None

4.29.3.12 void EHRPWMConfigureChopperDuty (unsigned int baseAddr, unsigned int dutyCycle)

This API configures the chopper duty cyce. In Chopper sub-module the PWM signal is modulated with a carrier signal. Th duty cycle of the carrier signal is configured with this API.

| baseAddr  | Base Address of the PWM Module Registers.                 |
|-----------|-----------------------------------------------------------|
| dutyCycle | Duty cycle of the chopping carrier. Possible values are : |
|           | • EHRPWM_DUTY_12_5_PER                                    |
|           | • EHRPWM_DUTY_25_PER                                      |
|           | • EHRPWM_DUTY_37_5_PER                                    |
|           | • EHRPWM_DUTY_50_PER                                      |
|           | • EHRPWM_DUTY_62_5_PER                                    |
|           | • EHRPWM_DUTY_75_PER                                      |
|           | • EHRPWM_DUTY_87_5_PER                                    |
|           |                                                           |

Returns

None

4.29.3.13 void EHRPWMConfigureChopperFreq (unsigned int baseAddr, unsigned int freqDiv)

This API configures the chopper frequency. In chopper sub-module the PWM signal is modulated with a carrier signal. The frequency of the carrier signal is configured with this API.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| freqDiv  | Frequency divider                         |

#### Returns

None

4.29.3.14 void EHRPWMConfigureChopperOSPW (unsigned int baseAddr, unsigned int OSPWCycles)

This API configures one shot pulse width. The chopper module is useful in switching operations for pulse transformers. The one-shot block provides a high energy first pulse to ensure hard and fast power switch turn on, while the subsequent pulses sustain pulses, ensuring the power switch remains on.

## **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| OSPWCycles | Number of clocks the OSPW to be ON.       |

# Returns

None

4.29.3.15 void EHRPWMDBConfigureFED ( unsigned int baseAddr, unsigned int fallingEdgeDelay )

This API sets the Falling edge delay.

## **Parameters**

| baseAddr         | Base Address of the PWM Module Registers. |
|------------------|-------------------------------------------|
| fallingEdgeDelay | Falling Edge Delay                        |

## Returns

None

4.29.3.16 void EHRPWMDBConfigureRED ( unsigned int baseAddr, unsigned int raisingEdgeDelay )

This API sets the raising edge delay.

#### **Parameters**

| baseAddr     | Base Address of the PWM Module Registers. |
|--------------|-------------------------------------------|
| raisingEdge← | Raising Edge Delay                        |
| Delay        |                                           |

## Returns

None

4.29.3.17 void EHRPWMDBOutput (unsigned int baseAddr, unsigned int DBgenOpMode)

This API selects output mode. This allows to selectively enable or bypass the dead-band generation for the falling-edge and rising-edge delay.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| DBgenOpMode | Output mode. The possible values can be : |
|             | EHRPWM_DBCTL_OUT_MODE_BYPASS              |
|             | EHRPWM_DBCTL_OUT_MODE_NOREDBFED           |
|             | EHRPWM_DBCTL_OUT_MODE_AREDNOFED           |
|             | EHRPWM_DBCTL_OUT_MODE_AREDBFED            |
|             |                                           |

# Returns

None

4.29.3.18 void EHRPWMDBPolaritySelect (unsigned int baseAddr, unsigned int DBgenPol)

This API selects the polarity. This allows to selectively invert one of the delayed signals before it is sent out of the dead-band sub-module.

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| DBgenSource | Polarity. The possible values can be :    |
|             | HRPWM_DBCTL_POLSEL_ACTIVEHIGH             |
|             | EHRPWM_DBCTL_POLSEL_ALC                   |
|             | EHRPWM_DBCTL_POLSEL_AHC                   |
|             | EHRPWM_DBCTL_POLSEL_ACTIVELOW             |
|             |                                           |

Returns

None

4.29.3.19 void EHRPWMDBSourceSelect (unsigned int baseAddr, unsigned int DBgenSource)

This API selects the source for delay blocks in dead band sub-module. The Dead band generator has two sub-modules, one for raising edge delay and the other for falling edge delay. This can be configured when a delay is need between two signals during signal change. The dead band generator is usefull in full-inverters.

#### Parameters 2 4 1

| baseAddr    | Base Address of the PWM Module Registers.    |
|-------------|----------------------------------------------|
| DBgenSource | Source selection. The possible values can be |
|             | EHRPWM_DBCTL_IN_MODE_AREDAFED                |
|             | EHRPWM_DBCTL_IN_MODE_BREDAFED                |
|             | EHRPWM_DBCTL_IN_MODE_AREDBFED                |
|             | EHRPWM_DBCTL_IN_MODE_BREDBFED                |
|             |                                              |

Returns

None

4.29.3.20 bool EHRPWMETEventCount ( unsigned int baseAddr )

This API returns the number of events occured.

**Parameters** 

| baseAddr |
|----------|
|----------|

Returns

eventCount number of events occured

4.29.3.21 void EHRPWMETIntClear ( unsigned int baseAddr )

This API clears the interrupt.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

Returns

None

4.29.3.22 void EHRPWMETIntDisable ( unsigned int baseAddr )

This API disables the interrupt.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

4.29.3.23 void EHRPWMETIntEnable ( unsigned int baseAddr )

This API enables the interrupt.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

# Returns

None

4.29.3.24 void EHRPWMETIntPrescale ( unsigned int baseAddr, unsigned int prescale )

This API prescales the event on which interrupt is to be generated.

# **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| prescale | prescalar value                           |

# Returns

None

4.29.3.25 void EHRPWMETIntSourceSelect ( unsigned int baseAddr, unsigned int selectInt )

This API selects the interrupt source.

| baseAddr  | Base Address of the PWM Module Registers.                   |
|-----------|-------------------------------------------------------------|
| selectInt | Event which triggers interrupt. The possible source can be, |
|           | EHRPWM_ETSEL_INTSEL_TBCTREQUZERO                            |
|           | EHRPWM_ETSEL_INTSEL_TBCTREQUPRD                             |
|           | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPAINC                         |
|           | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPADEC                         |
|           | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPBINC                         |
|           | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPBDEC                         |
|           |                                                             |

Returns

None

4.29.3.26 bool EHRPWMETIntStatus ( unsigned int baseAddr )

This API returns the interrupt status.

**Parameters** 

|            | D. A.I.I. CII. DIAMAAA I.I. D. '.              |
|------------|------------------------------------------------|
| paseAddr   | Base Address of the PWM Module Registers.      |
| Daoo, laa, | Date / talled of the first model of togletere. |

#### Returns

status Status of the interrupt

4.29.3.27 void EHRPWMETIntSWForce ( unsigned int baseAddr )

This API forces interrupt to be generated.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

#### Returns

None

4.29.3.28 void EHRPWMHRDisable (unsigned int baseAddr)

This API disables the HR sub-module.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

# Returns

None

4.29.3.29 bool EHRPWMLoadCMPA (unsigned int baseAddr, unsigned int CMPAVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPA value. When CMPA value equals the counter value, then an event is generated both in the up direction and down direction.

| baseAddr      | Base Address of the PWM Module Registers. |
|---------------|-------------------------------------------|
| CMPAVal       | CMPA value to be loaded.                  |
| enableShadow⊷ | Enable write to shadow register.          |
| Write         |                                           |

| ShadowTo⊷   | Shadow to active register load trigger.                            |
|-------------|--------------------------------------------------------------------|
| ActiveLoad← |                                                                    |
| Trigger     |                                                                    |
| Overwrite⊷  | Overwrite even if previous value is not loaded to active register. |
| ShadowFull  |                                                                    |

## Returns

bool Flag indicates whether the CMPA value is written or not.

4.29.3.30 void EHRPWMLoadCMPAHR ( unsigned int *baseAddr*, unsigned int *CMPAHRVal*, unsigned int *ShadowToActiveLoadTrigger* )

This API loads CMPAHR value.

#### **Parameters**

|   | baseAddr    | Base Address of the PWM Module Registers.                        |
|---|-------------|------------------------------------------------------------------|
|   | CMPAHRVal   | CMPAHR value to he loaded                                        |
| ı | ShadowTo⊷   | Condition when the active reg to be loaded from shadow register. |
|   | ActiveLoad← |                                                                  |
|   | Trigger     |                                                                  |

## Returns

None

4.29.3.31 bool EHRPWMLoadCMPB ( unsigned int *baseAddr*, unsigned int *CMPBVal*, bool *enableShadowWrite*, unsigned int *ShadowToActiveLoadTrigger*, bool *OverwriteShadowFull* )

This API loads the CMPB value. When CMPB value equals the counter value, then an event is generated both in the up direction and down direction.

# Parameters

| baseAddr      | Base Address of the PWM Module Registers.                          |
|---------------|--------------------------------------------------------------------|
| CMPBVal       | CMPB value to be loaded.                                           |
| enableShadow← | Enable write to shadow register.                                   |
| Write         |                                                                    |
| ShadowTo⊷     | Shadow to active register load trigger.                            |
| ActiveLoad←   |                                                                    |
| Trigger       |                                                                    |
| Overwrite←    | Overwrite even if previous value is not loaded to active register. |
| ShadowFull    |                                                                    |

## Returns

bool Flag indicates whether the CMPB value is written or not.

4.29.3.32 void EHRPWMLoadTBPHSHR ( unsigned int baseAddr, unsigned int TBPHSHRVal )

This API loads the HR PHS value.

#### **Parameters**

| baseAdd   | Base Address of the PWM Module Registers. |
|-----------|-------------------------------------------|
| TBPHSHRVa | TB PHS HR value                           |

### Returns

None

4.29.3.33 void EHRPWMPWMOpFreqSet ( unsigned int *baseAddr*, unsigned int *tbClk*, unsigned int *pwmFreq*, unsigned int *counterDir*, bool *enableShadowWrite* )

This API configures the PWM Frequency/Period. The period count determines the period of the final output waveform. For the given period count, in the case of UP and DOWN counter the count value will be loaded as is. In the case of UP\_DOWN counter the count is halfed.

#### **Parameters**

| baseAddr      | Base Address of the PWM Module Registers.                                                     |
|---------------|-----------------------------------------------------------------------------------------------|
| tbClk         | Timebase clock.                                                                               |
| pwmFreq       | Frequency of the PWM Output. If the counter direction is up-down this value has to be halfed, |
|               | so that the period of the final output is equal to pwmFreq.                                   |
| counterDir    | Direction of the counter(up, down, up-down)                                                   |
| enableShadow← | Whether write to Period register is to be shadowed                                            |
| Write         |                                                                                               |

## Returns

None.

4.29.3.34 unsigned int EHRPWMReadTBCount ( unsigned int baseAddr )

This API gets the TB counter current value. The count operation is not affected by the read.

### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

### Returns

tbCount Current Timebase count value.

4.29.3.35 void EHRPWMSWForceA ( unsigned int baseAddr )

This API triggers the SW forced event on A. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

4.29.3.36 void EHRPWMSWForceB ( unsigned int baseAddr )

This API triggers the SW forced event on B. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

## 4.29.3.37 void EHRPWMSyncOutModeSet ( unsigned int baseAddr, unsigned int syncOutMode )

This API selects the output sync source. It determines on which of the following event sync-out has to be generated.

## **Parameters**

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| syncOutMode | Sync out mode. Possible values are,       |
|             | EHRPWM_SYNCOUT_SYNCIN                     |
|             | EHRPWM_SYNCOUT_COUNTER_EQUAL_ZERO         |
|             | EHRPWM_SYNCOUT_COUNTER_EQUAL_COMPAREB     |
|             | EHRPWM_SYNCOUT_DISABLE                    |
|             |                                           |

## Returns

None.

# 4.29.3.38 void EHRPWMTBClearStatus ( unsigned int baseAddr, unsigned int tbStatusMask )

This API clears the TB status bits indicated by the tbStatusMask parameter.

| baseAddr     | Base Address of the PWM Module Registers.      |
|--------------|------------------------------------------------|
| tbStatusMask | Indicates which status bit need to be cleared. |
|              | • EHRPWM_TBSTS_CTRMAX                          |
|              | • EHRPWM_TBSTS_SYNCI                           |
|              | • EHRPWM_TBSTS_CTRDIR                          |
|              |                                                |

Returns

None

4.29.3.39 void EHRPWMTBEmulationModeSet ( unsigned int baseAddr, unsigned int mode )

This API configures emulation mode. This setting determines the behaviour of Timebase during emulation (debugging).

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| mode     | Emulation mode. Possible values are,      |
|          | EHRPWM_STOP_AFTER_NEXT_TB_INCREMENT       |
|          | EHRPWM_STOP_AFTER_A_COMPLETE_CYCLE        |
|          | • EHRPWM_FREE_RUN                         |
|          |                                           |

## Returns

None.

4.29.3.40 unsigned int EHRPWMTBStatusGet ( unsigned int baseAddr, unsigned int tbStatusMask )

This API gets the TB status as indicated by the tbStatusMask parameter.

| baseAddr     | Base Address of the PWM Module Registers.                     |
|--------------|---------------------------------------------------------------|
| tbStatusMask | Indicates which status is needed.                             |
|              | • EHRPWM_TBSTS_CTRMAX                                         |
|              | whether the counter has reached the max value                 |
|              | • EHRPWM TBSTS SYNCI                                          |
|              | LINFWIM_IBSTS_STNOT                                           |
|              | <ul> <li>indicates external sync event has occured</li> </ul> |
|              |                                                               |
|              | EHRPWM_TBSTS_CTRDIR - gives the counter direction             |
|              |                                                               |
|              |                                                               |

#### Returns

tbStatus Requested status is returned. The user need to extract the appropriate bits by shifting.

4.29.3.41 void EHRPWMTimebaseClkConfig ( unsigned int baseAddr, unsigned int tbClk, unsigned int moduleClk)

This API configures the clock divider of the Time base module. The clock divider can be calculated using the equation TBCLK = SYSCLKOUT/(HSPCLKDIV LKDIV)

#### **Parameters**

| baseAddr  | Base Address of the PWM Module Registers. |
|-----------|-------------------------------------------|
| tbClk     | Timebase clock to be generated.           |
| moduleClk | Input clock of the PWM module (sysclk2)   |

## Returns

None.

4.29.3.42 void EHRPWMTimebaseSyncDisable (unsigned int baseAddr)

This API disables the synchronization. Even if sync-in event occurs the count value will not be reloaded.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None.

4.29.3.43 void EHRPWMTimebaseSyncEnable ( unsigned int baseAddr, unsigned int tbPhsValue, unsigned int phsCountDir )

This API enables the synchronization. When a sync-in event is generated the couter is reloaded with the new value. After sync the counter will use the new value.

| baseAddr    | Base Address of the PWM Module Registers.       |
|-------------|-------------------------------------------------|
| tbPhsValue  | Phase value to be reloaded after sync           |
| phsCountDir | Count direction after sync. Possible values are |
|             | EHRPWM_COUNT_DOWN_AFTER_SYNC                    |
|             | • EHRPWM_COUNT_UP_AFTER_SYNC                    |
|             |                                                 |

Returns

None.

4.29.3.44 void EHRPWMTriggerSWSync ( unsigned int baseAddr )

This API generates sw forced sync pulse. This API can be used for testing. When this API is called sync-in will be generated.

**Parameters** 

|     |       | D. A.I.I. CH. DIAMANA I.I. D. III         |
|-----|-------|-------------------------------------------|
| hac | 'Addr | Raca Addrace at the PMM Module Registers  |
| vas | CAUUI | Base Address of the PWM Module Registers. |
|     |       | <b>U</b>                                  |

Returns

None.

4.29.3.45 void EHRPWMTZFlagClear ( unsigned int baseAddr, unsigned int flagToClear )

This API clears the flag.

## **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.         |
|-------------|---------------------------------------------------|
| flagToClear | Status to be cleared. The possible values can be, |
|             | • EHRPWM_TZCLR_OST                                |
|             | • EHRPWM_TZCLR_CBC                                |
|             | • EHRPWM_TZCLR_INT                                |
|             |                                                   |

Returns

None

4.29.3.46 unsigned int EHRPWMTZFlagGet ( unsigned int baseAddr, unsigned int flagToRead )

This API returns the flag status requested.

| baseAddr   | Base Address of the PWM Module Registers.      |
|------------|------------------------------------------------|
| flagToRead | status to be read. The possible values can be, |
|            | • EHRPWM_TZCLR_OST                             |
|            | • EHRPWM_TZCLR_CBC                             |
|            | • EHRPWM_TZCLR_INT                             |
|            |                                                |

Returns

None

4.29.3.47 void EHRPWMTZForceAOnTrip ( unsigned int baseAddr, unsigned int opValue )

This API configures the o/p on A when a trip event is recognized. The output can be set to high or low or high impedence.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| opValue  | o/p state to be configured                |

## Returns

None

4.29.3.48 void EHRPWMTZForceBOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on B when a trip event is recognised. The output can be set to high or low or high impedence.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| opValue  | o/p state to be configured                |

### Returns

None

4.29.3.49 void EHRPWMTZIntDisable ( unsigned int baseAddr, bool osht\_CBC )

This API disables the trip interrupt.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | disable OST or CBC                        |

## Returns

None

4.29.3.50 void EHRPWMTZIntEnable ( unsigned int baseAddr, bool osht\_CBC )

This API enables the trip interrupt. When trip event occurs the sub-module can be configured to interrupt CPU.

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

| osht_CBC enable OST or CBC |  |
|----------------------------|--|
|----------------------------|--|

## Returns

None

4.29.3.51 void EHRPWMTZSWFrcEvent ( unsigned int baseAddr, bool osht\_CBC )

This API enables to generate SW forced trip.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | generate OST or CBC trip                  |

#### Returns

None

4.29.3.52 void EHRPWMTZTripEventDisable ( unsigned int baseAddr, bool osht\_CBC )

This API disable the trip event. The trip events will be ignored.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | Disable OST or CBC event                  |

## Returns

None

4.29.3.53 void EHRPWMTZTripEventEnable ( unsigned int baseAddr, bool osht\_CBC )

This API enables the trip event. The trip signals indicates external fault, and the ePWM outputs can be programmed to respond accordingly when faults occur.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | Enable OST or CBC event                   |

## Returns

None

4.29.3.54 void EHRPWMWriteTBCount ( unsigned int baseAddr, unsigned int tbCount )

This API loads the TB counter. The new value is taken immediately.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| tbCount  | Time base count value to be loaded.       |

#### Returns

None.

# 4.30 leJOS\_EV3/src/ev3/include/epwm.h File Reference

This file contains the Macros and API prototypes for ehrpwm driver.

#include "hw\_ehrpwm.h"
Include dependency graph for epwm.h:



## Macros

- #define EHRPWM\_PRD\_LOAD\_SHADOW\_MASK EHRPWM\_TBCTL\_PRDLD
- #define EHRPWM\_COUNTER\_MODE\_MASK EHRPWM\_TBCTL\_CTRMODE
- #define EHRPWM COUNT UP
- #define EHRPWM COUNT DOWN
- #define EHRPWM COUNT UP DOWN
- #define EHRPWM COUNT STOP
- #define EHRPWM\_SYNC\_ENABLE EHRPWM\_TBCTL\_PHSEN
- #define EHRPWM\_SYNCOUT\_MASK EHRPWM\_TBCTL\_SYNCOSEL
- #define EHRPWM SYNCOUT SYNCIN
- #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_ZERO
- #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_COMPAREB
- #define EHRPWM SYNCOUT DISABLE
- #define EHRPWM SHADOW WRITE ENABLE 0x0
- #define EHRPWM SHADOW WRITE DISABLE 0x1

- #define EHRPWM\_FREE\_RUN (0x2 << EHRPWM\_TBCTL\_FREE\_SOFT\_SHIFT)
- #define EHRPWM TBCTL CLKDIV 1 (0x0001u)
- #define EHRPWM\_TBCTL\_CLKDIV\_2 (0x0002u)

- #define EHRPWM TBCTL CLKDIV 4 (0x0004u)
- #define EHRPWM\_TBCTL\_CLKDIV\_8 (0x0008u)
- #define EHRPWM\_TBCTL\_CLKDIV\_16 (0x0010u)
- #define EHRPWM\_TBCTL\_CLKDIV\_32 (0x0020u)
- #define EHRPWM\_TBCTL\_CLKDIV\_64 (0x0040u)
- #define EHRPWM\_TBCTL\_CLKDIV\_128 (0x0080u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_1 (0x0001u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_2 (0x0002u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_4 (0x0004u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_6 (0x0006u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_8 (0x0008u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_10 (0x000Au)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_12 (0x000Cu)
- #define EHRPWM TBCTL HSPCLKDIV 14 (0x000Eu)
- #define EHRPWM COUNT DOWN AFTER SYNC 0x0
- #define EHRPWM\_COUNT\_UP\_AFTER\_SYNC 0x1
- #define EHRPWM SHADOW A EMPTY (0x0 << EHRPWM CMPCTL SHDWAFULL SHIFT)
- #define EHRPWM SHADOW A FULL (EHRPWM CMPCTL SHDWAFULL)
- #define EHRPWM SHADOW B EMPTY (0x0 << EHRPWM CMPCTL SHDWBFULL SHIFT)
- #define EHRPWM\_SHADOW\_B\_FULL (EHRPWM\_CMPCTL\_SHDWBFULL)
- #define EHRPWM CMPCTL NOT OVERWR SH FL 0x0
- #define EHRPWM CMPCTL OVERWR SH FL 0x1
- #define EHRPWM COMPB LOAD MASK EHRPWM CMPCTL LOADBMODE
- #define EHRPWM COMPB LOAD COUNT EQUAL ZERO
- #define EHRPWM COMPB LOAD COUNT EQUAL PERIOD
- #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_ZERO\_OR\_PERIOD
- #define EHRPWM\_COMPB\_NO\_LOAD
- #define EHRPWM\_COMPA\_LOAD\_MASK EHRPWM\_CMPCTL\_LOADAMODE
- #define EHRPWM COMPA LOAD COUNT EQUAL ZERO
- #define EHRPWM COMPA LOAD COUNT EQUAL PERIOD
- · #define EHRPWM COMPA LOAD COUNT EQUAL ZERO OR PERIOD
- #define EHRPWM\_COMPA\_NO\_LOAD
- #define EHRPWM CHP DUTY 12 5 PER EHRPWM PCCTL CHPDUTY 1DIV8
- #define EHRPWM CHP DUTY 25 PER EHRPWM PCCTL CHPDUTY 2DIV8
- #define EHRPWM CHP DUTY 37 5 PER EHRPWM PCCTL CHPDUTY 3DIV8
- #define EHRPWM CHP DUTY 50 PER EHRPWM PCCTL CHPDUTY 4DIV8
- #define EHRPWM\_CHP\_DUTY\_62\_5\_PER EHRPWM\_PCCTL\_CHPDUTY\_5DIV8
- #define EHRPWM\_CHP\_DUTY\_75\_PER EHRPWM\_PCCTL\_CHPDUTY\_6DIV8
- #define EHRPWM CHP DUTY 87 5 PER EHRPWM PCCTL CHPDUTY 7DIV8
- #define EHRPWM\_TZ\_ONESHOT 0x0
- #define EHRPWM TZ CYCLEBYCYCLE 0x1
- #define EHRPWM TZ ONESHOT CLEAR (EHRPWM TZCLR OST | EHRPWM TZCLR INT)
- #define EHRPWM\_TZ\_CYCLEBYCYCLE\_CLEAR (EHRPWM\_TZCLR\_CBC | EHRPWM\_TZCLR\_INT)

## **Typedefs**

typedef char bool

#### **Functions**

void EHRPWMTimebaseClkConfig (unsigned int baseAddr, unsigned int tbClk, unsigned int moduleClk)

This API configures the clock divider of the Time base module. The clock divider can be calculated using the equation TBCLK = SYSCLKOUT/(HSPCLKDIV LKDIV)

void EHRPWMPWMOpFreqSet (unsigned int baseAddr, unsigned int tbClk, unsigned int pwmFreq, unsigned int counterDir. bool enableShadowWrite)

This API configures the PWM Frequency/Period. The period count determines the period of the final output waveform. For the given period count, in the case of UP and DOWN counter the count value will be loaded as is. In the case of UP\_DOWN counter the count is halfed.

void EHRPWMTBEmulationModeSet (unsigned int baseAddr, unsigned int mode)

This API configures emulation mode. This setting determines the behaviour of Timebase during emulation (debugging).

void EHRPWMTimebaseSyncEnable (unsigned int baseAddr, unsigned int tbPhsValue, unsigned int phs
 — CountDir)

This API enables the synchronization. When a sync-in event is generated the couter is reloaded with the new value. After sync the counter will use the new value.

void EHRPWMTimebaseSyncDisable (unsigned int baseAddr)

This API disables the synchronization. Even if sync-in event occurs the count value will not be reloaded.

void EHRPWMTriggerSWSync (unsigned int baseAddr)

This API generates sw forced sync pulse. This API can be used for testing. When this API is called sync-in will be generated.

void EHRPWMSyncOutModeSet (unsigned int baseAddr, unsigned int syncOutMode)

This API selects the output sync source. It determines on which of the following event sync-out has to be generated.

void EHRPWMWriteTBCount (unsigned int baseAddr, unsigned int tbCount)

This API loads the TB counter. The new value is taken immediately.

unsigned int EHRPWMReadTBCount (unsigned int baseAddr)

This API gets the TB counter current value. The count operation is not affected by the read.

• unsigned int EHRPWMTBStatusGet (unsigned int baseAddr, unsigned int tbStatusMask)

This API gets the TB status as indicated by the tbStatusMask parameter.

void EHRPWMTBClearStatus (unsigned int baseAddr, unsigned int tbStatusMask)

This API clears the TB status bits indicated by the tbStatusMask parameter.

• bool EHRPWMLoadCMPA (unsigned int baseAddr, unsigned int CMPAVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPA value. When CMPA value equals the counter value, then an event is generated both in the up direction and down direction.

• bool EHRPWMLoadCMPB (unsigned int baseAddr, unsigned int CMPBVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPB value. When CMPB value equals the counter value, then an event is generated both in the up direction and down direction.

• void EHRPWMConfigureAQActionOnA (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CAUp, unsigned int CBUp, unsigned i

This API configures the action to be taken on A by the Action qualifier module upon receiving the events. This will determine the output waveform.

void EHRPWMConfigureAQActionOnB (unsigned int baseAddr, unsigned int zero, unsigned int period, unsigned int CAUp, unsigned int CAUp, unsigned int CBUp, 
his API configures the action to be taken on B by the Action qualifier module upon receiving the events. This will determine the output waveform.

· void EHRPWMSWForceA (unsigned int baseAddr)

This API triggers the SW forced event on A. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

void EHRPWMSWForceB (unsigned int baseAddr)

This API triggers the SW forced event on B. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

void EHRPWMAQContSWForceOnA (unsigned int baseAddr, unsigned int forceVal, unsigned int activeReg
 — ReloadMode)

This API forces a value continuously on A. The output can be forced to low or high.

void EHRPWMAQContSWForceOnB (unsigned int baseAddr, unsigned int forceVal, unsigned int activeReg
 — ReloadMode)

This API forces a value continuously on B. The output can be forced to low or high.

void EHRPWMDBSourceSelect (unsigned int baseAddr, unsigned int DBgenSource)

This API selects the source for delay blocks in dead band sub-module. The Dead band generator has two sub-modules, one for raising edge delay and the other for falling edge delay. This can be configured when a delay is need between two signals during signal change. The dead band generator is usefull in full-inverters.

void EHRPWMDBPolaritySelect (unsigned int baseAddr, unsigned int DBgenPol)

This API selects the polarity. This allows to selectively invert one of the delayed signals before it is sent out of the dead-band sub-module.

void EHRPWMDBOutput (unsigned int baseAddr, unsigned int DBgenOpMode)

This API selects output mode. This allows to selectively enable or bypass the dead-band generation for the falling-edge and rising-edge delay.

void EHRPWMDBConfigureRED (unsigned int baseAddr, unsigned int raisingEdgeDelay)

This API sets the raising edge delay.

• void EHRPWMDBConfigureFED (unsigned int baseAddr, unsigned int fallingEdgeDelay)

This API sets the Falling edge delay.

void EHRPWMConfigureChopperDuty (unsigned int baseAddr, unsigned int dutyCycle)

This API configures the chopper duty cyce. In Chopper sub-module the PWM signal is modulated with a carrier signal. Th duty cycle of the carrier signal is configured with this API.

• void EHRPWMConfigureChopperFreq (unsigned int baseAddr, unsigned int freqDiv)

This API configures the chopper frequency. In chopper sub-module the PWM signal is modulated with a carrier signal. The frequency of the carrier signal is configured with this API.

void EHRPWMConfigureChopperOSPW (unsigned int baseAddr, unsigned int OSPWCycles)

This API configures one shot pulse width. The chopper module is useful in switching operations for pulse transformers. The one-shot block provides a high energy first pulse to ensure hard and fast power switch turn on, while the subsequent pulses sustain pulses, ensuring the power switch remains on.

void EHRPWMChopperEnable (unsigned int baseAddr)

This API enables the PWM chopper sub-module.

void EHRPWMChopperDisable (unsigned int baseAddr)

This API disables the PWM chopper sub-module. This will cause the chopper module to be by-passed.

void EHRPWMTZTripEventEnable (unsigned int baseAddr, bool osht CBC)

This API enables the trip event. The trip signals indicates external fault, and the ePWM outputs can be programmed to respond accordingly when faults occur.

void EHRPWMTZTripEventDisable (unsigned int baseAddr, bool osht\_CBC)

This API disable the trip event. The trip events will be ignored.

• void EHRPWMTZForceAOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on A when a trip event is recognized. The output can be set to high or low or high impedence.

void EHRPWMTZForceBOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on B when a trip event is recognised. The output can be set to high or low or high impedence.

void EHRPWMTZIntEnable (unsigned int baseAddr, bool osht CBC)

This API enables the trip interrupt. When trip event occurs the sub-module can be configured to interrupt CPU.

void EHRPWMTZIntDisable (unsigned int baseAddr, bool osht CBC)

This API disables the trip interrupt.

unsigned int EHRPWMTZFlagGet (unsigned int baseAddr, unsigned int flagToRead)

This API returns the flag status requested.

• void EHRPWMTZFlagClear (unsigned int baseAddr, unsigned int flagToClear)

This API clears the flag.

void EHRPWMTZSWFrcEvent (unsigned int baseAddr, bool osht\_CBC)

This API enables to generate SW forced trip.

· void EHRPWMETIntDisable (unsigned int baseAddr)

This API disables the interrupt.

· void EHRPWMETIntEnable (unsigned int baseAddr)

This API enables the interrupt.

void EHRPWMETIntSourceSelect (unsigned int baseAddr, unsigned int selectInt)

This API selects the interrupt source.

· void EHRPWMETIntPrescale (unsigned int baseAddr, unsigned int prescale)

This API prescales the event on which interrupt is to be generated.

· bool EHRPWMETEventCount (unsigned int baseAddr)

This API returns the number of events occured.

bool EHRPWMETIntStatus (unsigned int baseAddr)

This API returns the interrupt status.

void EHRPWMETIntClear (unsigned int baseAddr)

This API clears the interrupt.

· void EHRPWMETIntSWForce (unsigned int baseAddr)

This API forces interrupt to be generated.

• void EHRPWMLoadTBPHSHR (unsigned int baseAddr, unsigned int TBPHSHRVal)

This API loads the HR PHS value.

This API loads CMPAHR value.

· void EHRPWMConfigHR (unsigned int baseAddr, unsigned int ctrlMode, unsigned int MEPCtrlEdge)

This API configures control mode and edge mode. In also enables the HR sub-module.

void EHRPWMHRDisable (unsigned int baseAddr)

This API disables the HR sub-module.

## 4.30.1 Detailed Description

This file contains the Macros and API prototypes for ehrpwm driver.

## 4.30.2 Macro Definition Documentation

## 4.30.2.1 #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_PERIOD

## Value:

```
(EHRPWM_CMPCTL_LOADAMODE_TBCTRPRD << \
EHRPWM_CMPCTL_LOADAMODE_SHIFT)
```

## 4.30.2.2 #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_ZERO

#### Value:

```
\label{loadamode_tbctrzero} (\texttt{EHRPWM\_CMPCTL\_LOADAMODE\_TBCTRZERO} << \\ \\ & \texttt{EHRPWM\_CMPCTL\_LOADAMODE\_SHIFT}) \\
```

## 4.30.2.3 #define EHRPWM\_COMPA\_LOAD\_COUNT\_EQUAL\_ZERO\_OR\_PERIOD

## Value:

```
\label{load-amode_zero} \begin{tabular}{ll} (EHRPWM\_CMPCTL\_LOADAMODE\_ZEROORPRD &<< $$ \\ EHRPWM\_CMPCTL\_LOADAMODE\_SHIFT) \end{tabular}
```

## 4.30.2.4 #define EHRPWM\_COMPA\_NO\_LOAD

#### Value:

```
(EHRPWM_CMPCTL_LOADAMODE_FREEZE << \
EHRPWM_CMPCTL_LOADAMODE_SHIFT)
```

# 4.30.2.5 #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_PERIOD

#### Value:

```
(EHRPWM_CMPCTL_LOADBMODE_TBCTRPRD << \
EHRPWM_CMPCTL_LOADBMODE_SHIFT)
```

## 4.30.2.6 #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_ZERO

## Value:

```
(EHRPWM_CMPCTL_LOADBMODE_TBCTRZERO << \
EHRPWM_CMPCTL_LOADBMODE_SHIFT)
```

## 4.30.2.7 #define EHRPWM\_COMPB\_LOAD\_COUNT\_EQUAL\_ZERO\_OR\_PERIOD

### Value:

```
\begin{tabular}{ll} (EHRPWM\_CMPCTL\_LOADBMODE\_ZEROORPRD << $$ \\ EHRPWM\_CMPCTL\_LOADBMODE\_SHIFT) \end{tabular}
```

## 4.30.2.8 #define EHRPWM\_COMPB\_NO\_LOAD

## Value:

## 4.30.2.9 #define EHRPWM\_COUNT\_DOWN

## Value:

## 4.30.2.10 #define EHRPWM\_COUNT\_STOP

#### Value:

```
(EHRPWM_TBCTL_CTRMODE_STOPFREEZE << \ EHRPWM_TBCTL_CTRMODE_SHIFT)
```

## 4.30.2.11 #define EHRPWM\_COUNT\_UP

## Value:

```
(EHRPWM_TBCTL_CTRMODE_UP << \ EHRPWM_TBCTL_CTRMODE_SHIFT)
```

## 4.30.2.12 #define EHRPWM\_COUNT\_UP\_DOWN

#### Value:

```
\begin{tabular}{ll} (EHRPWM\_TBCTL\_CTRMODE\_UPDOWN << $$ \\ EHRPWM\_TBCTL\_CTRMODE\_SHIFT) \end{tabular}
```

## 4.30.2.13 #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_COMPAREB

#### Value:

```
(EHRPWM_TBCTL_SYNCOSEL_TBCTRCMPB << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

## 4.30.2.14 #define EHRPWM\_SYNCOUT\_COUNTER\_EQUAL\_ZERO

## Value:

```
(EHRPWM_TBCTL_SYNCOSEL_TBCTRZERO << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

## 4.30.2.15 #define EHRPWM\_SYNCOUT\_DISABLE

## Value:

```
(EHRPWM_TBCTL_SYNCOSEL_DISABLE << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

# 4.30.2.16 #define EHRPWM\_SYNCOUT\_SYNCIN

### Value:

```
(EHRPWM_TBCTL_SYNCOSEL_EPWMXSYNCI << \ EHRPWM_TBCTL_SYNCOSEL_SHIFT)
```

## 4.30.3 Function Documentation

4.30.3.1 void EHRPWMAQContSWForceOnA ( unsigned int *baseAddr*, unsigned int *forceVal*, unsigned int *activeRegReloadMode* )

This API forces a value continuously on A. The output can be forced to low or high.

#### **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| forceVal   | Value to be forced                        |
| activeReg⇔ | Shadow to active reg load trigger         |
| ReloadMode |                                           |

#### Returns

None

4.30.3.2 void EHRPWMAQContSWForceOnB ( unsigned int *baseAddr*, unsigned int *forceVal*, unsigned int *activeRegReloadMode* )

This API forces a value continuously on B. The output can be forced to low or high.

## **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| forceVal   | Value to be forced                        |
| activeReg← | Shadow to active reg load trigger         |
| ReloadMode |                                           |

#### Returns

None

4.30.3.3 void EHRPWMChopperDisable ( unsigned int baseAddr )

This API disables the PWM chopper sub-module. This will cause the chopper module to be by-passed.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

#### Returns

None

4.30.3.4 void EHRPWMChopperEnable ( unsigned int baseAddr )

This API enables the PWM chopper sub-module.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

## Returns

None

4.30.3.5 void EHRPWMConfigHR ( unsigned int baseAddr, unsigned int ctrlMode, unsigned int MEPCtrlEdge )

This API configures control mode and edge mode. In also enables the HR sub-module.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.                |
|-------------|----------------------------------------------------------|
| ctrlMode    | phase control or duty control                            |
| MEPCtrlEdge | Edge on which MEP to be applied (raising, falling, both) |

## **Returns**

None

4.30.3.6 void EHRPWMConfigureAQActionOnA ( unsigned int *baseAddr*, unsigned int *zero*, unsigned int *period*, unsigned int *CAUp*, unsigned int *CBUp*, unsigned int *CBDown*, unsigned int *SWForced* )

This API configures the action to be taken on A by the Action qualifier module upon receiving the events. This will determine the output waveform.

## **Parameters**

| zero     | Action to be taken when CTR = 0                                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| period   | Action to be taken when CTR = PRD                                                                                                                      |
| CAUp     | Action to be taken when CTR = CAUp                                                                                                                     |
| CADown   | Action to be taken when CTR = CADown                                                                                                                   |
| CBUp     | Action to be taken when CTR = CBUp                                                                                                                     |
| CBDown   | Action to be taken when CTR = CBDown                                                                                                                   |
| SWForced | Action to be taken when SW forced event has been generated                                                                                             |
|          | Possible values for the actions are - EHRPWM_XXXX_XXXX_DONOTHING \n - EHRPWM_XXXX_XXXX_CLEAR \n - EHRPWM_XXXX_XXXX_SET \n - EHRPWM_XXXX_XXXX_TOGGLE \n |

## Returns

None

4.30.3.7 void EHRPWMConfigureAQActionOnB ( unsigned int *baseAddr*, unsigned int *zero*, unsigned int *period*, unsigned int *CAUp*, unsigned int *CADown*, unsigned int *CBUp*, unsigned int *CBDown*, unsigned int *SWForced* )

his API configures the action to be taken on B by the Action qualifier module upon receiving the events. This will determine the output waveform.

| zero     | Action to be taken when CTR = 0                                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| period   | Action to be taken when CTR = PRD                                                                                                                      |
| CAUp     | Action to be taken when CTR = CAUp                                                                                                                     |
| CADown   | Action to be taken when CTR = CADown                                                                                                                   |
| CBUp     | Action to be taken when CTR = CBUp                                                                                                                     |
| CBDown   | Action to be taken when CTR = CBDown                                                                                                                   |
| SWForced | Action to be taken when SW forced event has been generated                                                                                             |
|          | Possible values for the actions are - EHRPWM_XXXX_XXXX_DONOTHING \n - EHRPWM_XXXX_XXXX_CLEAR \n - EHRPWM_XXXX_XXXX_SET \n - EHRPWM_XXXX_XXXX_TOGGLE \n |

## Returns

None

4.30.3.8 void EHRPWMConfigureChopperDuty (unsigned int baseAddr, unsigned int dutyCycle)

This API configures the chopper duty cyce. In Chopper sub-module the PWM signal is modulated with a carrier signal. Th duty cycle of the carrier signal is configured with this API.

| baseAddr  | Base Address of the PWM Module Registers.                 |
|-----------|-----------------------------------------------------------|
| dutyCycle | Duty cycle of the chopping carrier. Possible values are : |
|           | • EHRPWM_DUTY_12_5_PER                                    |
|           | • EHRPWM_DUTY_25_PER                                      |
|           | • EHRPWM_DUTY_37_5_PER                                    |
|           | • EHRPWM_DUTY_50_PER                                      |
|           | • EHRPWM_DUTY_62_5_PER                                    |
|           | • EHRPWM_DUTY_75_PER                                      |
|           | • EHRPWM_DUTY_87_5_PER                                    |
|           |                                                           |

Returns

None

4.30.3.9 void EHRPWMConfigureChopperFreq (unsigned int baseAddr, unsigned int freqDiv)

This API configures the chopper frequency. In chopper sub-module the PWM signal is modulated with a carrier signal. The frequency of the carrier signal is configured with this API.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| freqDiv  | Frequency divider                         |

#### Returns

None

4.30.3.10 void EHRPWMConfigureChopperOSPW (unsigned int baseAddr, unsigned int OSPWCycles)

This API configures one shot pulse width. The chopper module is useful in switching operations for pulse transformers. The one-shot block provides a high energy first pulse to ensure hard and fast power switch turn on, while the subsequent pulses sustain pulses, ensuring the power switch remains on.

## **Parameters**

| baseAddr   | Base Address of the PWM Module Registers. |
|------------|-------------------------------------------|
| OSPWCycles | Number of clocks the OSPW to be ON.       |

### Returns

None

4.30.3.11 void EHRPWMDBConfigureFED ( unsigned int baseAddr, unsigned int fallingEdgeDelay )

This API sets the Falling edge delay.

## **Parameters**

| baseAddr         | Base Address of the PWM Module Registers. |
|------------------|-------------------------------------------|
| fallingEdgeDelay | Falling Edge Delay                        |

## Returns

None

4.30.3.12 void EHRPWMDBConfigureRED ( unsigned int baseAddr, unsigned int raisingEdgeDelay )

This API sets the raising edge delay.

#### **Parameters**

| baseAddr     | Base Address of the PWM Module Registers. |
|--------------|-------------------------------------------|
| raisingEdge← | Raising Edge Delay                        |
| Delay        |                                           |

## Returns

None

## 4.30.3.13 void EHRPWMDBOutput (unsigned int baseAddr, unsigned int DBgenOpMode)

This API selects output mode. This allows to selectively enable or bypass the dead-band generation for the falling-edge and rising-edge delay.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| DBgenOpMode | Output mode. The possible values can be : |
|             | EHRPWM_DBCTL_OUT_MODE_BYPASS              |
|             | EHRPWM_DBCTL_OUT_MODE_NOREDBFED           |
|             | EHRPWM_DBCTL_OUT_MODE_AREDNOFED           |
|             | EHRPWM_DBCTL_OUT_MODE_AREDBFED            |
|             |                                           |

## Returns

None

## 4.30.3.14 void EHRPWMDBPolaritySelect (unsigned int baseAddr, unsigned int DBgenPol)

This API selects the polarity. This allows to selectively invert one of the delayed signals before it is sent out of the dead-band sub-module.

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| DBgenSource | Polarity. The possible values can be :    |
|             | HRPWM_DBCTL_POLSEL_ACTIVEHIGH             |
|             | EHRPWM_DBCTL_POLSEL_ALC                   |
|             | EHRPWM_DBCTL_POLSEL_AHC                   |
|             | EHRPWM_DBCTL_POLSEL_ACTIVELOW             |
|             |                                           |

Returns

None

4.30.3.15 void EHRPWMDBSourceSelect (unsigned int baseAddr, unsigned int DBgenSource)

This API selects the source for delay blocks in dead band sub-module. The Dead band generator has two sub-modules, one for raising edge delay and the other for falling edge delay. This can be configured when a delay is need between two signals during signal change. The dead band generator is usefull in full-inverters.

#### Parameters 4 8 1

| baseAddr    | Base Address of the PWM Module Registers.    |
|-------------|----------------------------------------------|
| DBgenSource | Source selection. The possible values can be |
|             | EHRPWM_DBCTL_IN_MODE_AREDAFED                |
|             | EHRPWM_DBCTL_IN_MODE_BREDAFED                |
|             | EHRPWM_DBCTL_IN_MODE_AREDBFED                |
|             | EHRPWM_DBCTL_IN_MODE_BREDBFED                |
|             |                                              |

Returns

None

4.30.3.16 bool EHRPWMETEventCount ( unsigned int baseAddr )

This API returns the number of events occured.

**Parameters** 

| baseAddr |
|----------|
|----------|

Returns

eventCount number of events occured

4.30.3.17 void EHRPWMETIntClear ( unsigned int baseAddr )

This API clears the interrupt.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

Returns

None

4.30.3.18 void EHRPWMETIntDisable ( unsigned int baseAddr )

This API disables the interrupt.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

4.30.3.19 void EHRPWMETIntEnable ( unsigned int baseAddr )

This API enables the interrupt.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

4.30.3.20 void EHRPWMETIntPrescale (unsigned int baseAddr, unsigned int prescale)

This API prescales the event on which interrupt is to be generated.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| prescale | prescalar value                           |

## Returns

None

4.30.3.21 void EHRPWMETIntSourceSelect ( unsigned int baseAddr, unsigned int selectInt )

This API selects the interrupt source.

| seAddr   | Base Address of the PWM Module Registers.                   |
|----------|-------------------------------------------------------------|
| electInt | Event which triggers interrupt. The possible source can be, |
|          | EHRPWM_ETSEL_INTSEL_TBCTREQUZERO                            |
|          | EHRPWM_ETSEL_INTSEL_TBCTREQUPRD                             |
|          | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPAINC                         |
|          | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPADEC                         |
|          | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPBINC                         |
|          | EHRPWM_ETSEL_INTSEL_TBCTREQUCMPBDEC                         |
|          |                                                             |

Returns

None

4.30.3.22 bool EHRPWMETIntStatus ( unsigned int baseAddr )

This API returns the interrupt status.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

#### Returns

status Status of the interrupt

4.30.3.23 void EHRPWMETIntSWForce ( unsigned int baseAddr )

This API forces interrupt to be generated.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

#### Returns

None

4.30.3.24 void EHRPWMHRDisable (unsigned int baseAddr)

This API disables the HR sub-module.

**Parameters** 

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|

## Returns

None

4.30.3.25 bool EHRPWMLoadCMPA (unsigned int baseAddr, unsigned int CMPAVal, bool enableShadowWrite, unsigned int ShadowToActiveLoadTrigger, bool OverwriteShadowFull)

This API loads the CMPA value. When CMPA value equals the counter value, then an event is generated both in the up direction and down direction.

| baseAddr      | Base Address of the PWM Module Registers. |
|---------------|-------------------------------------------|
| CMPAVal       | CMPA value to be loaded.                  |
| enableShadow⊷ | Enable write to shadow register.          |
| Write         |                                           |

| ShadowTo⊷   | Shadow to active register load trigger.                            |
|-------------|--------------------------------------------------------------------|
| ActiveLoad⊷ |                                                                    |
| Trigger     |                                                                    |
| Overwrite←  | Overwrite even if previous value is not loaded to active register. |
| ShadowFull  |                                                                    |

## Returns

bool Flag indicates whether the CMPA value is written or not.

4.30.3.26 void EHRPWMLoadCMPAHR ( unsigned int *baseAddr*, unsigned int *CMPAHRVal*, unsigned int *ShadowToActiveLoadTrigger* )

This API loads CMPAHR value.

#### **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.                        |
|-------------|------------------------------------------------------------------|
| CMPAHRVal   | CMPAHR value to he loaded                                        |
| ShadowTo⊷   | Condition when the active reg to be loaded from shadow register. |
| ActiveLoad← |                                                                  |
| Trigger     |                                                                  |

## Returns

None

4.30.3.27 bool EHRPWMLoadCMPB ( unsigned int *baseAddr*, unsigned int *CMPBVal*, bool *enableShadowWrite*, unsigned int *ShadowToActiveLoadTrigger*, bool *OverwriteShadowFull* )

This API loads the CMPB value. When CMPB value equals the counter value, then an event is generated both in the up direction and down direction.

## Parameters

| baseAddr      | Base Address of the PWM Module Registers.                          |
|---------------|--------------------------------------------------------------------|
| CMPBVal       | CMPB value to be loaded.                                           |
| enableShadow← | Enable write to shadow register.                                   |
| Write         |                                                                    |
| ShadowTo⊷     | Shadow to active register load trigger.                            |
| ActiveLoad←   |                                                                    |
| Trigger       |                                                                    |
| Overwrite←    | Overwrite even if previous value is not loaded to active register. |
| ShadowFull    |                                                                    |

## Returns

bool Flag indicates whether the CMPB value is written or not.

4.30.3.28 void EHRPWMLoadTBPHSHR ( unsigned int baseAddr, unsigned int TBPHSHRVal )

This API loads the HR PHS value.

#### **Parameters**

| baseAdd   | Base Address of the PWM Module Registers. |
|-----------|-------------------------------------------|
| TBPHSHRVa | TB PHS HR value                           |

### Returns

None

4.30.3.29 void EHRPWMPWMOpFreqSet ( unsigned int *baseAddr*, unsigned int *tbClk*, unsigned int *pwmFreq*, unsigned int *counterDir*, bool *enableShadowWrite* )

This API configures the PWM Frequency/Period. The period count determines the period of the final output waveform. For the given period count, in the case of UP and DOWN counter the count value will be loaded as is. In the case of UP\_DOWN counter the count is halfed.

#### **Parameters**

| baseAddr      | Base Address of the PWM Module Registers.                                                     |
|---------------|-----------------------------------------------------------------------------------------------|
| tbClk         | Timebase clock.                                                                               |
| pwmFreq       | Frequency of the PWM Output. If the counter direction is up-down this value has to be halfed, |
|               | so that the period of the final output is equal to pwmFreq.                                   |
| counterDir    | Direction of the counter(up, down, up-down)                                                   |
| enableShadow← | Whether write to Period register is to be shadowed                                            |
| Write         |                                                                                               |

## Returns

None.

4.30.3.30 unsigned int EHRPWMReadTBCount (unsigned int baseAddr)

This API gets the TB counter current value. The count operation is not affected by the read.

### **Parameters**

| baseAddr |
|----------|
|----------|

### Returns

tbCount Current Timebase count value.

4.30.3.31 void EHRPWMSWForceA ( unsigned int baseAddr )

This API triggers the SW forced event on A. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

4.30.3.32 void EHRPWMSWForceB ( unsigned int baseAddr )

This API triggers the SW forced event on B. This can be used for testing the AQ sub-module. Every call to this API will trigger a single event.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None

## 4.30.3.33 void EHRPWMSyncOutModeSet ( unsigned int baseAddr, unsigned int syncOutMode )

This API selects the output sync source. It determines on which of the following event sync-out has to be generated.

## **Parameters**

| baseAddr    | Base Address of the PWM Module Registers. |
|-------------|-------------------------------------------|
| syncOutMode | Sync out mode. Possible values are,       |
|             | EHRPWM_SYNCOUT_SYNCIN                     |
|             | EHRPWM_SYNCOUT_COUNTER_EQUAL_ZERO         |
|             | EHRPWM_SYNCOUT_COUNTER_EQUAL_COMPAREB     |
|             | EHRPWM_SYNCOUT_DISABLE                    |
|             |                                           |

## Returns

None.

# 4.30.3.34 void EHRPWMTBClearStatus ( unsigned int baseAddr, unsigned int tbStatusMask )

This API clears the TB status bits indicated by the tbStatusMask parameter.

| baseAddr     | Base Address of the PWM Module Registers.      |
|--------------|------------------------------------------------|
| tbStatusMask | Indicates which status bit need to be cleared. |
|              | • EHRPWM_TBSTS_CTRMAX                          |
|              | • EHRPWM_TBSTS_SYNCI                           |
|              | • EHRPWM_TBSTS_CTRDIR                          |
|              |                                                |

Returns

None

4.30.3.35 void EHRPWMTBEmulationModeSet ( unsigned int baseAddr, unsigned int mode )

This API configures emulation mode. This setting determines the behaviour of Timebase during emulation (debugging).

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| mode     | Emulation mode. Possible values are,      |
|          | EHRPWM_STOP_AFTER_NEXT_TB_INCREMENT       |
|          | EHRPWM_STOP_AFTER_A_COMPLETE_CYCLE        |
|          | • EHRPWM_FREE_RUN                         |
|          |                                           |

## Returns

None.

4.30.3.36 unsigned int EHRPWMTBStatusGet ( unsigned int baseAddr, unsigned int tbStatusMask )

This API gets the TB status as indicated by the tbStatusMask parameter.

| baseAddr     | Base Address of the PWM Module Registers.                         |
|--------------|-------------------------------------------------------------------|
| tbStatusMask | Indicates which status is needed.                                 |
|              | • EHRPWM_TBSTS_CTRMAX                                             |
|              | <ul> <li>whether the counter has reached the max value</li> </ul> |
|              |                                                                   |
|              | • EHRPWM_TBSTS_SYNCI                                              |
|              | <ul> <li>indicates external sync event has occured</li> </ul>     |
|              |                                                                   |
|              | EHRPWM_TBSTS_CTRDIR - gives the counter direction                 |
|              |                                                                   |
|              |                                                                   |

#### Returns

tbStatus Requested status is returned. The user need to extract the appropriate bits by shifting.

4.30.3.37 void EHRPWMTimebaseClkConfig ( unsigned int baseAddr, unsigned int tbClk, unsigned int moduleClk)

This API configures the clock divider of the Time base module. The clock divider can be calculated using the equation TBCLK = SYSCLKOUT/(HSPCLKDIV LKDIV)

#### **Parameters**

| baseAddr  | Base Address of the PWM Module Registers. |
|-----------|-------------------------------------------|
| tbClk     | Timebase clock to be generated.           |
| moduleClk | Input clock of the PWM module (sysclk2)   |

## Returns

None.

4.30.3.38 void EHRPWMTimebaseSyncDisable (unsigned int baseAddr)

This API disables the synchronization. Even if sync-in event occurs the count value will not be reloaded.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

## Returns

None.

4.30.3.39 void EHRPWMTimebaseSyncEnable ( unsigned int baseAddr, unsigned int tbPhsValue, unsigned int phsCountDir )

This API enables the synchronization. When a sync-in event is generated the couter is reloaded with the new value. After sync the counter will use the new value.

| baseAddr    | Base Address of the PWM Module Registers.       |
|-------------|-------------------------------------------------|
| tbPhsValue  | Phase value to be reloaded after sync           |
| phsCountDir | Count direction after sync. Possible values are |
|             | EHRPWM_COUNT_DOWN_AFTER_SYNC                    |
|             | • EHRPWM_COUNT_UP_AFTER_SYNC                    |
|             |                                                 |

Returns

None.

4.30.3.40 void EHRPWMTriggerSWSync ( unsigned int baseAddr )

This API generates sw forced sync pulse. This API can be used for testing. When this API is called sync-in will be generated.

**Parameters** 

|            | D ALL CIL DIAMANA LL D ' I                  |
|------------|---------------------------------------------|
| baseAddr   | Base Address of the PWM Module Registers.   |
| Dasci laai | Dase Address of the Livin Modale Registers. |
|            |                                             |

Returns

None.

4.30.3.41 void EHRPWMTZFlagClear ( unsigned int baseAddr, unsigned int flagToClear )

This API clears the flag.

## **Parameters**

| baseAddr    | Base Address of the PWM Module Registers.         |
|-------------|---------------------------------------------------|
| flagToClear | Status to be cleared. The possible values can be, |
|             | • EHRPWM_TZCLR_OST                                |
|             | • EHRPWM_TZCLR_CBC                                |
|             | • EHRPWM_TZCLR_INT                                |
|             |                                                   |

Returns

None

4.30.3.42 unsigned int EHRPWMTZFlagGet ( unsigned int baseAddr, unsigned int flagToRead )

This API returns the flag status requested.

| baseAddr   | Base Address of the PWM Module Registers.      |
|------------|------------------------------------------------|
| flagToRead | status to be read. The possible values can be, |
|            | • EHRPWM_TZCLR_OST                             |
|            | • EHRPWM_TZCLR_CBC                             |
|            | • EHRPWM_TZCLR_INT                             |
|            |                                                |

Returns

None

4.30.3.43 void EHRPWMTZForceAOnTrip (unsigned int baseAddr, unsigned int opValue)

This API configures the o/p on A when a trip event is recognized. The output can be set to high or low or high impedence.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| opValue  | o/p state to be configured                |

## Returns

None

4.30.3.44 void EHRPWMTZForceBOnTrip ( unsigned int baseAddr, unsigned int opValue )

This API configures the o/p on B when a trip event is recognised. The output can be set to high or low or high impedence.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| opValue  | o/p state to be configured                |

### Returns

None

4.30.3.45 void EHRPWMTZIntDisable ( unsigned int baseAddr, bool osht\_CBC )

This API disables the trip interrupt.

## **Parameters**

| baseAddi | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | disable OST or CBC                        |

## Returns

None

4.30.3.46 void EHRPWMTZIntEnable ( unsigned int baseAddr, bool osht\_CBC )

This API enables the trip interrupt. When trip event occurs the sub-module can be configured to interrupt CPU.

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

| 1, 000   | LL COT ODG        |
|----------|-------------------|
| osht CBC | enable OST or CBC |
| OSIR ODO | chable dot of obo |

## Returns

None

4.30.3.47 void EHRPWMTZSWFrcEvent ( unsigned int baseAddr, bool osht\_CBC )

This API enables to generate SW forced trip.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | generate OST or CBC trip                  |

#### Returns

None

4.30.3.48 void EHRPWMTZTripEventDisable ( unsigned int baseAddr, bool osht\_CBC )

This API disable the trip event. The trip events will be ignored.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | Disable OST or CBC event                  |

## Returns

None

4.30.3.49 void EHRPWMTZTripEventEnable ( unsigned int baseAddr, bool osht\_CBC )

This API enables the trip event. The trip signals indicates external fault, and the ePWM outputs can be programmed to respond accordingly when faults occur.

## **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| osht_CBC | Enable OST or CBC event                   |

## Returns

None

4.30.3.50 void EHRPWMWriteTBCount ( unsigned int baseAddr, unsigned int tbCount )

This API loads the TB counter. The new value is taken immediately.

#### **Parameters**

| baseAddr | Base Address of the PWM Module Registers. |
|----------|-------------------------------------------|
| tbCount  | Time base count value to be loaded.       |

## Returns

None.

# 4.31 leJOS\_EV3/src/ev3/include/gpio.h File Reference

This file contains the function prototypes for the device abstraction layer for GPIO and some related macros.



This graph shows which files directly or indirectly include this file:



# Macros

- #define GPIO DIR INPUT 1
- #define **GPIO\_DIR\_OUTPUT** 0
- #define GPIO\_INT\_TYPE\_NOEDGE 0

- #define GPIO INT TYPE FALLEDGE 1
- #define GPIO\_INT\_TYPE\_RISEDGE 2
- #define GPIO INT TYPE BOTHEDGE 3
- #define GPIO INT NOPEND 0
- #define GPIO INT PEND 1
- #define GPIO PIN LOW 0
- #define GPIO PIN HIGH 1
- #define GPIO BANK PIN 0 GPIO DIR DIR0
- #define GPIO\_BANK\_PIN\_1 GPIO\_DIR\_DIR1
- #define GPIO BANK PIN 2 GPIO DIR DIR2
- #define GPIO BANK PIN 3 GPIO DIR DIR3
- #define GPIO BANK PIN 4 GPIO DIR DIR4
- #define GPIO BANK PIN 5 GPIO DIR DIR5
- #define **GPIO BANK PIN 6** GPIO DIR DIR6
- #dointo di 10\_BANC\_1 III\_0 di 10\_BIC\_BIC
- #define GPIO\_BANK\_PIN\_7 GPIO\_DIR\_DIR7
  #define GPIO\_BANK\_PIN\_8 GPIO\_DIR\_DIR8
- #define GPIO\_BANK\_PIN\_9 GPIO\_DIR\_DIR9
- #define GPIO\_BANK\_PIN\_10 GPIO\_DIR\_DIR10
- #define GPIO BANK PIN 11 GPIO DIR DIR11
- #define GPIO BANK PIN 12 GPIO DIR DIR12
- #define GPIO BANK PIN 13 GPIO DIR DIR13
- #define GPIO BANK PIN 14 GPIO DIR DIR14
- #define GPIO BANK PIN 15 GPIO DIR DIR15

## **Functions**

· void GPIODirModeSet (unsigned int baseAdd, unsigned int pinNumber, unsigned int pinDir)

This function configures the direction of a pin as input or output.

• unsigned int GPIODirModeGet (unsigned int baseAdd, unsigned int pinNumber)

This function gets the direction of a pin which has been configured as an input or an output pin.

void GPIOPinWrite (unsigned int baseAdd, unsigned int pinNumber, unsigned int bitValue)

This function writes a logic 1 or a logic 0 to the specified pin.

int GPIOPinRead (unsigned int baseAdd, unsigned int pinNumber)

This function reads the value(logic level) of an input or an output pin.

void GPIOIntTypeSet (unsigned int baseAdd, unsigned int pinNumber, unsigned int intType)

This function configures the trigger level type for which an interrupt is required to occur.

unsigned int GPIOIntTypeGet (unsigned int baseAdd, unsigned int pinNumber)

This function reads the trigger level type being set for interrupts to be generated.

• unsigned int GPIOPinIntStatus (unsigned int baseAdd, unsigned int pinNumber)

This function determines the status of interrupt on a specified pin.

void GPIOPinIntClear (unsigned int baseAdd, unsigned int pinNumber)

This function clears the interrupt status of the pin being accessed.

void GPIOBankIntEnable (unsigned int baseAdd, unsigned int bankNumber)

This function enables the interrupt generation capability for the bank of GPIO pins specified.

· void GPIOBankIntDisable (unsigned int baseAdd, unsigned int bankNumber)

This function disables the interrupt generation capability for the bank of GPIO pins specified.

void GPIOBankPinsWrite (unsigned int baseAdd, unsigned int bankNumber, unsigned int setPins, unsigned int clrPins)

This function is used to collectively set and collectively clear the specified bits.

## 4.31.1 Detailed Description

This file contains the function prototypes for the device abstraction layer for GPIO and some related macros.

## 4.31.2 Function Documentation

4.31.2.1 void GPIOBankIntDisable (unsigned int baseAdd, unsigned int bankNumber)

This function disables the interrupt generation capability for the bank of GPIO pins specified.

#### **Parameters**

| baseAdd    | The memory address of the GPIO instance being used.                                         |
|------------|---------------------------------------------------------------------------------------------|
| bankNumber | This is the bank for whose pins interrupt generation capability needs to be disabled. bank← |
|            | Number is 0 for bank 0, 1 for bank 1 and so on.                                             |

### Returns

None.

4.31.2.2 void GPIOBankIntEnable (unsigned int baseAdd, unsigned int bankNumber)

This function enables the interrupt generation capability for the bank of GPIO pins specified.

## **Parameters**

| baseAdd    | The memory address of the GPIO instance being used.                                        |
|------------|--------------------------------------------------------------------------------------------|
| bankNumber | This is the bank for whose pins interrupt generation capability needs to be enabled. bank← |
|            | Number is 0 for bank 0, 1 for bank 1 and so on.                                            |

#### Returns

None.

4.31.2.3 void GPIOBankPinsWrite ( unsigned int *baseAdd*, unsigned int *bankNumber*, unsigned int *setPins*, unsigned int *clrPins* )

This function is used to collectively set and collectively clear the specified bits.

## **Parameters**

| baseAdd    | The memory address of the GPIO instance being used.                                       |
|------------|-------------------------------------------------------------------------------------------|
| bankNumber | Numerical value of the bank whose pins are to be modified.                                |
| setPins    | The bit-mask of the pins whose values have to be set. This could be the bitwise OR of the |
|            | following macros: -> GPIO_BANK_PIN_n where $n \ge 0$ and $n \le 15$ .                     |
| clrPins    | The bit-mask of the pins whose values have to be cleared. This could be the bitwise OR of |
|            | the following macros: -> GPIO_BANK_PIN_n where $n >= 0$ and $n <= 15$ .                   |

## Returns

None.

## Note

The pre-requisite to write to any pins is that the pins have to be configured as output pins.

4.31.2.4 unsigned int GPIODirModeGet ( unsigned int baseAdd, unsigned int pinNumber )

This function gets the direction of a pin which has been configured as an input or an output pin.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |
|-----------|-----------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144. |

#### Returns

This returns one of the following two values: 1> GPIO\_DIR\_INPUT, if the pin is configured as an input pin. 2> GPIO\_DIR\_OUTPUT, if the pin is configured as an output pin.

4.31.2.5 void GPIODirModeSet ( unsigned int baseAdd, unsigned int pinNumber, unsigned int pinDir )

This function configures the direction of a pin as input or output.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |
|-----------|-----------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144. |
| pinDir    | The direction to be set for the pin. This can take the values: 1> GPIO_DIR_INPUT, for   |
|           | configuring the pin as input. 2> GPIO_DIR_OUTPUT, for configuring the pin as output.    |

#### Returns

None.

#### Note

Here we write to the DIRn register. Writing a logic 1 configures the pin as input and writing logic 0 as output. By default, all the pins are set as input pins.

4.31.2.6 unsigned int GPIOIntTypeGet ( unsigned int baseAdd, unsigned int pinNumber )

This function reads the trigger level type being set for interrupts to be generated.

## Parameters

| ba   | seAdd | The memory address of the GPIO instance being used.                                     |
|------|-------|-----------------------------------------------------------------------------------------|
| pinN | umber | The serial number of the GPIO pin to be accessed. The 144 GPIO pins have serial numbers |
|      |       | from 1 to 144.                                                                          |

## Returns

This returns a value which indicates the type of trigger level type being set. One of the following values is returned. 1> GPIO\_INT\_TYPE\_NOEDGE, indicating no interrupts will be generated over the corresponding pin. 2> GPIO\_INT\_TYPE\_FALLEDGE, indicating a falling edge on the corresponding pin signifies an interrupt generation. 3> GPIO\_INT\_TYPE\_RISEDGE, indicating a rising edge on the corresponding pin signifies an interrupt generation. 4> GPIO\_INT\_TYPE\_BOTHEDGE, indicating both edges on the corresponding pin signifies an interrupt each being generated.

4.31.2.7 void GPIOIntTypeSet ( unsigned int baseAdd, unsigned int pinNumber, unsigned int intType )

This function configures the trigger level type for which an interrupt is required to occur.

### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                            |
|-----------|------------------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144.        |
| intType   | This specifies the trigger level type. This can take one of the following four values: 1> GPI← |
|           | O_INT_TYPE_NOEDGE, to not generate any interrupts. 2> GPIO_INT_TYPE_FALLEDGE,                  |
|           | to generate an interrupt on the falling edge of a signal on that pin. 3> GPIO_INT_TYPE_        |
|           | RISEDGE, to generate an interrupt on the rising edge of a signal on that pin. 4> GPIO_IN←      |
|           | T_TYPE_BOTHEDGE, to generate interrupts on both rising and falling edges of a signal on        |
|           | that pin.                                                                                      |

### Returns

None.

### Note

Configuring the trigger level type for generating interrupts is not enough for the GPIO module to generate interrupts. The user should also enable the interrupt generation capability for the bank to which the pin belongs to. Use the function GPIOBankIntEnable() to do the same.

4.31.2.8 void GPIOPinIntClear (unsigned int baseAdd, unsigned int pinNumber)

This function clears the interrupt status of the pin being accessed.

#### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |
|-----------|-----------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin to be accessed. The 144 GPIO pins have serial numbers |
|           | from 1 to 144.                                                                          |

## Returns

None.

4.31.2.9 unsigned int GPIOPinIntStatus ( unsigned int baseAdd, unsigned int pinNumber )

This function determines the status of interrupt on a specified pin.

## **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |
|-----------|-----------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin to be accessed. The 144 GPIO pins have serial numbers |
|           | from 1 to 144.                                                                          |

## Returns

This returns a value which expresses the status of an interrupt raised over the specified pin. 1> GPIO\_INT← \_NOPEND, if no interrupts are left to be serviced. 2> GPIO\_INT\_PEND, if the interrupt raised over that pin is yet to be cleared and serviced.

# Note

If an interrupt over a pin is found to be pending, then the application can call GPIOPinIntClear() to clear the interrupt status.

4.31.2.10 int GPIOPinRead ( unsigned int baseAdd, unsigned int pinNumber )

This function reads the value(logic level) of an input or an output pin.

### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                     |
|-----------|-----------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144. |

### Returns

This returns the value present on the specified pin. This returns one of the following values: 1> GPIO\_PIN← \_LOW, if the value on the pin is logic 0. 2> GPIO\_PIN\_HIGH, if the value on the pin is logic 1.

### Note

Using this function, we can read the values of both input and output pins.

4.31.2.11 void GPIOPinWrite ( unsigned int baseAdd, unsigned int pinNumber, unsigned int bitValue )

This function writes a logic 1 or a logic 0 to the specified pin.

### **Parameters**

| baseAdd   | The memory address of the GPIO instance being used.                                               |
|-----------|---------------------------------------------------------------------------------------------------|
| pinNumber | The serial number of the GPIO pin. The 144 GPIO pins have serial numbers from 1 to 144.           |
| bitValue  | This signifies whether to write a logic 0 or logic 1 to the specified pin. This variable can take |
|           | any of the following two values: 1> GPIO_PIN_LOW, which indicates to clear(logic 0) the bit.      |
|           | 2> GPIO_PIN_HIGH, which indicates to set(logic 1) the bit.                                        |

### Returns

None.

# Note

The pre-requisite to write to any pin is that the pin has to be configured as an output pin.

# 4.32 leJOS\_EV3/src/ev3/ninja/gpio.h File Reference

This header declares function required to interact with GPIO pins of the SoC.

#include "../include/hw/hw\_gpio.h"
Include dependency graph for gpio.h:



This graph shows which files directly or indirectly include this file:



### **Macros**

• #define SYSCFG0\_BASE ((volatile void\*)0x01C14000)

The base address of the SYSCFG0 register.

#define SYSCFG1 BASE ((volatile void\*)0x01E2C000)

The base address of the SYSCFG1 register.

#define GPIO BASE ((volatile void\*)0x01E26000)

The base address of the GPIO control registers.

#define GPIO\_PIN(B, O) ((B) \* 0x10 + (O))

Calculate the number of a GPIO pin (0 to 143) based on its bank and number on that bank.

#define GPIO\_BANK(N) (GPIO\_BASE + 0x10 + (N >> 5) \* 0x28)

Get the base address of the registers responsible for controlling a specific GPIO pin based on the pin number.

#define GPIO\_MASK(N) (1 << (N & 0x1F))</li>

Get the mask required to manipulate the registers for the GPIO pin based on its pin number.

#define GPIO\_DIR(N) \*((volatile unsigned int\*)(GPIO\_BANK(N) + 0x00))

A dereferenced pointer to the GPIO direction register for a pin based on the pin number.

#define GPIO SET(N) \*((volatile unsigned int\*)(GPIO BANK(N) + 0x08))

A dereferenced pointer to the GPIO set register for a pin based on the pin number.

#define GPIO\_CLR(N) \*((volatile unsigned int\*)(GPIO\_BANK(N) + 0x0C))

A dereferenced pointer to the GPIO clear register for a pin based on the pin number.

## **Functions**

· void gpio init pin (unsigned int pin)

Initialize a GPIO pin with its GPIO functionality.

void gpio\_init\_outpin (unsigned int pin)

Initialize a GPIO pin with its GPIO functionality and set its direction to output.

void gpio\_init\_inpin (unsigned int pin)

Initialize a GPIO pin with its GPIO functionality and set its direction to input.

• void gpio\_set (unsigned int pin, unsigned int value)

Set the value of a GPIO pin which is configured as output.

unsigned int gpio\_get (unsigned int pin)

Get the signal at a GPIO pin which is configured as input.

- void **spi\_init\_pin** (unsigned int pin)
- void turn\_off\_brick (void)

Turn the EV3 off by setting GPIO pin 6 on bank 11 as an output pin.

## 4.32.1 Detailed Description

This header declares function required to interact with GPIO pins of the SoC.

## **Author**

Tobias Schießl, ev3ninja

## 4.32.2 Function Documentation

# 4.32.2.1 unsigned int gpio\_get ( unsigned int pin )

Get the signal at a GPIO pin which is configured as input.

If not already done, this function will set the pin as an input pin.

## **Parameters**

```
pin - The pin number of the GPIO pin , ranging from 0 to 143)
```

## Returns

The signal at the pin: 1 for high and 0 for low

Here is the call graph for this function:



## 4.32.2.2 void gpio\_init\_inpin ( unsigned int pin )

Initialize a GPIO pin with its GPIO functionality and set its direction to input.

## **Parameters**

| pin | - The pin number of the GPIO pin , ranging from 0 to 143) |
|-----|-----------------------------------------------------------|

# Returns

none

Here is the call graph for this function:



# 4.32.2.3 void gpio\_init\_outpin ( unsigned int pin )

Initialize a GPIO pin with its GPIO functionality and set its direction to output.

### **Parameters**

| pin | - The pin number of the GPIO pin , ranging from 0 to 143) |
|-----|-----------------------------------------------------------|

### Returns

none

Here is the call graph for this function:



# 4.32.2.4 void gpio\_init\_pin ( unsigned int pin )

Initialize a GPIO pin with its GPIO functionality.

## **Parameters**

| pin | - The pin number of the GPIO pin , ranging from 0 to 143) |
|-----|-----------------------------------------------------------|
|-----|-----------------------------------------------------------|

## Returns

none

## 4.32.2.5 void gpio\_set ( unsigned int pin, unsigned int value )

Set the value of a GPIO pin which is configured as output.

If not already done, this function will set the pin as an output pin.

# **Parameters**

| pin   | - The pin number of the GPIO pin , ranging from 0 to 143)             |
|-------|-----------------------------------------------------------------------|
| value | - The value to set (0 will be low, all other values will map to high) |

# Returns

none

Here is the call graph for this function:



4.32.2.6 void turn\_off\_brick ( void )

Turn the EV3 off by setting GPIO pin 6 on bank 11 as an output pin.

Returns

none

Here is the call graph for this function:



# 4.33 leJOS\_EV3/src/ev3/include/hw/hw\_aintc.h File Reference

ARM INTC register definitions.

This graph shows which files directly or indirectly include this file:



- #define AINTC\_REVID (0x0)
- #define AINTC\_CR (0x4)
- #define AINTC\_GER (0x10)
- #define AINTC\_GNLR (0x1c)
- #define AINTC\_SISR (0x20)
- #define AINTC\_SICR (0x24)
- #define AINTC\_EISR (0x28)
- #define AINTC\_EICR (0x2c)
- #define AINTC\_HIEISR (0x34)
- #define AINTC\_HIEICR (0x38)
- #define AINTC\_VBR (0x50)

- #define AINTC\_VSR (0x54)
- #define AINTC\_VNR (0x58)
- #define AINTC GPIR (0x80)
- #define AINTC GPVR (0x84)
- #define AINTC\_SRSR(n) (0x200 + (n \* 4))
- #define AINTC\_SECR(n) (0x280 + (n \* 4))
- #define **AINTC\_ESR**(n) (0x300 + (n \* 4))
- #define AINTC\_ECR(n) (0x380 + (n \* 4))
- #define AINTC\_CMR(n) (0x400 + (n \* 4))
- #define AINTC\_HIPIR(n) (0x900 + (n \* 4))
- #define AINTC\_HINLR(n) (0x1100 + (n \* 4))
- #define AINTC\_HIER (0x1500)
- #define AINTC\_HIPVR(n) (0x1600 + (n \* 4))
- #define AINTC\_REVID\_REV (0xFFFFFFFFu)
- #define AINTC\_REVID\_REV\_SHIFT (0x00000000u)
- #define AINTC CR PRHOLDMODE (0x00000010u)
- #define AINTC\_CR\_PRHOLDMODE\_SHIFT (0x00000004u)
- #define AINTC CR PRHOLDMODE NO PRHOLD (0x00000000u)
- #define AINTC\_CR\_PRHOLDMODE\_PRHOLD (0x00000001u)
- #define AINTC CR NESTMODE (0x0000000Cu)
- #define AINTC CR NESTMODE SHIFT (0x00000002u)
- #define AINTC CR NESTMODE NONEST (0x00000000u)
- #define AINTC CR NESTMODE INDIVIDUAL (0x00000001u)
- #define AINTC\_CR\_NESTMODE\_GLOBAL (0x00000002u)
- #define AINTC CR NESTMODE MANUAL (0x00000003u)
- #define AINTC\_GER\_ENABLE (0x00000001u)
- #define AINTC GER ENABLE SHIFT (0x00000000u)
- #define AINTC GNLR OVERRIDE (0x80000000u)
- #define AINTC GNLR OVERRIDE SHIFT (0x0000001Fu)
- #define AINTC GNLR NESTLVL (0x000001FFu)
- #define AINTC GNLR NESTLVL SHIFT (0x00000000u)
- #define AINTC\_SISR\_INDEX (0x000003FFu)
- #define AINTC\_SISR\_INDEX\_SHIFT (0x00000000u)
- #define AINTC\_SICR\_INDEX (0x000003FFu)
- #define AINTC\_SICR\_INDEX\_SHIFT (0x00000000u)
- #define AINTC\_EISR\_INDEX (0x000003FFu)
- #define AINTC\_EISR\_INDEX\_SHIFT (0x00000000u)
- #define AINTC\_EICR\_INDEX (0x000003FFu)
- #define AINTC EICR INDEX SHIFT (0x00000000u)
- #define AINTC\_HIEISR\_INDEX (0x000003FFu)
- #define AINTC HIEISR INDEX SHIFT (0x00000000u)
- #define AINTC\_HIDISR\_INDEX (0x000003FFu)
- #define AINTC\_HIDISR\_INDEX\_SHIFT (0x00000000u)
- #define AINTC\_VBR\_BASE (0xFFFFFFFu)
- #define AINTC\_VBR\_BASE\_SHIFT (0x00000000u)
- #define AINTC VSR SIZE (0x000000FFu)
- #define AINTC VSR SIZE SHIFT (0x00000000u)
- #define AINTC VNR NULL (0xFFFFFFFFu)
- #define AINTC\_VNR\_NULL\_SHIFT (0x00000000u)
- #define AINTC\_GPIR\_NONE (0x80000000u)
- #define AINTC GPIR NONE SHIFT (0x0000001Fu)
- #define AINTC\_GPIR\_PRI\_INDX (0x000003FFu)
- #define AINTC\_GPIR\_PRI\_INDX\_SHIFT (0x00000000u)
- #define AINTC GPVR ADDR (0xFFFFFFFu)
- #define AINTC\_GPVR\_ADDR\_SHIFT (0x00000000u)

- #define AINTC\_SRSR\_RAW\_STATUS (0xFFFFFFFu)
- #define AINTC SRSR RAW STATUS SHIFT (0x00000000u)
- #define AINTC\_SECR\_ENBL\_STATUS (0xFFFFFFFFu)
- #define AINTC SECR ENBL STATUS SHIFT (0x00000000u)
- #define AINTC\_ESR\_ENABLE\_SHIFT (0x00000000u)
- #define AINTC ECR DISABLE (0xFFFFFFFu)
- #define AINTC\_ECR\_DISABLE\_SHIFT (0x00000000u)
- #define AINTC CMR CHNL NPLUS3 (0xFF000000u)
- #define AINTC\_CMR\_CHNL\_NPLUS3\_SHIFT (0x00000018u)
- #define AINTC CMR CHNL NPLUS2 (0x00FF0000u)
- #define AINTC\_CMR\_CHNL\_NPLUS2\_SHIFT (0x00000010u)
- #define AINTC CMR CHNL NPLUS1 (0x0000FF00u)
- #define AINTC CMR CHNL NPLUS1 SHIFT (0x00000008u)
- #define AINTC CMR CHNL N (0x000000FFu)
- #define AINTC CMR CHNL N SHIFT (0x00000000u)
- #define AINTC\_HIPIR\_NONE (0x80000000u)
- #define AINTC HIPIR NONE SHIFT (0x0000001Fu)
- #define AINTC HIPIR PRI INDX (0x000003FFu)
- #define AINTC HIPIR PRI INDX SHIFT (0x00000000u)
- #define AINTC HINLR\_OVERRIDE (0x80000000u)
- #define AINTC HINLR OVERRIDE SHIFT (0x0000001Fu)
- #define AINTC HINLR NEST LVL (0x000001FFu)
- #define AINTC HINLR NEST LVL SHIFT (0x00000000u)
- #define AINTC HINLR OVERRIDE (0x80000000u)
- #define AINTC HINLR OVERRIDE SHIFT (0x0000001Fu)
- #define AINTC\_HINLR\_NEST\_LVL (0x000001FFu)
- #define AINTC HINLR NEST LVL SHIFT (0x00000000u)
- #define AINTC HIER IRQ (0x00000002u)
- #define AINTC\_HIER\_IRQ\_SHIFT (0x00000001u)
- #define AINTC HIER FIQ (0x00000001u)
- #define AINTC\_HIER\_FIQ\_SHIFT (0x00000000u)
- #define AINTC\_HIPVR\_ADDR (0xFFFFFFFu)
- #define AINTC\_HIPVR\_ADDR\_SHIFT (0x00000000u)

## 4.33.1 Detailed Description

ARM INTC register definitions.

# 4.34 leJOS\_EV3/src/ev3/include/hw/hw\_ecap.h File Reference

ECAP register definitions.

This graph shows which files directly or indirectly include this file:



- #define ECAP\_TSCTR (0x0)
- #define ECAP CTRPHS (0x4)
- #define ECAP\_CAP1 (0x8)
- #define ECAP\_CAP2 (0xC)
- #define ECAP\_CAP3 (0x10)
- #define ECAP\_CAP4 (0x14)
- #define ECAP\_ECCTL1 (0x28)
- #define ECAP\_ECCTL2 (0x2A)
- #define ECAP\_ECEINT (0x2C)
- #define ECAP\_ECFLG (0x2E)
- #define **ECAP\_ECCLR** (0x30)
- #define ECAP ECFRC (0x32)
- #define ECAP\_REVID (0x5C)
- #define **ECAP\_TSCTR\_TSCTR** (0xFFFFFFFu)
- #define **ECAP\_TSCTR\_TSCTR\_SHIFT** (0x00000000u)
- #define **ECAP\_CTRPHS\_CTRPHS** (0xFFFFFFFu)
- #define ECAP\_CTRPHS\_CTRPHS\_SHIFT (0x00000000u)
- #define ECAP\_CAP1\_CAP1 (0xFFFFFFFu)
- #define ECAP CAP1 CAP1 SHIFT (0x00000000u)
- #define ECAP CAP2 CAP2 (0xFFFFFFFu)
- #define ECAP\_CAP2\_CAP2\_SHIFT (0x00000000u)
- #define ECAP\_CAP3\_CAP3 (0xFFFFFFFu)
- #define ECAP\_CAP3\_CAP3\_SHIFT (0x00000000u)
- #define ECAP CAP4 (0xFFFFFFFFu)
- #define ECAP\_CAP4\_CAP4\_SHIFT (0x00000000u)
- #define ECAP\_ECCTL1\_FREE\_SOFT (0xC000u)
- #define ECAP\_ECCTL1\_FREE\_SOFT\_SHIFT (0x000Eu)
- #define **ECAP\_ECCTL1\_FREE\_SOFT\_STOP** (0x0000u)
- #define ECAP ECCTL1 FREE SOFT RUNUNTIL0 (0x0001u)
- #define ECAP\_ECCTL1\_PRESCALE (0x3E00u)
- #define ECAP\_ECCTL1\_PRESCALE\_SHIFT (0x0009u)
- #define ECAP\_ECCTL1\_CAPLDEN (0x0100u)

- #define ECAP\_ECCTL1\_CAPLDEN\_SHIFT (0x0008u)
- #define ECAP\_ECCTL1\_CTRRST4 (0x0080u)
- #define ECAP\_ECCTL1\_CTRRST4\_SHIFT (0x0007u)
- #define ECAP\_ECCTL1\_CTRRST4\_NORESET (0x0000u)
- #define ECAP\_ECCTL1\_CTRRST4\_RESET (0x0001u)
- #define ECAP\_ECCTL1\_CAP4POL (0x0040u)
- #define ECAP ECCTL1 CAP4POL SHIFT (0x0006u)
- #define ECAP\_ECCTL1\_CTRRST3 (0x0020u)
- #define ECAP\_ECCTL1\_CTRRST3\_SHIFT (0x0005u)
- #define ECAP\_ECCTL1\_CAP3POL (0x0010u)
- #define ECAP\_ECCTL1\_CAP3POL\_SHIFT (0x0004u)
- #define ECAP\_ECCTL1\_CTRRST2 (0x0008u)
- #define ECAP ECCTL1 CTRRST2 SHIFT (0x0003u)
- #define ECAP\_ECCTL1\_CAP2POL (0x0004u)
- #define ECAP\_ECCTL1\_CAP2POL\_SHIFT (0x0002u)
- #define ECAP ECCTL1 CTRRST1 (0x0002u)
- #define ECAP\_ECCTL1\_CTRRST1\_SHIFT (0x0001u)
- #define ECAP ECCTL1 CAP1POL (0x0001u)
- #define ECAP ECCTL1 CAP1POL SHIFT (0x0000u)
- #define ECAP\_ECCTL2\_APWMPOL (0x0400u)
- #define ECAP\_ECCTL2\_APWMPOL\_SHIFT (0x000Au)
- #define ECAP ECCTL2 CAP APWM (0x0200u)
- #define ECAP ECCTL2 CAP APWM SHIFT (0x0009u)
- #define ECAP\_ECCTL2\_SWSYNC (0x0100u)
- #define ECAP ECCTL2 SWSYNC SHIFT (0x0008u)
- #define ECAP\_ECCTL2\_SYNCO\_SEL (0x00C0u)
- #define ECAP\_ECCTL2\_SYNCO\_SEL\_SHIFT (0x0006u)
- #define ECAP\_ECCTL2\_SYNCI\_EN (0x0020u)
- #define **ECAP\_ECCTL2\_SYNCI\_EN\_SHIFT** (0x0005u)
- #define ECAP\_ECCTL2\_TSCTRSTOP (0x0010u)
- #define ECAP\_ECCTL2\_TSCTRSTOP\_SHIFT (0x0004u)
- #define ECAP\_ECCTL2\_RE\_ARM (0x0008u)
- #define ECAP\_ECCTL2\_RE\_ARM\_SHIFT (0x0003u)
- #define ECAP\_ECCTL2\_STOP\_WRAP (0x0006u)
- #define ECAP\_ECCTL2\_STOP\_WRAP\_SHIFT (0x0001u)
- #define ECAP\_ECCTL2\_STOP\_WRAP\_CAP1 (0x0000u)
- #define ECAP\_ECCTL2\_STOP\_WRAP\_CAP2 (0x0001u)
- #define ECAP\_ECCTL2\_STOP\_WRAP\_CAP3 (0x0002u)
- #define ECAP\_ECCTL2\_STOP\_WRAP\_CAP4 (0x0003u)
- #define ECAP ECCTL2 CONT ONESHT (0x0001u)
- #define ECAP ECCTL2 CONT ONESHT SHIFT (0x0000u)
- #define ECAP\_ECEINT\_CTR\_CMP (0x0080u)
- #define ECAP\_ECEINT\_CTR\_CMP\_SHIFT (0x0007u)
- #define ECAP\_ECEINT\_CTR\_PRD (0x0040u)
- #define ECAP\_ECEINT\_CTR\_PRD\_SHIFT (0x0006u)
- #define ECAP ECEINT CTROVF (0x0020u)
- #define ECAP ECEINT CTROVF SHIFT (0x0005u)
- #define ECAP ECEINT CEVT4 (0x0010u)
- #define ECAP\_ECEINT\_CEVT4\_SHIFT (0x0004u)
- #define ECAP\_ECEINT\_CEVT3 (0x0008u)
- #define ECAP\_ECEINT\_CEVT3\_SHIFT (0x0003u)
- #define ECAP\_ECEINT\_CEVT2 (0x0004u)
- #define ECAP ECEINT CEVT2 SHIFT (0x0002u)
- #define ECAP ECEINT CEVT1 (0x0002u)
- #define ECAP\_ECEINT\_CEVT1\_SHIFT (0x0001u)

- #define ECAP\_ECFLG\_CTR\_CMP (0x0080u)
- #define ECAP\_ECFLG\_CTR\_CMP\_SHIFT (0x0007u)
- #define ECAP\_ECFLG\_CTR\_PRD (0x0040u)
- #define ECAP\_ECFLG\_CTR\_PRD\_SHIFT (0x0006u)
- #define ECAP\_ECFLG\_CTROVF (0x0020u)
- #define ECAP\_ECFLG\_CTROVF\_SHIFT (0x0005u)
- #define ECAP\_ECFLG\_CEVT4 (0x0010u)
- #define ECAP ECFLG CEVT4 SHIFT (0x0004u)
- #define ECAP ECFLG CEVT3 (0x0008u)
- #define ECAP\_ECFLG\_CEVT3\_SHIFT (0x0003u)
- #define ECAP\_ECFLG\_CEVT2 (0x0004u)
- #define ECAP\_ECFLG\_CEVT2\_SHIFT (0x0002u)
- #define ECAP ECFLG CEVT1 (0x0002u)
- #define ECAP\_ECFLG\_CEVT1\_SHIFT (0x0001u)
- #define ECAP\_ECFLG\_INT (0x0001u)
- #define ECAP\_ECFLG\_INT\_SHIFT (0x0000u)
- #define ECAP\_ECCLR\_CTR\_CMP (0x0080u)
- #define ECAP ECCLR CTR CMP SHIFT (0x0007u)
- #define ECAP\_ECCLR\_CTR\_PRD (0x0040u)
- #define ECAP\_ECCLR\_CTR\_PRD\_SHIFT (0x0006u)
- #define ECAP ECCLR CTROVF (0x0020u)
- #define ECAP ECCLR CTROVF SHIFT (0x0005u)
- #define ECAP ECCLR CEVT4 (0x0010u)
- #define ECAP\_ECCLR\_CEVT4\_SHIFT (0x0004u)
- #define ECAP\_ECCLR\_CEVT3 (0x0008u)
- #define ECAP\_ECCLR\_CEVT3\_SHIFT (0x0003u)
- #define ECAP\_ECCLR\_CEVT2 (0x0004u)
- #define ECAP\_ECCLR\_CEVT2\_SHIFT (0x0002u)
- #define ECAP\_ECCLR\_CEVT1 (0x0002u)
- #define **ECAP\_ECCLR\_CEVT1\_SHIFT** (0x0001u)
- #define ECAP\_ECCLR\_INT (0x0001u)
- #define ECAP\_ECCLR\_INT\_SHIFT (0x0000u)
- #define ECAP\_ECFRC\_CTR\_CMP (0x0080u)
- #define ECAP\_ECFRC\_CTR\_CMP\_SHIFT (0x0007u)
- #define ECAP\_ECFRC\_CTR\_PRD (0x0040u)
- #define ECAP\_ECFRC\_CTR\_PRD\_SHIFT (0x0006u)
- #define ECAP\_ECFRC\_CTROVF (0x0020u)
- #define **ECAP\_ECFRC\_CTROVF\_SHIFT** (0x0005u)
- #define ECAP ECFRC CEVT4 (0x0010u)
- #define ECAP ECFRC CEVT4 SHIFT (0x0004u)
- #define ECAP ECFRC CEVT3 (0x0008u)
- #define ECAP\_ECFRC\_CEVT3\_SHIFT (0x0003u)
- #define ECAP\_ECFRC\_CEVT2 (0x0004u)
- #define ECAP\_ECFRC\_CEVT2\_SHIFT (0x0002u)
- #define ECAP\_ECFRC\_CEVT1 (0x0002u)
- #define ECAP\_ECFRC\_CEVT1\_SHIFT (0x0001u)
- #define ECAP\_REVID\_REV (0xFFFFFFFu)
- #define ECAP\_REVID\_REV\_SHIFT (0x00000000u)

### 4.34.1 Detailed Description

ECAP register definitions.

# 4.35 leJOS\_EV3/src/ev3/include/hw/hw\_ehrpwm.h File Reference

EHRPWM register definitions.

This graph shows which files directly or indirectly include this file:



- #define EHRPWM\_TBCTL (0x0)
- #define EHRPWM\_TBSTS (0x2)
- #define EHRPWM\_TBPHSHR (0x4)
- #define EHRPWM\_TBPHS (0x6)
- #define EHRPWM\_TBCTR (0x8)
- #define EHRPWM\_TBPRD (0xA)
- #define EHRPWM\_CMPCTL (0xE)
- #define EHRPWM CMPAHR (0x10)
- #define EHRPWM CMPA (0x12)
- #define EHRPWM\_CMPB (0x14)
- #define EHRPWM\_AQCTLA (0x16)
- #define EHRPWM AQCTLB (0x18)
- #define EHRPWM\_AQSFRC (0x1A)
- #define EHRPWM\_AQCSFRC (0x1C)
- #define EHRPWM DBCTL (0x1E)
- #define EHRPWM\_DBRED (0x20)
- #define EHRPWM\_DBFED (0x22)
- #define EHRPWM\_TZSEL (0x24)
- #define EHRPWM\_TZCTL (0x28)
- #define EHRPWM\_TZEINT (0x2A)
- #define EHRPWM TZFLG (0x2C)
- #define EHRPWM\_TZCLR (0x2E)
- #define **EHRPWM\_TZFRC** (0x30)
- #define EHRPWM\_ETSEL (0x32)
- #define EHRPWM\_ETPS (0x34)
- #define EHRPWM ETFLG (0x36)
- #define EHRPWM\_ETCLR (0x38)
- #define EHRPWM ETFRC (0x3A)
- #define EUDDWM DCCTI (0x2C

- #define EHRPWM TBCTL FREE SOFT (0xC000u)
- #define EHRPWM\_TBCTL\_FREE\_SOFT\_SHIFT (0x000Eu)
- #define EHRPWM\_TBCTL\_PHSDIR (0x2000u)
- #define EHRPWM TBCTL PHSDIR SHIFT (0x000Du)
- #define EHRPWM\_TBCTL\_CLKDIV (0x1C00u)
- #define EHRPWM\_TBCTL\_CLKDIV\_SHIFT (0x000Au)
- #define EHRPWM TBCTL CLKDIV DIVBY1 (0x0000u)
- #define EHRPWM\_TBCTL\_CLKDIV\_DIVBY2 (0x0001u)
- #define EHRPWM\_TBCTL\_CLKDIV\_DIVBY4 (0x0002u)
- #define EHRPWM\_TBCTL\_CLKDIV\_DIVBY8 (0x0003u)
- #define EHRPWM TBCTL CLKDIV DIVBY16 (0x0004u)
- #define EHRPWM TBCTL CLKDIV DIVBY32 (0x0005u)
- #define EHRPWM\_TBCTL\_CLKDIV\_DIVBY64 (0x0006u)
- #define EHRPWM TBCTL\_CLKDIV\_DIVBY128 (0x0007u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV (0x0380u)
- #define EHRPWM TBCTL HSPCLKDIV SHIFT (0x0007u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_DIVBY1 (0x0000u)
- #define EHRPWM TBCTL HSPCLKDIV DIVBY2 (0x0001u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_DIVBY4 (0x0002u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_DIVBY6 (0x0003u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_DIVBY8 (0x0004u)
   #define EHRPWM TBCTL HSPCLKDIV DIVBY10 (0x0005u)
- #define EHRPWM TBCTL HSPCLKDIV DIVBY12 (0x0006u)
- #define EHRPWM\_TBCTL\_HSPCLKDIV\_DIVBY14 (0x0007u)
- \* #define ETINE VIWI\_TBCTL\_TISECENDIV\_DIVE T14 (0x0007)
- #define **EHRPWM\_TBCTL\_SWFSYNC** (0x0040u)
- #define **EHRPWM\_TBCTL\_SWFSYNC\_SHIFT** (0x0006u)
- #define EHRPWM\_TBCTL\_SYNCOSEL (0x0030u)
- #define EHRPWM\_TBCTL\_SYNCOSEL\_SHIFT (0x0004u)
- #define EHRPWM\_TBCTL\_SYNCOSEL\_EPWMXSYNCI (0x0000u)
- #define EHRPWM\_TBCTL\_SYNCOSEL\_TBCTRZERO (0x0001u)
- #define EHRPWM\_TBCTL\_SYNCOSEL\_TBCTRCMPB (0x0002u)
- #define EHRPWM\_TBCTL\_SYNCOSEL\_DISABLE (0x0003u)
- #define EHRPWM\_TBCTL\_PRDLD (0x0008u)
- #define EHRPWM\_TBCTL\_PRDLD\_SHIFT (0x0003u)
- #define EHRPWM\_TBCTL\_PHSEN (0x0004u)
- #define EHRPWM\_TBCTL\_PHSEN\_SHIFT (0x0002u)
- #define EHRPWM\_TBCTL\_CTRMODE (0x0003u)
- #define EHRPWM\_TBCTL\_CTRMODE\_SHIFT (0x0000u)
- #define EHRPWM TBCTL CTRMODE UP (0x0000u)
- #define EHRPWM\_TBCTL\_CTRMODE\_DOWN (0x0001u)
- #define EHRPWM TBCTL CTRMODE UPDOWN (0x0002u)
- #define EHRPWM\_TBCTL\_CTRMODE\_STOPFREEZE (0x0003u)
- #define EHRPWM\_TBSTS\_CTRMAX (0x0004u)
- #define EHRPWM\_TBSTS\_CTRMAX\_SHIFT (0x0002u)
- #define EHRPWM\_TBSTS\_SYNCI (0x0002u)
- #define EHRPWM\_TBSTS\_SYNCI\_SHIFT (0x0001u)
- #define **EHRPWM\_TBSTS\_CTRDIR** (0x0001u)
- #define EHRPWM TBSTS CTRDIR SHIFT (0x0000u)
- #define EHRPWM\_TBPHSHR\_TBPHSHR (0xFF00u)
- #define EHRPWM\_TBPHSHR\_TBPHSHR\_SHIFT (0x0008u)
- #define EHRPWM\_TBPHS\_TBPHS (0xFFFFu)
- #define EHRPWM\_TBPHS\_TBPHS\_SHIFT (0x0000u)
- #define EHRPWM\_TBCTR\_TBCTR (0xFFFFu)
- #define EHRPWM TBCTR TBCTR SHIFT (0x0000u)
- #define EHRPWM\_TBPRD\_TBPRD (0xFFFFu)

- #define EHRPWM TBPRD TBPRD SHIFT (0x0000u)
- #define EHRPWM\_CMPCTL\_SHDWBFULL (0x0200u)
- #define EHRPWM\_CMPCTL\_SHDWBFULL\_SHIFT (0x0009u)
- #define EHRPWM CMPCTL SHDWAFULL (0x0100u)
- #define EHRPWM CMPCTL SHDWAFULL SHIFT (0x0008u)
- #define EHRPWM\_CMPCTL\_SHDWBMODE (0x0040u)
- #define EHRPWM\_CMPCTL\_SHDWBMODE\_SHIFT (0x0006u)
- #define EHRPWM\_CMPCTL\_SHDWAMODE (0x0010u)
- #define EHRPWM\_CMPCTL\_SHDWAMODE\_SHIFT (0x0004u)
- #define EHRPWM CMPCTL LOADBMODE (0x000Cu)
- #define EHRPWM\_CMPCTL\_LOADBMODE\_SHIFT (0x0002u)
- #define EHRPWM CMPCTL LOADBMODE TBCTRZERO (0x0000u)
- #define EHRPWM\_CMPCTL\_LOADBMODE\_TBCTRPRD (0x0001u)
- #define EHRPWM CMPCTL LOADBMODE ZEROORPRD (0x0002u)
- #define EHRPWM\_CMPCTL\_LOADBMODE\_FREEZE (0x0003u)
- #define EHRPWM\_CMPCTL\_LOADAMODE (0x0003u)
- #define EHRPWM CMPCTL LOADAMODE SHIFT (0x0000u)
- #define EHRPWM CMPCTL LOADAMODE TBCTRZERO (0x0000u)
- #define EHRPWM CMPCTL LOADAMODE TBCTRPRD (0x0001u)
- #define EHRPWM CMPCTL LOADAMODE ZEROORPRD (0x0002u)
- #define EHRPWM\_CMPCTL\_LOADAMODE\_FREEZE (0x0003u)
- #define EHRPWM CMPAHR (0xFF00u)
- #define EHRPWM\_CMPAHR\_CMPAHR\_SHIFT (0x0008u)
- #define EHRPWM\_CMPA\_CMPA (0xFFFFu)
- #define EHRPWM CMPA CMPA SHIFT (0x0000u)
- #define EHRPWM\_CMPB\_CMPB (0xFFFFu)
- #define EHRPWM CMPB CMPB SHIFT (0x0000u)
- #define EHRPWM AQCTLA CBD (0x0C00u)
- #define EHRPWM AQCTLA CBD SHIFT (0x000Au)
- #define EHRPWM AQCTLA CBD DONOTHING (0x0000u)
- #define **EHRPWM\_AQCTLA\_CBD\_EPWMXALOW** (0x0001u)
- #define EHRPWM AQCTLA CBD EPWMXAHIGH (0x0002u)
- #define EHRPWM\_AQCTLA\_CBD\_EPWMXATOGGLE (0x0003u)
- #define EHRPWM\_AQCTLA\_CBU (0x0300u)
- #define EHRPWM AQCTLA CBU SHIFT (0x0008u)
- #define EHRPWM AQCTLA CBU DONOTHING (0x0000u)
- #define EHRPWM AQCTLA CBU EPWMXALOW (0x0001u)
- #define EHRPWM\_AQCTLA\_CBU\_EPWMXAHIGH (0x0002u)
- #define EHRPWM\_AQCTLA\_CBU\_EPWMXATOGGLE (0x0003u)
- #define EHRPWM AQCTLA CAD (0x00C0u)
- #define EHRPWM AQCTLA CAD SHIFT (0x0006u)
- #define EHRPWM\_AQCTLA\_CAD\_DONOTHING (0x0000u)
- #define EHRPWM\_AQCTLA\_CAD\_EPWMXALOW (0x0001u)
- #define EHRPWM\_AQCTLA\_CAD\_EPWMXAHIGH (0x0002u)
- #define EHRPWM\_AQCTLA\_CAD\_EPWMXATOGGLE (0x0003u)
- #define EHRPWM AQCTLA CAU (0x0030u)
- #define EHRPWM AQCTLA CAU SHIFT (0x0004u)
- #define EHRPWM AQCTLA CAU DONOTHING (0x0000u)
- #define EHRPWM\_AQCTLA\_CAU\_EPWMXALOW (0x0001u)
- #define EHRPWM\_AQCTLA\_CAU\_EPWMXAHIGH (0x0002u)
- #define EHRPWM AQCTLA CAU EPWMXATOGGLE (0x0003u)
- #define EHRPWM\_AQCTLA\_PRD (0x000Cu)
- #define EHRPWM\_AQCTLA\_PRD\_SHIFT (0x0002u)
- #define EHRPWM AQCTLA PRD DONOTHING (0x0000u)
- #define EHRPWM AQCTLA PRD EPWMXALOW (0x0001u)

- #define EHRPWM AQCTLA PRD EPWMXAHIGH (0x0002u)
- #define EHRPWM AQCTLA PRD EPWMXATOGGLE (0x0003u)
- #define EHRPWM\_AQCTLA\_ZRO (0x0003u)
- #define EHRPWM AQCTLA ZRO SHIFT (0x0000u)
- #define EHRPWM AQCTLA ZRO DONOTHING (0x0000u)
- #define EHRPWM\_AQCTLA\_ZRO\_EPWMXALOW (0x0001u)
- #define EHRPWM AQCTLA ZRO EPWMXAHIGH (0x0002u)
- #define EHRPWM\_AQCTLA\_ZRO\_EPWMXATOGGLE (0x0003u)
- #define EHRPWM AQCTLB CBD (0x0C00u)
- #define EHRPWM AQCTLB CBD SHIFT (0x000Au)
- #define EHRPWM AQCTLB CBD DONOTHING (0x0000u)
- #define EHRPWM AQCTLB CBD EPWMXBLOW (0x0001u)
- #define EHRPWM AQCTLB CBD EPWMXBHIGH (0x0002u)
- #define EHRPWM AQCTLB CBD EPWMXBTOGGLE (0x0003u)
- #define EHRPWM\_AQCTLB\_CBU (0x0300u)
- #define EHRPWM AQCTLB CBU SHIFT (0x0008u)
- #define EHRPWM\_AQCTLB\_CBU\_DONOTHING (0x0000u)
- #define EHRPWM AQCTLB CBU EPWMXBLOW (0x0001u)
- #define EHRPWM AQCTLB CBU EPWMXBHIGH (0x0002u)
- #define EHRPWM AQCTLB CBU EPWMXBTOGGLE (0x0003u)
- #define EHRPWM\_AQCTLB\_CAD (0x00C0u)
- #define EHRPWM AQCTLB CAD SHIFT (0x0006u)
- #define EHRPWM AQCTLB CAD DONOTHING (0x0000u)
- #define EHRPWM\_AQCTLB\_CAD\_EPWMXBLOW (0x0001u)
- #define EHRPWM AQCTLB CAD EPWMXBHIGH (0x0002u)
- #define EHRPWM\_AQCTLB\_CAD\_EPWMXBTOGGLE (0x0003u)
- #define EHRPWM AQCTLB CAU (0x0030u)
- #define EHRPWM AQCTLB CAU SHIFT (0x0004u)
- #define EHRPWM AQCTLB CAU DONOTHING (0x0000u)
- #define EHRPWM\_AQCTLB\_CAU\_EPWMXBLOW (0x0001u)
- #define EHRPWM AQCTLB CAU EPWMXBHIGH (0x0002u)
- #define EHRPWM AQCTLB CAU EPWMXBTOGGLE (0x0003u)
- #define EHRPWM\_AQCTLB\_PRD (0x000Cu)
- #define EHRPWM AQCTLB PRD SHIFT (0x0002u)
- #define EHRPWM AQCTLB PRD DONOTHING (0x0000u)
- #define EHRPWM AQCTLB PRD EPWMXBLOW (0x0001u)
- #define EHRPWM\_AQCTLB\_PRD\_EPWMXBHIGH (0x0002u)
- #define EHRPWM AQCTLB PRD EPWMXBTOGGLE (0x0003u)
- #define EHRPWM\_AQCTLB\_ZRO (0x0003u)
- #define EHRPWM AQCTLB ZRO SHIFT (0x0000u)
- #define EHRPWM AQCTLB ZRO DONOTHING (0x0000u)
- #define EHRPWM\_AQCTLB\_ZRO\_EPWMXBLOW (0x0001u)
- #define EHRPWM\_AQCTLB\_ZRO\_EPWMXBHIGH (0x0002u)
- #define EHRPWM\_AQCTLB\_ZRO\_EPWMXBTOGGLE (0x0003u)
- #define EHRPWM\_AQSFRC\_RLDCSF (0x00C0u)
- #define EHRPWM AQSFRC RLDCSF SHIFT (0x0006u)
- #define EHRPWM AQSFRC RLDCSF EVTCTRZERO (0x0000u)
- #define EHRPWM AQSFRC RLDCSF EVTCTRPRD (0x0001u)
- #define EHRPWM\_AQSFRC\_RLDCSF\_ZEROORPRD (0x0002u)
- #define EHRPWM\_AQSFRC\_RLDCSF\_IMMEDIATE (0x0003u)
- #define EHRPWM AQSFRC OTSFB (0x0020u)
- #define EHRPWM\_AQSFRC\_OTSFB\_SHIFT (0x0005u)
- #define EHRPWM\_AQSFRC\_OTSFB\_NOEFFECT (0x0000u)
- #define EHRPWM AQSFRC OTSFB EVENT (0x0001u)
- #define EHRPWM\_AQSFRC\_ACTSFB (0x0018u)

- #define EHRPWM AQSFRC ACTSFB SHIFT (0x0003u)
- #define EHRPWM\_AQSFRC\_ACTSFB\_DONOTHING (0x0000u)
- #define EHRPWM\_AQSFRC\_ACTSFB\_CLEAR (0x0001u)
- #define EHRPWM AQSFRC ACTSFB SET (0x0002u)
- #define EHRPWM AQSFRC ACTSFB TOGGLE (0x0003u)
- #define EHRPWM\_AQSFRC\_OTSFA (0x0004u)
- #define EHRPWM AQSFRC OTSFA SHIFT (0x0002u)
- #define EHRPWM\_AQSFRC\_OTSFA\_NOEFFECT (0x0000u)
- #define EHRPWM\_AQSFRC\_OTSFA\_EVENT (0x0001u)
- #define EHRPWM AQSFRC ACTSFA (0x0003u)
- #define EHRPWM AQSFRC ACTSFA SHIFT (0x0000u)
- #define EHRPWM\_AQSFRC\_ACTSFA\_DONOTHING (0x0000u)
- #define EHRPWM\_AQSFRC\_ACTSFA\_CLEAR (0x0001u)
- #define EHRPWM AQSFRC ACTSFA SET (0x0002u)
- #define EHRPWM\_AQSFRC\_ACTSFA\_TOGGLE (0x0003u)
- #define EHRPWM AQCSFRC CSFB (0x000Cu)
- #define EHRPWM AQCSFRC CSFB SHIFT (0x0002u)
- #define EHRPWM AQCSFRC CSFB LOW (0x0001u)
- #define EHRPWM AQCSFRC CSFB HIGH (0x0002u)
- #define EHRPWM AQCSFRC CSFA (0x0003u)
- #define EHRPWM\_AQCSFRC\_CSFA\_SHIFT (0x0000u)
- #define EHRPWM AQCSFRC CSFA LOW (0x0001u)
- #define EHRPWM AQCSFRC CSFA HIGH (0x0002u)
- #define EHRPWM\_DBCTL\_IN\_MODE (0x0030u)
- #define EHRPWM DBCTL IN MODE SHIFT (0x0004u)
- #define EHRPWM\_DBCTL\_IN\_MODE\_AREDAFED (0x0000u)
- #define EHRPWM\_DBCTL\_IN\_MODE\_BREDAFED (0x0001u)
- #define EHRPWM DBCTL IN MODE AREDBFED (0x0002u)
- #define EHRPWM DBCTL IN MODE BREDBFED (0x0003u)
- #define EHRPWM DBCTL POLSEL (0x000Cu)
- #define EHRPWM DBCTL POLSEL SHIFT (0x0002u)
- #define EHRPWM DBCTL POLSEL ACTIVEHIGH (0x0000u)
- #define EHRPWM\_DBCTL\_POLSEL\_ALC (0x0001u)
- #define EHRPWM DBCTL POLSEL AHC (0x0002u)
- #define EHRPWM\_DBCTL\_POLSEL\_ACTIVELOW (0x0003u)
- #define EHRPWM DBCTL OUT MODE (0x0003u)
- #define EHRPWM DBCTL OUT MODE SHIFT (0x0000u)
- #define EHRPWM\_DBCTL\_OUT\_MODE\_BYPASS (0x0000u)
- #define EHRPWM\_DBCTL\_OUT\_MODE\_NOREDBFED (0x0001u)
- #define EHRPWM DBCTL OUT MODE AREDNOFED (0x0002u)
- #define EHRPWM DBCTL OUT MODE AREDBFED (0x0003u)
- #define EHRPWM DBRED DEL (0x03FFu)
- #define EHRPWM\_DBRED\_DEL\_SHIFT (0x0000u)
- #define **EHRPWM\_DBFED\_DEL** (0x03FFu)
- #define EHRPWM DBFED DEL SHIFT (0x0000u)
- #define EHRPWM TZSEL OSHT1 (0x0100u)
- #define EHRPWM TZSEL OSHT1 SHIFT (0x0008u)
- #define EHRPWM TZSEL CBC1 (0x0001u)
- #define EHRPWM\_TZSEL\_CBC1\_SHIFT (0x0000u)
- #define EHRPWM\_TZCTL\_TZB (0x000Cu)
- #define EHRPWM TZCTL TZB SHIFT (0x0002u)
- #define EHRPWM\_TZCTL\_TZB\_TRISTATE (0x0000u)
- #define EHRPWM\_TZCTL\_TZB\_FORCEHIGH (0x0001u)
- #define **EHRPWM\_TZCTL\_TZB\_FORCELOW** (0x0002u)
- #define EHRPWM TZCTL TZB DONOTHING (0x0003u)

- #define EHRPWM TZCTL TZA (0x0003u)
- #define EHRPWM\_TZCTL\_TZA\_SHIFT (0x0000u)
- #define EHRPWM\_TZCTL\_TZA\_TRISTATE (0x0000u)
- #define EHRPWM TZCTL TZA FORCEHIGH (0x0001u)
- #define EHRPWM TZCTL TZA FORCELOW (0x0002u)
- #define EHRPWM\_TZCTL\_TZA\_DONOTHING (0x0003u)
- #define EHRPWM\_TZEINT\_OST (0x0004u)
- #define EHRPWM\_TZEINT\_OST\_SHIFT (0x0002u)
- #define EHRPWM\_TZEINT\_CBC (0x0002u)
- #define EHRPWM TZEINT CBC SHIFT (0x0001u)
- #define EHRPWM\_TZFLG\_OST (0x0004u)
- #define EHRPWM TZFLG OST SHIFT (0x0002u)
- #define EHRPWM\_TZFLG\_CBC (0x0002u)
- #define EHRPWM\_TZFLG\_CBC\_SHIFT (0x0001u)
- #define EHRPWM\_TZFLG\_INT (0x0001u)
- #define EHRPWM TZFLG INT SHIFT (0x0000u)
- #define EHRPWM\_TZCLR\_OST (0x0004u)
- #define EHRPWM TZCLR OST SHIFT (0x0002u)
- #define EHRPWM\_TZCLR\_CBC (0x0002u)
- #define EHRPWM\_TZCLR\_CBC\_SHIFT (0x0001u)
- #define EHRPWM\_TZCLR\_INT (0x0001u)
- #define EHRPWM TZCLR INT SHIFT (0x0000u)
- #define EHRPWM TZFRC OST (0x0004u)
- #define EHRPWM\_TZFRC\_OST\_SHIFT (0x0002u)
- #define EHRPWM TZFRC CBC (0x0002u)
- #define EHRPWM\_TZFRC\_CBC\_SHIFT (0x0001u)
- #define EHRPWM ETSEL INTEN (0x0008u)
- #define EHRPWM\_ETSEL\_INTEN\_SHIFT (0x0003u)
- #define EHRPWM ETSEL INTSEL (0x0007u)
- #define EHRPWM ETSEL INTSEL SHIFT (0x0000u)
- #define EHRPWM\_ETSEL\_INTSEL\_TBCTREQUZERO (0x0001u)
- #define EHRPWM\_ETSEL\_INTSEL\_TBCTREQUPRD (0x0002u)
- #define EHRPWM\_ETSEL\_INTSEL\_TBCTREQUCMPAINC (0x0004u)
- #define EHRPWM\_ETSEL\_INTSEL\_TBCTREQUCMPADEC (0x0005u)
- #define EHRPWM\_ETSEL\_INTSEL\_TBCTREQUCMPBINC (0x0006u)
- #define EHRPWM\_ETSEL\_INTSEL\_TBCTREQUCMPBDEC (0x0007u)
- #define EHRPWM\_ETPS\_INTCNT (0x000Cu)
- #define EHRPWM ETPS INTCNT SHIFT (0x0002u)
- #define EHRPWM ETPS INTCNT NOEVENTS (0x0000u)
- #define EHRPWM ETPS INTCNT ONEEVENT (0x0001u)
- #define EHRPWM ETPS INTCNT TWOEVENTS (0x0002u)
- #define EHRPWM\_ETPS\_INTCNT\_THREEEVENTS (0x0003u)
- #define EHRPWM\_ETPS\_INTPRD (0x0003u)
- #define EHRPWM\_ETPS\_INTPRD\_SHIFT (0x0000u)
- #define EHRPWM ETPS INTPRD FIRSTEVENT (0x0001u)
- #define EHRPWM\_ETPS\_INTPRD\_SECONDEVENT (0x0002u)
- #define EHRPWM ETPS INTPRD THIRDEVENT (0x0003u)
- #define EHRPWM ETFLG INT (0x0001u)
- #define EHRPWM\_ETFLG\_INT\_SHIFT (0x0000u)
- #define EHRPWM\_ETCLR\_INT (0x0001u)
- #define EHRPWM\_ETCLR\_INT\_SHIFT (0x0000u)
- #define EHRPWM\_ETCLR\_INT\_NOEFFECT (0x0000u)
- #define EHRPWM\_ETCLR\_INT\_CLEAR (0x0001u)
- #define EHRPWM ETFRC INT (0x0001u)
- #define EHRPWM ETFRC INT SHIFT (0x0000u)

- #define EHRPWM PCCTL CHPDUTY (0x0700u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_SHIFT (0x0008u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_1DIV8 (0x0000u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_2DIV8 (0x0001u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_3DIV8 (0x0002u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_4DIV8 (0x0003u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_5DIV8 (0x0004u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_6DIV8 (0x0005u)
- #define EHRPWM\_PCCTL\_CHPDUTY\_7DIV8 (0x0006u)
- #define EHRPWM PCCTL\_CHPDUTY\_RESERVED (0x0007u)
- #define EHRPWM\_PCCTL\_CHPFREQ (0x00E0u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_SHIFT (0x0005u)
- #define EHRPWM PCCTL CHPFREQ DIVBY1 (0x0000u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY2 (0x0001u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY3 (0x0002u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY4 (0x0003u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY5 (0x0004u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY6 (0x0005u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY7 (0x0006u)
- #define EHRPWM\_PCCTL\_CHPFREQ\_DIVBY8 (0x0007u)
- #define EHRPWM\_PCCTL\_OSHTWTH (0x001Eu)
- #define EHRPWM\_PCCTL\_OSHTWTH\_SHIFT (0x0001u)
- #define EHRPWM\_PCCTL\_CHPEN (0x0001u)
- #define EHRPWM\_PCCTL\_CHPEN\_SHIFT (0x0000u)
- #define EHRPWM\_HR\_HRLOAD (0x0008u)
- #define EHRPWM\_HR\_HRLOAD\_SHIFT (0x0003u)
- #define EHRPWM\_HR\_HRLOAD\_CTR\_ZERO (0x0000u)
- #define EHRPWM HR HRLOAD CTR PRD (0x0008u)
- #define EHRPWM\_HR\_CTLMODE (0x0004u)
- #define EHRPWM\_HR\_CTLMODE\_SHIFT (0x0002u)
- #define EHRPWM HR CTLMODE CMPAHR (0x0000u)
- #define EHRPWM\_HR\_CTLMODE\_TBPHSHR (0x0004u)
- #define EHRPWM HR EDGEMODE (0x0003u)
- #define EHRPWM HR EDGEMODE SHIFT (0x0000u)
- #define EHRPWM\_HR\_EDGEMODE\_DISABLE (0x0000u)
- #define EHRPWM HR EDGEMODE RAISING (0x0001u)
- #define EHRPWM HR EDGEMODE FALLING (0x0002u)
- #define EHRPWM\_HR\_EDGEMODE\_BOTH (0x0003u)
- #define EHRPWM\_REVID\_REV (0xFFFFFFFu)
- #define EHRPWM\_REVID\_REV\_SHIFT (0x00000000u)

## 4.35.1 Detailed Description

EHRPWM register definitions.

# 4.36 leJOS EV3/src/ev3/include/hw/hw gpio.h File Reference

GPIO register definitions.

This graph shows which files directly or indirectly include this file:



- #define GPIO\_REVID (0x0)
- #define GPIO\_BINTEN (0x8)
- #define **GPIO DIR**(n) (0x10 + (0x28 \* n))
- #define **GPIO OUT DATA**(n) (0x14 + (0x28 \* n))
- #define GPIO\_SET\_DATA(n) (0x18 + (0x28 \* n))
- #define GPIO\_CLR\_DATA(n) (0x1C + (0x28 \* n))
- #define **GPIO\_IN\_DATA**(n) (0x20 + (0x28 \* n))
- #define **GPIO SET\_RIS\_TRIG**(n) (0x24 + (0x28 \* n))
- #define GPIO CLR RIS TRIG(n) (0x28 + (0x28 \* n))
- #define GPIO SET FAL TRIG(n) (0x2C + (0x28 \* n))
- #define GPIO\_CLR\_FAL\_TRIG(n) (0x30 + (0x28 \* n))
- #define **GPIO\_INTSTAT**(n) (0x34 + (0x28 \* n))
- #define GPIO REVID REV (0xFFFFFFFFu)
- #define GPIO\_REVID\_REV\_SHIFT (0x00000000u)
- #define GPIO BINTEN EN7 (0x00000080u)
- #define GPIO\_BINTEN\_EN7\_SHIFT (0x00000007u)
- #define GPIO\_BINTEN\_EN6 (0x00000040u)
- #define GPIO\_BINTEN\_EN6\_SHIFT (0x00000006u)
- #define GPIO\_BINTEN\_EN5 (0x00000020u)
- #define GPIO\_BINTEN\_EN5\_SHIFT (0x00000005u)
- #define GPIO BINTEN EN4 (0x00000010u)
- #define GPIO\_BINTEN\_EN4\_SHIFT (0x00000004u)
- #define GPIO\_BINTEN\_EN3 (0x00000008u)
- #define GPIO\_BINTEN\_EN3\_SHIFT (0x00000003u)
- #define **GPIO\_BINTEN\_EN2** (0x00000004u)
- #define GPIO BINTEN EN2 SHIFT (0x00000002u)
- #define GPIO BINTEN EN1 (0x00000002u)
- #define GPIO\_BINTEN\_EN1\_SHIFT (0x00000001u)
- #define GPIO BINTEN EN0 (0x00000001u)
- #define GPIO BINTEN EN0 SHIFT (0x00000000u)
- #define GPIO DIR DIR31 (0x80000000u)
- #define GPIO\_DIR\_DIR31\_SHIFT (0x0000001Fu)
- #define GPIO\_DIR\_DIR30 (0x40000000u)
- #define GPIO\_DIR\_DIR30\_SHIFT (0x0000001Eu)
- #define GPIO\_DIR\_DIR29 (0x20000000u)
- #define GPIO\_DIR\_DIR29\_SHIFT (0x0000001Du)
- #define GPIO\_DIR\_DIR28 (0x10000000u)
- #define GPIO\_DIR\_DIR28\_SHIFT (0x0000001Cu)
- #define GPIO\_DIR\_DIR27 (0x08000000u)
- #define GPIO DIR DIR27 SHIFT (0x0000001Bu)
- #define GPIO DIR DIR26 (0x04000000u)
- #define GPIO DIR DIR26 SHIFT (0x0000001Au)
- #define GPIO DIR DIR25 (0x02000000u)

- #define GPIO DIR DIR25 SHIFT (0x00000019u)
- #define GPIO DIR DIR24 (0x01000000u)
- #define GPIO DIR DIR24 SHIFT (0x00000018u)
- #define GPIO DIR DIR23 (0x00800000u)
- #define GPIO\_DIR\_DIR23\_SHIFT (0x00000017u)
- #define GPIO DIR DIR22 (0x00400000u)
- #define GPIO DIR DIR22 SHIFT (0x00000016u)
- #define GPIO\_DIR\_DIR21 (0x00200000u)
- #define GPIO DIR DIR21 SHIFT (0x00000015u)
- #define GPIO DIR DIR20 (0x00100000u)
- #define GPIO\_DIR\_DIR20\_SHIFT (0x00000014u)
- #define GPIO\_DIR\_DIR19 (0x00080000u)
- #define GPIO DIR DIR19 SHIFT (0x00000013u)
- #define GPIO DIR DIR18 (0x00040000u)
- #define GPIO\_DIR\_DIR18\_SHIFT (0x00000012u)
- #define GPIO DIR DIR17 (0x00020000u)
- #define GPIO DIR DIR17 SHIFT (0x00000011u)
- #define GPIO DIR DIR16 (0x00010000u)
- #define GPIO DIR DIR16 SHIFT (0x00000010u)
- #define GPIO DIR DIR15 (0x00008000u)
- #define GPIO DIR DIR15 SHIFT (0x0000000Fu)
- #define GPIO DIR DIR14 (0x00004000u)
- #define GPIO DIR DIR14 SHIFT (0x0000000Eu)
- #define GPIO DIR DIR13 (0x00002000u)
- #define GPIO\_DIR\_DIR13\_SHIFT (0x0000000Du)
- #define GPIO\_DIR\_DIR12 (0x00001000u)
- #define GPIO DIR DIR12 SHIFT (0x0000000Cu)
- #define GPIO\_DIR\_DIR11 (0x00000800u)
- #define GPIO DIR DIR11 SHIFT (0x0000000Bu)
- #define GPIO DIR DIR10 (0x00000400u)
- #define GPIO DIR DIR10 SHIFT (0x0000000Au)
- #define GPIO DIR DIR9 (0x00000200u)
- #define GPIO\_DIR\_DIR9\_SHIFT (0x00000009u)
- #define GPIO\_DIR\_DIR8 (0x00000100u)
- #define GPIO\_DIR\_DIR8\_SHIFT (0x00000008u)
- #define GPIO\_DIR\_DIR7 (0x00000080u)
- #define GPIO DIR DIR7 SHIFT (0x00000007u)
- #define GPIO DIR DIR6 (0x00000040u)
- #define GPIO DIR DIR6 SHIFT (0x00000006u)
- #define GPIO DIR DIR5 (0x00000020u)
- #define GPIO DIR DIR5 SHIFT (0x00000005u)
- #define GPIO DIR DIR4 (0x00000010u)
- #define GPIO\_DIR\_DIR4\_SHIFT (0x00000004u)
- #define GPIO\_DIR\_DIR3 (0x00000008u)
- #define GPIO\_DIR\_DIR3\_SHIFT (0x00000003u)
- #define GPIO\_DIR\_DIR2 (0x00000004u)
- #define GPIO\_DIR\_DIR2\_SHIFT (0x00000002u)
- #define GPIO\_DIR\_DIR1 (0x00000002u)
- #define GPIO\_DIR\_DIR1\_SHIFT (0x00000001u)
- #define GPIO\_DIR\_DIR0 (0x00000001u)
- #define GPIO DIR DIRO SHIFT (0x00000000u)
- #define GPIO\_OUT\_DATA\_OUT31 (0x80000000u)
- #define GPIO\_OUT\_DATA\_OUT31\_SHIFT (0x0000001Fu)
- #define GPIO\_OUT\_DATA\_OUT30 (0x40000000u)
- #define GPIO\_OUT\_DATA\_OUT30\_SHIFT (0x0000001Eu)

- #define GPIO\_OUT\_DATA\_OUT29 (0x20000000u)
- #define GPIO\_OUT\_DATA\_OUT29\_SHIFT (0x0000001Du)
- #define GPIO\_OUT\_DATA\_OUT28 (0x10000000u)
- #define GPIO\_OUT\_DATA\_OUT28\_SHIFT (0x0000001Cu)
- #define GPIO\_OUT\_DATA\_OUT27 (0x08000000u)
- #define GPIO\_OUT\_DATA\_OUT27\_SHIFT (0x0000001Bu)
- #define GPIO\_OUT\_DATA\_OUT26 (0x04000000u)
- #define GPIO\_OUT\_DATA\_OUT26\_SHIFT (0x0000001Au)
- #define GPIO\_OUT\_DATA\_OUT25 (0x02000000u)
- #define GPIO OUT DATA OUT25 SHIFT (0x00000019u)
- #define GPIO OUT DATA OUT24 (0x01000000u)
- #define GPIO OUT DATA OUT24 SHIFT (0x00000018u)
- #define GPIO OUT DATA OUT23 (0x00800000u)
- #define GPIO OUT DATA OUT23 SHIFT (0x00000017u)
- #define GPIO\_OUT\_DATA\_OUT22 (0x00400000u)
- #define GPIO OUT DATA OUT22 SHIFT (0x00000016u)
- #define GPIO OUT DATA OUT21 (0x00200000u)
- #define GPIO OUT DATA OUT21 SHIFT (0x00000015u)
- #define GPIO OUT\_DATA\_OUT20 (0x00100000u)
- #define GPIO\_OUT\_DATA\_OUT20\_SHIFT (0x00000014u)
- #define GPIO\_OUT\_DATA\_OUT19 (0x00080000u)
- #define GPIO\_OUT\_DATA\_OUT19\_SHIFT (0x00000013u)
- #define GPIO\_OUT\_DATA\_OUT18 (0x00040000u)
- #define GPIO\_OUT\_DATA\_OUT18\_SHIFT (0x00000012u)
- #define GPIO\_OUT\_DATA\_OUT17 (0x00020000u)
- #define GPIO\_OUT\_DATA\_OUT17\_SHIFT (0x00000011u)
- #define GPIO\_OUT\_DATA\_OUT16 (0x00010000u)
- #define GPIO\_OUT\_DATA\_OUT16\_SHIFT (0x00000010u)
- #define GPIO OUT DATA OUT15 (0x00008000u)
- #define GPIO\_OUT\_DATA\_OUT15\_SHIFT (0x0000000Fu)
- #define GPIO OUT DATA OUT14 (0x00004000u)
- #define GPIO OUT DATA OUT14 SHIFT (0x0000000Eu)
- #define GPIO\_OUT\_DATA\_OUT13 (0x00002000u)
- #define GPIO\_OUT\_DATA\_OUT13\_SHIFT (0x0000000Du)
- #define GPIO\_OUT\_DATA\_OUT12 (0x00001000u)
- #define GPIO\_OUT\_DATA\_OUT12\_SHIFT (0x0000000Cu)
- #define GPIO\_OUT\_DATA\_OUT11 (0x00000800u)
- #define GPIO\_OUT\_DATA\_OUT11\_SHIFT (0x0000000Bu)
- #define GPIO\_OUT\_DATA\_OUT10 (0x00000400u)
- #define GPIO OUT DATA OUT10 SHIFT (0x0000000Au)
- #define GPIO OUT DATA OUT9 (0x00000200u)
- #define GPIO\_OUT\_DATA\_OUT9\_SHIFT (0x00000009u)
- #define GPIO\_OUT\_DATA\_OUT8 (0x00000100u)
- #define GPIO\_OUT\_DATA\_OUT8\_SHIFT (0x00000008u)
- #define GPIO\_OUT\_DATA\_OUT7 (0x00000080u)
- #define GPIO OUT DATA OUT7 SHIFT (0x00000007u)
- #define GPIO OUT DATA OUT6 (0x00000040u)
- #define GPIO OUT DATA OUT6 SHIFT (0x00000006u)
- #define GPIO\_OUT\_DATA\_OUT5 (0x00000020u)
- #define GPIO\_OUT\_DATA\_OUT5\_SHIFT (0x00000005u)
- #define GPIO OUT DATA OUT4 (0x00000010u)
- #define GPIO\_OUT\_DATA\_OUT4\_SHIFT (0x00000004u)
- #define GPIO OUT DATA OUT3 (0x00000008u)
- #define GPIO OUT DATA OUT3 SHIFT (0x00000003u)
- #define GPIO OUT DATA OUT2 (0x00000004u)

- #define GPIO\_OUT\_DATA\_OUT2\_SHIFT (0x00000002u)
- #define GPIO\_OUT\_DATA\_OUT1 (0x00000002u)
- #define GPIO\_OUT\_DATA\_OUT1\_SHIFT (0x00000001u)
- #define GPIO OUT DATA OUT0 (0x00000001u)
- #define GPIO OUT DATA OUT0 SHIFT (0x00000000u)
- #define GPIO\_SET\_DATA\_SET31 (0x80000000u)
- #define GPIO\_SET\_DATA\_SET31\_SHIFT (0x0000001Fu)
- #define GPIO\_SET\_DATA\_SET30 (0x40000000u)
- #define GPIO\_SET\_DATA\_SET30\_SHIFT (0x0000001Eu)
- #define GPIO SET DATA SET29 (0x20000000u)
- #define GPIO SET DATA SET29 SHIFT (0x0000001Du)
- #define GPIO SET DATA SET28 (0x10000000u)
- #define GPIO SET DATA SET28 SHIFT (0x0000001Cu)
- #define GPIO SET\_DATA\_SET27 (0x08000000u)
- #define GPIO\_SET\_DATA\_SET27\_SHIFT (0x0000001Bu)
- #define GPIO SET DATA SET26 (0x04000000u)
- #define GPIO SET DATA SET26 SHIFT (0x0000001Au)
- #define GPIO SET DATA SET25 (0x02000000u)
- #define GPIO SET DATA SET25 SHIFT (0x00000019u)
- #define GPIO SET DATA SET24 (0x01000000u)
- #define GPIO\_SET\_DATA\_SET24\_SHIFT (0x00000018u)
- #define GPIO SET DATA SET23 (0x00800000u)
- #define GPIO SET DATA SET23 SHIFT (0x00000017u)
- #define GPIO SET DATA SET22 (0x00400000u)
- #define GPIO SET DATA SET22 SHIFT (0x00000016u)
- #define GPIO\_SET\_DATA\_SET21 (0x00200000u)
- #define GPIO\_SET\_DATA\_SET21\_SHIFT (0x00000015u)
- #define GPIO SET DATA SET20 (0x00100000u)
- #define GPIO SET DATA SET20 SHIFT (0x00000014u)
- #define GPIO SET DATA SET19 (0x00080000u)
- #define GPIO SET\_DATA\_SET19\_SHIFT (0x00000013u)
- #define GPIO SET\_DATA\_SET18 (0x00040000u)
- #define GPIO\_SET\_DATA\_SET18\_SHIFT (0x00000012u)
- #define GPIO\_SET\_DATA\_SET17 (0x00020000u)
- #define GPIO\_SET\_DATA\_SET17\_SHIFT (0x00000011u)
- #define GPIO\_SET\_DATA\_SET16 (0x00010000u)
- #define GPIO\_SET\_DATA\_SET16\_SHIFT (0x00000010u)
- #define GPIO\_SET\_DATA\_SET15 (0x00008000u)
- #define GPIO SET\_DATA SET15 SHIFT (0x0000000Fu)
- #define GPIO SET DATA SET14 (0x00004000u)
- #define GPIO SET DATA SET14 SHIFT (0x0000000Eu)
- #define GPIO\_SET\_DATA\_SET13 (0x00002000u)
- #define GPIO\_SET\_DATA\_SET13\_SHIFT (0x0000000Du)
- #define GPIO\_SET\_DATA\_SET12 (0x00001000u)
- #define GPIO\_SET\_DATA\_SET12\_SHIFT (0x0000000Cu)
- #define GPIO SET DATA SET11 (0x00000800u)
- #define GPIO SET DATA SET11 SHIFT (0x0000000Bu)
- #define GPIO SET DATA SET10 (0x00000400u)
- #define GPIO\_SET\_DATA\_SET10\_SHIFT (0x0000000Au)
- #define GPIO\_SET\_DATA\_SET9 (0x00000200u)
- #define GPIO SET DATA SET9 SHIFT (0x00000009u)
- #define GPIO\_SET\_DATA\_SET8 (0x00000100u)
- #define GPIO\_SET\_DATA\_SET8\_SHIFT (0x00000008u)
- #define GPIO SET DATA SET7 (0x00000080u)
- #define GPIO\_SET\_DATA\_SET7\_SHIFT (0x00000007u)

- #define GPIO\_SET\_DATA\_SET6 (0x00000040u)
- #define GPIO\_SET\_DATA\_SET6\_SHIFT (0x00000006u)
- #define GPIO\_SET\_DATA\_SET5 (0x00000020u)
- #define GPIO\_SET\_DATA\_SET5\_SHIFT (0x00000005u)
- #define GPIO\_SET\_DATA\_SET4 (0x00000010u)
- #define GPIO\_SET\_DATA\_SET4\_SHIFT (0x00000004u)
- #define GPIO\_SET\_DATA\_SET3 (0x00000008u)
- #define GPIO\_SET\_DATA\_SET3\_SHIFT (0x00000003u)
- #define GPIO\_SET\_DATA\_SET2 (0x00000004u)
- #define GPIO SET DATA SET2 SHIFT (0x00000002u)
- #define GPIO SET\_DATA SET1 (0x00000002u)
- #define GPIO SET DATA SET1 SHIFT (0x00000001u)
- #define GPIO SET\_DATA SET0 (0x00000001u)
- #define GPIO SET\_DATA SET0 SHIFT (0x00000000u)
- #define GPIO\_CLR\_DATA\_CLR31 (0x80000000u)
- #define GPIO\_CLR\_DATA\_CLR31\_SHIFT (0x0000001Fu)
- #define GPIO CLR DATA CLR30 (0x40000000u)
- #define GPIO CLR DATA CLR30 SHIFT (0x0000001Eu)
- #define GPIO CLR DATA CLR29 (0x20000000u)
- #define GPIO\_CLR\_DATA\_CLR29\_SHIFT (0x0000001Du)
- #define GPIO\_CLR\_DATA\_CLR28 (0x10000000u)
- #define GPIO\_CLR\_DATA\_CLR28\_SHIFT (0x0000001Cu)
- #define GPIO CLR DATA CLR27 (0x08000000u)
- #define GPIO\_CLR\_DATA\_CLR27\_SHIFT (0x0000001Bu)
- #define GPIO CLR DATA CLR26 (0x04000000u)
- #define GPIO\_CLR\_DATA\_CLR26\_SHIFT (0x0000001Au)
- #define GPIO\_CLR\_DATA\_CLR25 (0x02000000u)
- #define GPIO\_CLR\_DATA\_CLR25\_SHIFT (0x00000019u)
- #define GPIO\_CLR\_DATA\_CLR24 (0x01000000u)
- #define GPIO\_CLR\_DATA\_CLR24\_SHIFT (0x00000018u)
- #define GPIO\_CLR\_DATA\_CLR23 (0x00800000u)
- #define GPIO CLR DATA CLR23 SHIFT (0x00000017u)
- #define GPIO\_CLR\_DATA\_CLR22 (0x00400000u)
- #define GPIO\_CLR\_DATA\_CLR22\_SHIFT (0x00000016u)
- #define GPIO\_CLR\_DATA\_CLR21 (0x00200000u)
- #define GPIO\_CLR\_DATA\_CLR21\_SHIFT (0x00000015u)
- #define GPIO\_CLR\_DATA\_CLR20 (0x00100000u)
- #define GPIO\_CLR\_DATA\_CLR20\_SHIFT (0x00000014u)
- #define GPIO\_CLR\_DATA\_CLR19 (0x00080000u)
- #define GPIO CLR DATA CLR19 SHIFT (0x00000013u)
- #define GPIO CLR DATA CLR18 (0x00040000u)
- #define GPIO\_CLR\_DATA\_CLR18\_SHIFT (0x00000012u)
- #define GPIO\_CLR\_DATA\_CLR17 (0x00020000u)
- #define GPIO\_CLR\_DATA\_CLR17\_SHIFT (0x00000011u)
- #define GPIO\_CLR\_DATA\_CLR16 (0x00010000u)
- #define GPIO\_CLR\_DATA\_CLR16\_SHIFT (0x00000010u)
- #define GPIO\_CLR\_DATA\_CLR15 (0x00008000u)
- #define GPIO CLR DATA CLR15 SHIFT (0x0000000Fu)
- #define GPIO\_CLR\_DATA\_CLR14 (0x00004000u)
- #define GPIO\_CLR\_DATA\_CLR14\_SHIFT (0x0000000Eu)
- #define GPIO CLR DATA CLR13 (0x00002000u)
- #define GPIO\_CLR\_DATA\_CLR13\_SHIFT (0x0000000Du)
- #define GPIO\_CLR\_DATA\_CLR12 (0x00001000u)
- #define GPIO CLR DATA CLR12 SHIFT (0x0000000Cu)
- #define GPIO CLR DATA CLR11 (0x00000800u)

- #define GPIO\_CLR\_DATA\_CLR11\_SHIFT (0x0000000Bu)
- #define GPIO\_CLR\_DATA\_CLR10 (0x00000400u)
- #define GPIO\_CLR\_DATA\_CLR10\_SHIFT (0x0000000Au)
- #define GPIO CLR DATA CLR9 (0x00000200u)
- #define GPIO\_CLR\_DATA\_CLR9\_SHIFT (0x00000009u)
- #define GPIO\_CLR\_DATA\_CLR8 (0x00000100u)
- #define GPIO CLR DATA CLR8 SHIFT (0x00000008u)
- #define GPIO\_CLR\_DATA\_CLR7 (0x00000080u)
- #define GPIO\_CLR\_DATA\_CLR7\_SHIFT (0x00000007u)
- #define GPIO\_CLR\_DATA\_CLR6 (0x00000040u)
- #define GPIO CLR DATA CLR6 SHIFT (0x00000006u)
- #define GPIO CLR DATA CLR5 (0x00000020u)
- #define GPIO\_CLR\_DATA\_CLR5\_SHIFT (0x00000005u)
- #define GPIO CLR DATA CLR4 (0x00000010u)
- #define GPIO\_CLR\_DATA\_CLR4\_SHIFT (0x00000004u)
- #define GPIO\_CLR\_DATA\_CLR3 (0x00000008u)
- #define GPIO\_CLR\_DATA\_CLR3\_SHIFT (0x00000003u)
- #define GPIO CLR DATA CLR2 (0x00000004u)
- #define GPIO CLR DATA CLR2 SHIFT (0x00000002u)
- #define GPIO\_CLR\_DATA\_CLR1 (0x00000002u)
- #define GPIO\_CLR\_DATA\_CLR1\_SHIFT (0x00000001u)
- #define GPIO CLR DATA CLR0 (0x00000001u)
- #define GPIO CLR DATA CLR0 SHIFT (0x00000000u)
- #define GPIO\_IN\_DATA\_IN31 (0x80000000u)
- #define GPIO IN DATA IN31 SHIFT (0x0000001Fu)
- #define GPIO\_IN\_DATA\_IN30 (0x40000000u)
- #define GPIO IN DATA IN30 SHIFT (0x0000001Eu)
- #define GPIO\_IN\_DATA\_IN29 (0x20000000u)
- #define GPIO\_IN\_DATA\_IN29\_SHIFT (0x0000001Du)
- #define GPIO IN DATA IN28 (0x10000000u)
- #define GPIO IN DATA IN28 SHIFT (0x0000001Cu)
- #define GPIO IN DATA IN27 (0x08000000u)
- #define GPIO\_IN\_DATA\_IN27\_SHIFT (0x0000001Bu)
- #define GPIO\_IN\_DATA\_IN26 (0x04000000u)
- #define GPIO\_IN\_DATA\_IN26\_SHIFT (0x0000001Au)
- #define GPIO IN DATA IN25 (0x02000000u)
- #define GPIO IN DATA IN25 SHIFT (0x00000019u)
- #define GPIO IN DATA IN24 (0x01000000u)
- #define GPIO IN DATA IN24 SHIFT (0x00000018u)
- #define GPIO IN DATA IN23 (0x00800000u)
- #define GPIO IN DATA IN23 SHIFT (0x00000017u)
- #define **GPIO\_IN\_DATA\_IN22** (0x00400000u)
- #define GPIO\_IN\_DATA\_IN22\_SHIFT (0x00000016u)
- #define GPIO\_IN\_DATA\_IN21 (0x00200000u)
- #define GPIO IN DATA IN21 SHIFT (0x00000015u)
- #define GPIO IN DATA IN20 (0x00100000u)
- #define GPIO IN DATA IN20 SHIFT (0x00000014u)
- #define GPIO IN DATA IN19 (0x00080000u)
- #define GPIO\_IN\_DATA\_IN19\_SHIFT (0x00000013u)
- #define GPIO\_IN\_DATA\_IN18 (0x00040000u)
- #define GPIO IN DATA IN18 SHIFT (0x00000012u)
- #define GPIO\_IN\_DATA\_IN17 (0x00020000u)
- #define GPIO IN DATA IN17 SHIFT (0x00000011u)
- #define GPIO IN DATA IN16 (0x00010000u)
- #define GPIO IN DATA IN16 SHIFT (0x00000010u)

- #define GPIO IN DATA IN15 (0x00008000u)
- #define GPIO\_IN\_DATA\_IN15\_SHIFT (0x0000000Fu)
- #define GPIO\_IN\_DATA\_IN14 (0x00004000u)
- #define GPIO IN DATA IN14 SHIFT (0x0000000Eu)
- #define GPIO\_IN\_DATA\_IN13 (0x00002000u)
- #define GPIO\_IN\_DATA\_IN13\_SHIFT (0x0000000Du)
- #define GPIO\_IN\_DATA\_IN12 (0x00001000u)
- #define GPIO\_IN\_DATA\_IN12\_SHIFT (0x0000000Cu)
- #define GPIO\_IN\_DATA\_IN11 (0x00000800u)
- #define GPIO\_IN\_DATA\_IN11\_SHIFT (0x0000000Bu)
- #define GPIO IN DATA IN10 (0x00000400u)
- #define GPIO\_IN\_DATA\_IN10\_SHIFT (0x0000000Au)
- #define GPIO\_IN\_DATA\_IN9 (0x00000200u)
- #define GPIO IN DATA IN9 SHIFT (0x00000009u)
- #define GPIO\_IN\_DATA\_IN8 (0x00000100u)
- #define GPIO IN DATA IN8 SHIFT (0x00000008u)
- #define GPIO IN DATA IN7 (0x00000080u)
- #define GPIO IN DATA IN7 SHIFT (0x00000007u)
- #define GPIO IN DATA IN6 (0x00000040u)
- #define GPIO\_IN\_DATA\_IN6\_SHIFT (0x00000006u)
- #define GPIO\_IN\_DATA\_IN5 (0x00000020u)
- #define GPIO IN DATA IN5 SHIFT (0x00000005u)
- #define GPIO IN DATA IN4 (0x00000010u)
- #define GPIO\_IN\_DATA\_IN4\_SHIFT (0x00000004u)
- #define GPIO IN DATA IN3 (0x00000008u)
- #define GPIO\_IN\_DATA\_IN3\_SHIFT (0x00000003u)
- #define GPIO IN DATA IN2 (0x00000004u)
- #define GPIO\_IN\_DATA\_IN2\_SHIFT (0x00000002u)
- #define GPIO\_IN\_DATA\_IN1 (0x00000002u)
- #define GPIO IN DATA IN1 SHIFT (0x00000001u)
- #define GPIO\_IN\_DATA\_IN0 (0x00000001u)
- #define GPIO IN DATA INO SHIFT (0x00000000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS31 (0x80000000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS31\_SHIFT (0x0000001Fu)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS30 (0x40000000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS30\_SHIFT (0x0000001Eu)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS29 (0x20000000u)
- #define **GPIO\_SET\_RIS\_TRIG\_SETRIS29\_SHIFT** (0x0000001Du)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS28 (0x10000000u)
- #define GPIO SET RIS TRIG SETRIS28 SHIFT (0x0000001Cu)
- #define GPIO SET RIS TRIG SETRIS27 (0x08000000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS27\_SHIFT (0x0000001Bu)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS26 (0x04000000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS26\_SHIFT (0x0000001Au)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS25 (0x02000000u)
- #define GPIO SET RIS TRIG SETRIS25 SHIFT (0x00000019u)
- #define GPIO SET RIS TRIG SETRIS24 (0x01000000u)
- #define GPIO SET RIS TRIG SETRIS24 SHIFT (0x00000018u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS23 (0x00800000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS23\_SHIFT (0x00000017u)
- #define GPIO SET\_RIS\_TRIG\_SETRIS22 (0x00400000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS22\_SHIFT (0x00000016u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS21 (0x00200000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS21\_SHIFT (0x00000015u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS20 (0x00100000u)

- #define GPIO SET RIS TRIG SETRIS20 SHIFT (0x00000014u)
- #define GPIO SET RIS TRIG SETRIS19 (0x00080000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS19\_SHIFT (0x00000013u)
- #define GPIO SET RIS TRIG SETRIS18 (0x00040000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS18\_SHIFT (0x00000012u)
- #define GPIO SET RIS TRIG SETRIS17 (0x00020000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS17\_SHIFT (0x00000011u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS16 (0x00010000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS16\_SHIFT (0x00000010u)
- #define GPIO SET RIS TRIG SETRIS15 (0x00008000u)
- #define GPIO SET RIS TRIG SETRIS15 SHIFT (0x0000000Fu)
- #define GPIO SET\_RIS\_TRIG\_SETRIS14 (0x00004000u)
- #define GPIO SET RIS TRIG SETRIS14 SHIFT (0x0000000Eu)
- #define GPIO SET RIS TRIG SETRIS13 (0x00002000u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS13\_SHIFT (0x0000000Du)
- #define GPIO SET RIS TRIG SETRIS12 (0x00001000u)
- #define GPIO SET RIS TRIG SETRIS12 SHIFT (0x0000000Cu)
- #define GPIO SET RIS TRIG SETRIS11 (0x00000800u)
- #define GPIO SET\_RIS\_TRIG\_SETRIS11\_SHIFT (0x0000000Bu)
- #define GPIO SET RIS TRIG SETRIS10 (0x00000400u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS10\_SHIFT (0x0000000Au)
- #define GPIO SET RIS TRIG SETRIS9 (0x00000200u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS9\_SHIFT (0x00000009u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS8 (0x00000100u)
- #define GPIO SET RIS TRIG SETRIS8 SHIFT (0x00000008u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS7 (0x00000080u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS7\_SHIFT (0x00000007u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS6 (0x00000040u)
- #define **GPIO\_SET\_RIS\_TRIG\_SETRIS6\_SHIFT** (0x00000006u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS5 (0x00000020u)
- $\bullet \ \ \, \text{\#define GPIO\_SET\_RIS\_TRIG\_SETRIS5\_SHIFT} \ (0 \times 000000005 u)$
- #define GPIO SET\_RIS\_TRIG\_SETRIS4 (0x00000010u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS4\_SHIFT (0x00000004u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS3 (0x00000008u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS3\_SHIFT (0x00000003u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS2 (0x00000004u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS2\_SHIFT (0x00000002u)
- #define GPIO SET RIS TRIG SETRIS1 (0x00000002u)
- #define GPIO\_SET\_RIS\_TRIG\_SETRIS1\_SHIFT (0x00000001u)
- #define GPIO SET RIS TRIG SETRISO (0x00000001u)
- #define GPIO SET RIS TRIG SETRISO SHIFT (0x00000000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS31 (0x80000000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS31\_SHIFT (0x0000001Fu)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS30 (0x40000000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS30\_SHIFT (0x0000001Eu)
- #define GPIO CLR RIS TRIG CLRRIS29 (0x20000000u)
- #define GPIO CLR RIS TRIG CLRRIS29 SHIFT (0x0000001Du)
- #define GPIO CLR RIS TRIG CLRRIS28 (0x10000000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS28\_SHIFT (0x0000001Cu)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS27 (0x08000000u)
- #define GPIO CLR RIS TRIG CLRRIS27 SHIFT (0x0000001Bu)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS26 (0x04000000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS26\_SHIFT (0x0000001Au)
- #define GPIO CLR RIS TRIG CLRRIS25 (0x02000000u)
- #define GPIO CLR RIS TRIG CLRRIS25 SHIFT (0x00000019u)

- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS24 (0x01000000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS24\_SHIFT (0x00000018u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS23 (0x00800000u)
- #define GPIO CLR RIS TRIG CLRRIS23 SHIFT (0x00000017u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS22 (0x00400000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS22\_SHIFT (0x00000016u)
- #define GPIO CLR RIS TRIG CLRRIS21 (0x00200000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS21\_SHIFT (0x00000015u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS20 (0x00100000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS20\_SHIFT (0x00000014u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS19 (0x00080000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS19\_SHIFT (0x00000013u)
- #define GPIO CLR RIS TRIG CLRRIS18 (0x00040000u)
- #define GPIO CLR RIS TRIG CLRRIS18 SHIFT (0x00000012u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS17 (0x00020000u)
- #define GPIO CLR RIS TRIG CLRRIS17 SHIFT (0x00000011u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS16 (0x00010000u)
- #define GPIO CLR RIS TRIG CLRRIS16 SHIFT (0x00000010u)
- #define GPIO CLR RIS TRIG CLRRIS15 (0x00008000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS15\_SHIFT (0x0000000Fu)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS14 (0x00004000u)
- #define GPIO CLR RIS TRIG CLRRIS14 SHIFT (0x0000000Eu)
- #define GPIO CLR RIS TRIG CLRRIS13 (0x00002000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS13\_SHIFT (0x0000000Du)
- #define GPIO CLR RIS TRIG CLRRIS12 (0x00001000u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS12\_SHIFT (0x0000000Cu)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS11 (0x00000800u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS11\_SHIFT (0x0000000Bu)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS10 (0x00000400u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS10\_SHIFT (0x00000000Au)
- #define GPIO CLR RIS TRIG CLRRIS9 (0x00000200u)
- #define GPIO CLR RIS TRIG CLRRIS9 SHIFT (0x00000009u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS8 (0x00000100u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS8\_SHIFT (0x00000008u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS7 (0x00000080u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS7\_SHIFT (0x00000007u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS6 (0x00000040u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS6\_SHIFT (0x00000006u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS5 (0x00000020u)
- #define GPIO CLR RIS TRIG CLRRISS SHIFT (0x00000005u)
- #define GPIO CLR RIS TRIG CLRRIS4 (0x00000010u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS4\_SHIFT (0x00000004u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS3 (0x00000008u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS3\_SHIFT (0x00000003u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS2 (0x00000004u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS2\_SHIFT (0x00000002u)
- #define GPIO CLR RIS TRIG CLRRIS1 (0x00000002u)
- #define GPIO CLR RIS TRIG CLRRIS1 SHIFT (0x00000001u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRIS0 (0x00000001u)
- #define GPIO\_CLR\_RIS\_TRIG\_CLRRISO\_SHIFT (0x000000000u)
- #define GPIO SET\_FAL\_TRIG\_SETFAL31 (0x80000000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL31\_SHIFT (0x0000001Fu)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL30 (0x40000000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL30\_SHIFT (0x0000001Eu)
- #define GPIO SET FAL TRIG SETFAL29 (0x20000000u)

- #define GPIO SET FAL TRIG SETFAL29 SHIFT (0x0000001Du)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL28 (0x10000000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL28\_SHIFT (0x0000001Cu)
- #define GPIO SET FAL TRIG SETFAL27 (0x08000000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL27\_SHIFT (0x0000001Bu)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL26 (0x04000000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL26\_SHIFT (0x0000001Au)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL25 (0x02000000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL25\_SHIFT (0x00000019u)
- #define GPIO SET\_FAL\_TRIG\_SETFAL24 (0x01000000u)
- #define GPIO SET FAL TRIG SETFAL24 SHIFT (0x00000018u)
- #define GPIO SET FAL TRIG SETFAL23 (0x00800000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL23\_SHIFT (0x00000017u)
- #define GPIO SET\_FAL\_TRIG\_SETFAL22 (0x00400000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL22\_SHIFT (0x00000016u)
- #define GPIO SET FAL TRIG SETFAL21 (0x00200000u)
- #define GPIO SET\_FAL\_TRIG\_SETFAL21 SHIFT (0x00000015u)
- #define GPIO SET FAL TRIG SETFAL20 (0x00100000u)
- #define GPIO SET\_FAL\_TRIG\_SETFAL20 SHIFT (0x00000014u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL19 (0x00080000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL19\_SHIFT (0x00000013u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL18 (0x00040000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL18\_SHIFT (0x00000012u)
   #define GPIO\_SET\_FAL\_TRIG\_SETFAL17 (0x00020000u)
- #define GPIO SET FAL TRIG SETFAL17 SHIFT (0x00000011u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL16 (0x00010000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL16\_SHIFT (0x00000010u)
- #define GPIO SET FAL TRIG SETFAL15 (0x00008000u)
- #define GPIO SET FAL TRIG SETFAL15 SHIFT (0x00000000Fu)
- #define GPIO SET FAL TRIG SETFAL14 (0x00004000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL14\_SHIFT (0x0000000Eu)
- #define GPIO SET\_FAL\_TRIG\_SETFAL13 (0x00002000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL13\_SHIFT (0x0000000Du)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL12 (0x00001000u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL12\_SHIFT (0x0000000Cu)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL11 (0x00000800u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL11\_SHIFT (0x00000000Bu)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL10 (0x00000400u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL10\_SHIFT (0x0000000Au)
- #define GPIO SET FAL TRIG SETFAL9 (0x00000200u)
- #define GPIO SET FAL TRIG SETFAL9 SHIFT (0x00000009u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL8 (0x00000100u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL8\_SHIFT (0x00000008u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL7 (0x00000080u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL7\_SHIFT (0x00000007u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL6 (0x00000040u)
- #define **GPIO\_SET\_FAL\_TRIG\_SETFAL6\_SHIFT** (0x00000006u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL5 (0x00000020u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL5\_SHIFT (0x00000005u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL4 (0x00000010u)
- #define GPIO SET FAL TRIG SETFAL4 SHIFT (0x00000004u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL3 (0x00000008u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL3\_SHIFT (0x00000003u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL2 (0x00000004u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL2\_SHIFT (0x00000002u)

- #define GPIO\_SET\_FAL\_TRIG\_SETFAL1 (0x00000002u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL1\_SHIFT (0x00000001u)
- #define GPIO\_SET\_FAL\_TRIG\_SETFAL0 (0x00000001u)
- #define GPIO SET FAL TRIG SETFALO SHIFT (0x00000000u)
- #define GPIO CLR FAL TRIG CLRFAL31 (0x80000000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL31\_SHIFT (0x0000001Fu)
- #define GPIO CLR FAL TRIG CLRFAL30 (0x40000000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL30\_SHIFT (0x0000001Eu)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL29 (0x20000000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL29\_SHIFT (0x0000001Du)
- #define GPIO CLR FAL TRIG CLRFAL28 (0x10000000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL28\_SHIFT (0x0000001Cu)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL27 (0x08000000u)
- #define GPIO CLR FAL TRIG CLRFAL27 SHIFT (0x0000001Bu)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL26 (0x04000000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL26\_SHIFT (0x0000001Au)
- #define GPIO CLR FAL TRIG CLRFAL25 (0x02000000u)
- #define GPIO CLR FAL TRIG CLRFAL25 SHIFT (0x00000019u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL24 (0x01000000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL24\_SHIFT (0x00000018u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL23 (0x00800000u)
- #define GPIO CLR FAL TRIG CLRFAL23 SHIFT (0x00000017u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL22 (0x00400000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL22\_SHIFT (0x00000016u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL21 (0x00200000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL21\_SHIFT (0x00000015u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL20 (0x00100000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL20\_SHIFT (0x00000014u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL19 (0x00080000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL19\_SHIFT (0x00000013u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL18 (0x00040000u)
- #define GPIO CLR FAL TRIG CLRFAL18 SHIFT (0x00000012u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL17 (0x00020000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL17\_SHIFT (0x00000011u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL16 (0x00010000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL16\_SHIFT (0x00000010u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL15 (0x00008000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL15\_SHIFT (0x0000000Fu)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL14 (0x00004000u)
- #define GPIO CLR FAL TRIG CLRFAL14 SHIFT (0x0000000Eu)
- #define GPIO CLR FAL TRIG CLRFAL13 (0x00002000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL13\_SHIFT (0x0000000Du)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL12 (0x00001000u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL12\_SHIFT (0x0000000Cu)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL11 (0x00000800u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL11\_SHIFT (0x00000000Bu)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL10 (0x00000400u)
- #define GPIO CLR FAL TRIG CLRFAL10 SHIFT (0x00000000Au)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL9 (0x00000200u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL9\_SHIFT (0x00000009u)
- #define GPIO CLR FAL TRIG CLRFAL8 (0x00000100u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL8\_SHIFT (0x00000008u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL7 (0x00000080u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL7\_SHIFT (0x00000007u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL6 (0x00000040u)

- #define GPIO CLR FAL TRIG CLRFAL6 SHIFT (0x00000006u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL5 (0x00000020u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL5\_SHIFT (0x00000005u)
- #define GPIO CLR FAL TRIG CLRFAL4 (0x00000010u)
- #define GPIO CLR FAL TRIG CLRFAL4 SHIFT (0x00000004u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL3 (0x00000008u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL3\_SHIFT (0x00000003u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL2 (0x00000004u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL2\_SHIFT (0x00000002u)
- #define GPIO CLR FAL TRIG CLRFAL1 (0x00000002u)
- #define GPIO CLR FAL TRIG CLRFAL1 SHIFT (0x00000001u)
- #define GPIO CLR FAL TRIG CLRFAL0 (0x00000001u)
- #define GPIO\_CLR\_FAL\_TRIG\_CLRFAL0\_SHIFT (0x000000000u)
- #define GPIO\_INTSTAT\_STAT31 (0x80000000u)
- #define GPIO\_INTSTAT\_STAT31\_SHIFT (0x0000001Fu)
- #define GPIO INTSTAT STAT30 (0x40000000u)
- #define GPIO INTSTAT STAT30 SHIFT (0x0000001Eu)
- #define GPIO INTSTAT STAT29 (0x20000000u)
- #define GPIO INTSTAT STAT29 SHIFT (0x0000001Du)
- #define GPIO INTSTAT STAT28 (0x10000000u)
- #define GPIO\_INTSTAT\_STAT28\_SHIFT (0x0000001Cu)
- #define GPIO INTSTAT STAT27 (0x08000000u)
- #define GPIO INTSTAT STAT27 SHIFT (0x0000001Bu)
- #define GPIO INTSTAT STAT26 (0x04000000u)
- #define GPIO INTSTAT STAT26 SHIFT (0x0000001Au)
- #define GPIO\_INTSTAT\_STAT25 (0x02000000u)
- #define GPIO INTSTAT STAT25 SHIFT (0x00000019u)
- #define GPIO\_INTSTAT\_STAT24 (0x01000000u)
- #define GPIO\_INTSTAT\_STAT24\_SHIFT (0x00000018u)
- #define GPIO\_INTSTAT\_STAT23 (0x00800000u)
- #define **GPIO\_INTSTAT\_STAT23\_SHIFT** (0x00000017u)
- #define GPIO\_INTSTAT\_STAT22 (0x00400000u)
- #define GPIO\_INTSTAT\_STAT22\_SHIFT (0x00000016u)
- #define GPIO\_INTSTAT\_STAT21 (0x00200000u)
- #define GPIO\_INTSTAT\_STAT21\_SHIFT (0x00000015u)
- #define GPIO\_INTSTAT\_STAT20 (0x00100000u)
- #define GPIO\_INTSTAT\_STAT20\_SHIFT (0x00000014u)
- #define GPIO\_INTSTAT\_STAT19 (0x00080000u)
- #define GPIO INTSTAT STAT19 SHIFT (0x00000013u)
- #define GPIO\_INTSTAT\_STAT18 (0x00040000u)
- #define GPIO INTSTAT STAT18 SHIFT (0x00000012u)
- #define GPIO\_INTSTAT\_STAT17 (0x00020000u)
- #define GPIO\_INTSTAT\_STAT17\_SHIFT (0x00000011u)
- #define GPIO\_INTSTAT\_STAT16 (0x00010000u)
- #define GPIO\_INTSTAT\_STAT16\_SHIFT (0x00000010u)
- #define GPIO INTSTAT STAT15 (0x00008000u)
- #define GPIO\_INTSTAT\_STAT15\_SHIFT (0x0000000Fu)
- #define GPIO INTSTAT STAT14 (0x00004000u)
- #define GPIO\_INTSTAT\_STAT14\_SHIFT (0x0000000Eu)
- #define GPIO\_INTSTAT\_STAT13 (0x00002000u)
- #define GPIO INTSTAT STAT13 SHIFT (0x0000000Du)
- #define GPIO\_INTSTAT\_STAT12 (0x00001000u)
- #define GPIO\_INTSTAT\_STAT12\_SHIFT (0x0000000Cu)
- #define GPIO INTSTAT STAT11 (0x00000800u)
- #define GPIO\_INTSTAT\_STAT11\_SHIFT (0x0000000Bu)

- #define GPIO\_INTSTAT\_STAT10 (0x00000400u)
- #define GPIO\_INTSTAT\_STAT10\_SHIFT (0x0000000Au)
- #define GPIO INTSTAT STAT9 (0x00000200u)
- #define GPIO\_INTSTAT\_STAT9\_SHIFT (0x00000009u)
- #define GPIO\_INTSTAT\_STAT8 (0x00000100u)
- #define GPIO\_INTSTAT\_STAT8\_SHIFT (0x00000008u)
- #define GPIO\_INTSTAT\_STAT7 (0x00000080u)
- #define GPIO\_INTSTAT\_STAT7\_SHIFT (0x00000007u)
- #define GPIO\_INTSTAT\_STAT6 (0x00000040u)
- #define **GPIO\_INTSTAT\_STAT6\_SHIFT** (0x00000006u)
- #define GPIO\_INTSTAT\_STAT5 (0x00000020u)
- #define GPIO\_INTSTAT\_STAT5\_SHIFT (0x00000005u)
- #define GPIO\_INTSTAT\_STAT4 (0x00000010u)
- #define GPIO\_INTSTAT\_STAT4\_SHIFT (0x00000004u)
- #define GPIO\_INTSTAT\_STAT3 (0x00000008u)
- #define GPIO INTSTAT STAT3 SHIFT (0x00000003u)
- #define GPIO INTSTAT STAT2 (0x00000004u)
- #define GPIO\_INTSTAT\_STAT2\_SHIFT (0x00000002u)
- #define **GPIO\_INTSTAT\_STAT1** (0x00000002u)
- #define GPIO\_INTSTAT\_STAT1\_SHIFT (0x00000001u)
- #define GPIO\_INTSTAT\_STAT0 (0x00000001u)
- #define GPIO\_INTSTAT\_STAT0\_SHIFT (0x00000000u)

## 4.36.1 Detailed Description

GPIO register definitions.

# 4.37 leJOS\_EV3/src/ev3/include/hw/hw\_psc\_AM1808.h File Reference

PSC register definitions for AM1808.

This graph shows which files directly or indirectly include this file:



- #define PSC POWERDOMAIN ALWAYS ON 0
- #define PSC\_REVID (0x0)
- #define PSC\_INTEVAL (0x18)
- #define PSC\_MERRPR0 (0x40)
- #define PSC MERRCR0 (0x50)
- #define PSC PERRPR (0x60)
- #define PSC PERRCR (0x68)
- #define PSC\_PTCMD (0x120)
- #define PSC\_PTSTAT (0x128)
- #define PSC PDSTAT0 (0x200)
- #define PSC\_PDSTAT1 (0x204)
- #define PSC PDCTL0 (0x300)
- #define PSC\_PDCTL1 (0x304)
- #define **PSC PDCFG0** (0x400)
- #define PSC PDCFG1 (0x404)
- #define **PSC MDSTAT**(n) (0x800 + (n \* 4))
- #define **PSC MDCTL**(n) (0xA00 + (n \* 4))
- #define PSC\_REVID\_REV (0xFFFFFFFu)
- #define PSC REVID REV SHIFT (0x00000000u)
- #define PSC INTEVAL ALLEV (0x00000001u)
- #define PSC INTEVAL ALLEV SHIFT (0x00000000u)
- #define PSC MERRPR0 M15 (0x0000C000u)
- #define PSC MERRPRO M15 SHIFT (0x0000000Eu)
- #define PSC MERRPR0 M14 (0x00006000u)
- #define PSC\_MERRPR0\_M14\_SHIFT (0x0000000Du)
- #define PSC MERRCR0 M15 (0x0000C000u)
- #define PSC MERRCRO M15 SHIFT (0x0000000Eu)
- #define PSC\_MERRCR0\_M14 (0x00006000u)
- #define PSC\_MERRCR0\_M14\_SHIFT (0x0000000Du)
- #define PSC\_PERRPR\_P1 (0x00000002u)
- #define PSC\_PERRPR\_P1\_SHIFT (0x00000001u)
- #define PSC PERRPR P0 (0x00000001u)
- #define PSC PERRPR P0 SHIFT (0x00000000u)
- #define PSC PERRCR P1 (0x00000002u)
- #define PSC\_PERRCR\_P1\_SHIFT (0x00000001u)
- #define PSC\_PERRCR\_P0 (0x00000001u)
- #define PSC PERRCR P0 SHIFT (0x00000000u)
- #define PSC\_PTCMD\_GO1 (0x00000002u)
- #define PSC PTCMD GO1 SHIFT (0x00000001u)
- #define PSC\_PTCMD\_GO0 (0x00000001u)
- #define PSC PTCMD GO0 SHIFT (0x00000000u)
- #define PSC PTSTAT GOSTAT1 (0x00000002u)
- #define PSC PTSTAT GOSTAT1 SHIFT (0x00000001u)
- #define PSC PTSTAT GOSTAT0 (0x00000001u)
- #define PSC PTSTAT GOSTATO SHIFT (0x000000000u)
- #define PSC\_PDSTAT0\_EMUIHB (0x00000800u)
- #define PSC PDSTAT0 EMUIHB SHIFT (0x0000000Bu)
- #define PSC\_PDSTAT0\_STATE (0x0000001Fu)
- #define PSC\_PDSTAT0\_STATE\_SHIFT (0x00000000u)
- #define PSC PDSTAT1 EMUIHB (0x00000800u)
- #define PSC\_PDSTAT1\_EMUIHB\_SHIFT (0x0000000Bu)
- #define PSC PDSTAT1 STATE (0x0000001Fu)
- #define PSC\_PDSTAT1\_STATE\_SHIFT (0x00000000u)

- #define PSC\_PDCTL0\_WAKECNT (0x00FF0000u)
- #define PSC\_PDCTL0\_WAKECNT\_SHIFT (0x00000010u)
- #define PSC PDCTL0 PDMODE (0x0000F000u)
- #define PSC PDCTL0 PDMODE SHIFT (0x0000000Cu)
- #define PSC PDCTL0 EMUIHBIE (0x00000200u)
- #define PSC PDCTL0 EMUIHBIE SHIFT (0x00000009u)
- #define PSC PDCTL0 NEXT (0x00000001u)
- #define PSC\_PDCTL0\_NEXT\_SHIFT (0x00000000u)
- #define PSC\_PDCTL1\_WAKECNT (0x00FF0000u)
- #define PSC PDCTL1 WAKECNT SHIFT (0x00000010u)
- #define PSC PDCTL1 PDMODE (0x0000F000u)
- #define PSC\_PDCTL1\_PDMODE\_SHIFT (0x0000000Cu)
- #define PSC PDCTL1 PDMODE OFF (0x00000000u)
- #define PSC PDCTL1 PDMODE RAM OFF (0x00000008u)
- #define PSC\_PDCTL1\_PDMODE\_DEEP\_SLEEP (0x00000009u)
- #define PSC\_PDCTL1\_PDMODE\_LIGHT\_SLEEP (0x0000000Au)
- #define PSC PDCTL1 PDMODE RETENTION (0x0000000Bu)
- #define PSC PDCTL1 PDMODE ON (0x0000000Fu)
- #define PSC\_PDCTL1\_EMUIHBIE (0x00000200u)
- #define PSC\_PDCTL1\_EMUIHBIE\_SHIFT (0x00000009u)
- #define PSC\_PDCTL1\_NEXT (0x00000001u)
- #define PSC PDCTL1 NEXT SHIFT (0x00000000u)
- #define PSC PDCFG0 PDLOCK (0x00000008u)
- #define PSC\_PDCFG0\_PDLOCK\_SHIFT (0x00000003u)
- #define PSC PDCFG0 ICEPICK (0x00000004u)
- #define PSC\_PDCFG0\_ICEPICK\_SHIFT (0x00000002u)
- #define PSC\_PDCFG0\_RAM\_PSM (0x00000002u)
- #define PSC\_PDCFG0\_RAM\_PSM\_SHIFT (0x00000001u)
- #define PSC\_PDCFG0\_ALWAYSON (0x00000001u)
- #define PSC PDCFG0 ALWAYSON SHIFT (0x00000000u)
- #define PSC\_PDCFG1\_PDLOCK (0x00000008u)
- #define PSC\_PDCFG1\_PDLOCK\_SHIFT (0x00000003u)
- #define PSC\_PDCFG1\_ICEPICK (0x00000004u)
- #define PSC\_PDCFG1\_ICEPICK\_SHIFT (0x00000002u)
- #define PSC\_PDCFG1\_RAM\_PSM (0x00000002u)
- #define PSC\_PDCFG1\_RAM\_PSM\_SHIFT (0x00000001u)
- #define PSC\_PDCFG1\_ALWAYSON (0x00000001u)
- #define PSC\_PDCFG1\_ALWAYSON\_SHIFT (0x00000000u)
- #define PSC MDSTAT EMUIHB (0x00020000u)
- #define PSC MDSTAT EMUIHB SHIFT (0x00000011u)
- #define PSC MDSTAT EMURST (0x00010000u)
- #define PSC\_MDSTAT\_EMURST\_SHIFT (0x00000010u)
- #define PSC\_MDSTAT\_MCKOUT (0x00001000u)
- #define PSC\_MDSTAT\_MCKOUT\_SHIFT (0x0000000Cu)
- #define PSC\_MDSTAT\_MRSTDONE (0x00000800u)
- #define PSC\_MDSTAT\_MRSTDONE\_SHIFT (0x00000000Bu)
- #define PSC MDSTAT MRST (0x00000400u)
- #define PSC MDSTAT MRST SHIFT (0x0000000Au)
- #define PSC\_MDSTAT\_LRSTDONE (0x00000200u)
- #define PSC\_MDSTAT\_LRSTDONE\_SHIFT (0x00000009u)
- #define PSC MDSTAT\_LRST (0x00000100u)
- #define PSC\_MDSTAT\_LRST\_SHIFT (0x00000008u)
- #define PSC MDSTAT\_STATE (0x0000003Fu)
- #define PSC MDSTAT STATE SHIFT (0x00000000u)
- #define PSC MDSTAT STATE SWRSTDISABLE (0x00000000u)

- #define PSC\_MDSTAT\_STATE\_SYNCRST (0x00000001u)
- #define PSC MDSTAT STATE AUTOSLEEP (0x00000004u)
- #define PSC MDSTAT STATE AUTOWAKE (0x00000005u)
- #define PSC MDCTL FORCE (0x80000000u)
- #define PSC MDCTL FORCE SHIFT (0x0000001Fu)
- #define PSC MDCTL EMUIHBIE (0x00000400u)
- #define PSC\_MDCTL\_EMUIHBIE\_SHIFT (0x0000000Au)
- #define PSC\_MDCTL\_EMURSTIE (0x00000200u)
- #define PSC\_MDCTL\_EMURSTIE\_SHIFT (0x00000009u)
- #define PSC\_MDCTL\_LRST (0x00000100u)
- #define PSC MDCTL LRST SHIFT (0x00000008u)
- #define PSC MDCTL NEXT (0x0000001Fu)
- #define PSC MDCTL NEXT SHIFT (0x00000000u)
- #define PSC\_MDCTL\_NEXT\_SWRSTDISABLE (0x00000000u)
- #define PSC\_MDCTL\_NEXT\_SYNCRST (0x00000001u)
- #define PSC MDCTL NEXT DISABLE (0x00000002u)
- #define PSC\_MDCTL\_NEXT\_ENABLE (0x00000003u)
- #define PSC\_MDCTL\_NEXT\_AUTOWAKE (0x00000005u)

### **Enumerations**

```
    enum Psc0Peripheral {
        HW_PSC_CC0 = 0, HW_PSC_TC0 = 1, HW_PSC_TC1 = 2, HW_PSC_EMIFA = 3,
        HW_PSC_SPI0 = 4, HW_PSC_MMCSD0 = 5, HW_PSC_AINTC = 6, HW_PSC_ARM_RAMROM = 7,
        HW_PSC_UART0 = 9, HW_PSC_SCR0_SS = 10, HW_PSC_SCR1_SS = 11, HW_PSC_SCR2_SS = 12,
        HW_PSC_PRU = 13, HW_PSC_ARM = 14, HW_PSC_DSP = 15 }
    enum Psc1Peripheral {
        HW_PSC_CC1 = 0, HW_PSC_USB0 = 1, HW_PSC_USB1 = 2, HW_PSC_GPIO = 3,
        HW_PSC_UHPI = 4, HW_PSC_EMAC = 5, HW_PSC_DDR2_MDDR = 6, HW_PSC_MCASP0 = 7,
        HW_PSC_SATA = 8, HW_PSC_VPIF = 9, HW_PSC_SPI1 = 10, HW_PSC_I2C1 = 11,
        HW_PSC_UART1 = 12, HW_PSC_UART2 = 13, HW_PSC_MCBSP0 = 14, HW_PSC_MCBSP1 = 15,
        HW_PSC_LCDC = 16, HW_PSC_EHRPWM = 17, HW_PSC_MMCSD1 = 18, HW_PSC_UPP = 19,
        HW_PSC_ECAP0_1_2 = 20, HW_PSC_TC2 = 21, HW_PSC_SCRF0_SS = 24, HW_PSC_SCRF1_SS = 25,
        HW_PSC_SCRF2_SS = 26, HW_PSC_SCRF6_SS = 27, HW_PSC_SCRF7_SS = 28, HW_PSC_SCRF8 ←
        _SS = 29,
        HW_PSC_BR_F7 = 30, HW_PSC_SHRAM = 31 }
```

## 4.37.1 Detailed Description

PSC register definitions for AM1808.

# 4.38 leJOS\_EV3/src/ev3/include/hw/hw\_pwmss.h File Reference

PWMSS register definitions.

This graph shows which files directly or indirectly include this file:



### **Macros**

- #define PWMSS CLOCK CONFIG 0x08
- #define PWMSS\_CLOCK\_STATUS 0x0C
- #define PWMSS\_ECAP\_CLK\_EN\_ACK\_SHIFT 0x00
- #define PWMSS\_ECAP\_CLK\_STOP\_ACK\_SHIFT 0x01
- #define PWMSS EHRPWM CLK EN ACK SHIFT 0x08
- #define PWMSS\_EHRPWM\_CLK\_STOP\_ACK\_SHIFT 0x09
- #define PWMSS\_ECAP\_CLK\_EN\_ACK 0x01
- #define PWMSS\_ECAP\_CLK\_STOP\_ACK 0x02
- #define PWMSS\_EHRPWM\_CLK\_EN\_ACK 0x100
- #define PWMSS\_EHRPWM\_CLK\_STOP\_ACK 0x200

## 4.38.1 Detailed Description

PWMSS register definitions.

# 4.39 leJOS\_EV3/src/ev3/include/hw/hw\_spi.h File Reference

SPI register definitions.

This graph shows which files directly or indirectly include this file:



- #define SPI\_SPIGCR0 (0x0)
- #define SPI\_SPIGCR1 (0x4)
- #define SPI\_SPIINT0 (0x8)
- #define SPI\_SPILVL (0xC)
- #define SPI SPIFLG (0x10)
- #define **SPI SPIPC**(n) (0x14 + (4 \* n))
- #define SPI SPIDAT0 (0x38)
- #define SPI\_SPIDAT1 (0x3C)
- #define SPI SPIBUF (0x40)
- #define SPI SPIEMU (0x44)
- #define SPI SPIDELAY (0x48)
- #define SPI SPIDEF (0x4C)
- #define **SPI\_SPIFMT**(n) (0x50 + (n \* 4))
- #define SPI INTVEC1 (0x64)
- #define SPI\_SPIGCR0\_RESET (0x00000001u)
- #define SPI SPIGCRO RESET SHIFT (0x00000000u)
- #define SPI SPIGCR1 ENABLE (0x01000000)
- #define SPI SPIGCR1 ENABLE SHIFT (0x00000018u)
- #define SPI\_SPIGCR1\_LOOPBACK (0x00010000u)
- #define SPI\_SPIGCR1\_LOOPBACK\_SHIFT (0x00000010u)
- #define SPI SPIGCR1 POWERDOWN (0x00000100u)
- #define SPI SPIGCR1 POWERDOWN SHIFT (0x00000008u)
- #define SPI\_SPIGCR1\_CLKMOD (0x00000002u)
- #define SPI SPIGCR1 CLKMOD SHIFT (0x00000001u)
- #define SPI\_SPIGCR1\_MASTER (0x00000001u)
- #define SPI\_SPIGCR1\_MASTER\_SHIFT (0x00000000u)
- #define SPI SPIINTO ENABLEHIGHZ (0x01000000u)
- #define SPI\_SPIINT0\_ENABLEHIGHZ\_SHIFT (0x00000018u)
- #define SPI\_SPIINTO\_DMAREQEN (0x00010000u)
- #define SPI\_SPIINT0\_DMAREQEN\_SHIFT (0x00000010u)
- #define SPI\_SPIINTO\_TXINTENA (0x00000200u)
- #define SPI SPIINTO TXINTENA SHIFT (0x00000009u)
- #define SPI\_SPIINTO\_RXINTENA (0x00000100u)
- #define SPI SPIINTO RXINTENA SHIFT (0x00000008u)
- #define SPI SPIINTO OVRNINTENA (0x00000040u)
- #define SPI\_SPIINTO\_OVRNINTENA\_SHIFT (0x00000006u)
- #define SPI SPIINTO BITERRENA (0x00000010u)
- #define SPI\_SPIINTO\_BITERRENA\_SHIFT (0x00000004u)
- #define SPI\_SPIINTO\_DESYNCENA (0x00000008u)
- #define SPI\_SPIINTO\_DESYNCENA\_SHIFT (0x00000003u)
- #define SPI SPIINTO PARERRENA (0x00000004u)
- #define SPI\_SPIINTO\_PARERRENA\_SHIFT (0x00000002u)
- #define SPI SPIINTO TIMEOUTENA (0x00000002u)
- #define SPI SPIINTO TIMEOUTENA SHIFT (0x00000001u)
- #define SPI SPIINTO DLENERRENA (0x00000001u)
- #define SPI SPIINTO DLENERRENA SHIFT (0x00000000u)
- #define SPI SPILVL TXINTLVL (0x00000200u)
- #define SPI\_SPILVL\_TXINTLVL\_SHIFT (0x00000009u)
- #define SPI\_SPILVL\_RXINTLVL (0x00000100u)
- #define SPI SPILVL RXINTLVL SHIFT (0x00000008u)
- #define SPI SPILVL OVRNINTLVL (0x00000040u)
- #define SPI\_SPILVL\_OVRNINTLVL\_SHIFT (0x00000006u)
- #define SPI SPILVL BITERRLVL (0x00000010u)

- #define SPI SPILVL BITERRLVL SHIFT (0x00000004u)
- #define SPI SPILVL DESYNCLVL (0x00000008u)
- #define SPI SPILVL DESYNCLVL SHIFT (0x00000003u)
- #define SPI\_SPILVL\_PARERRLVL (0x00000004u)
- #define SPI SPILVL PARERRLVL SHIFT (0x00000002u)
- #define SPI\_SPILVL\_TIMEOUTLVL (0x00000002u)
- #define SPI SPILVL TIMEOUTLVL SHIFT (0x00000001u)
- #define SPI\_SPILVL\_DLENERRLVL (0x00000001u)
- #define SPI\_SPILVL\_DLENERRLVL\_SHIFT (0x00000000u)
- #define SPI SPIFLG TXINTFLG (0x00000200u)
- #define SPI SPIFLG TXINTFLG SHIFT (0x00000009u)
- #define SPI\_SPIFLG\_RXINTFLG (0x00000100u)
- #define SPI SPIFLG RXINTFLG SHIFT (0x00000008u)
- #define SPI\_SPIFLG\_OVRNINTFLG (0x00000040u)
- #define SPI\_SPIFLG\_OVRNINTFLG\_SHIFT (0x00000006u)
- #define SPI SPIFLG BITERRFLG (0x00000010u)
- #define SPI SPIFLG BITERRFLG SHIFT (0x00000004u)
- #define SPI SPIFLG DESYNCFLG (0x00000008u)
- #define SPI\_SPIFLG\_DESYNCFLG\_SHIFT (0x00000003u)
- #define SPI SPIFLG PARERRFLG (0x00000004u)
- #define SPI SPIFLG PARERRFLG SHIFT (0x00000002u)
- #define SPI SPIFLG TIMEOUTFLG (0x00000002u)
- #define SPI SPIFLG TIMEOUTFLG SHIFT (0x00000001u)
- #define SPI\_SPIFLG\_DLENERRFLG (0x00000001u)
- #define SPI SPIFLG DLENERRFLG SHIFT (0x00000000u)
- #define SPI\_SPIPC0\_SOMIFUN (0x00000800u)
- #define SPI SPIPC0 SOMIFUN SHIFT (0x0000000Bu)
- #define SPI SPIPC0 SIMOFUN (0x00000400u)
- #define SPI SPIPC0 SIMOFUN SHIFT (0x0000000Au)
- #define SPI SPIPC0 CLKFUN (0x00000200u)
- #define SPI\_SPIPC0\_CLKFUN\_SHIFT (0x00000009u)
- #define SPI\_SPIPC0\_ENAFUN (0x00000100u)
- #define SPI\_SPIPC0\_ENAFUN\_SHIFT (0x00000008u)
- #define SPI\_SPIPC0\_SCS0FUN7 (0x00000080u)
- #define SPI\_SPIPC0\_SCS0FUN7\_SHIFT (0x00000007u)
- #define SPI\_SPIPC0\_SCS0FUN6 (0x00000040u)
- #define SPI\_SPIPC0\_SCS0FUN6\_SHIFT (0x00000006u)
- #define SPI\_SPIPC0\_SCS0FUN5 (0x00000020u)
- #define SPI SPIPC0 SCS0FUN5 SHIFT (0x00000005u)
- #define SPI SPIPC0 SCS0FUN4 (0x00000010u)
- #define SPI SPIPC0 SCS0FUN4 SHIFT (0x00000004u)
- #define SPI SPIPC0 SCS0FUN3 (0x00000008u)
- #define SPI\_SPIPC0\_SCS0FUN3\_SHIFT (0x00000003u)
- #define SPI\_SPIPC0\_SCS0FUN2 (0x00000004u)
- #define SPI\_SPIPC0\_SCS0FUN2\_SHIFT (0x00000002u)
- #define SPI\_SPIPC0\_SCS0FUN1 (0x00000002u)
- #define SPI SPIPC0 SCS0FUN1 SHIFT (0x00000001u)
- #define SPI SPIPC0 SCS0FUN0 (0x00000001u)
- #define SPI SPIPC0 SCS0FUN0 SHIFT (0x00000000u)
- #define SPI\_SPIPC1\_SOMIDIR (0x00000800u)
- #define SPI SPIPC1 SOMIDIR SHIFT (0x0000000Bu)
- #define SPI\_SPIPC1\_SIMODIR (0x00000400u)
- #define SPI SPIPC1 SIMODIR SHIFT (0x0000000Au)
- #define SPI SPIPC1 CLKDIR (0x00000200u)
- #define SPI\_SPIPC1\_CLKDIR\_SHIFT (0x00000009u)

- #define SPI SPIPC1 ENADIR (0x00000100u)
- #define SPI SPIPC1 ENADIR SHIFT (0x00000008u)
- #define SPI SPIPC1 SCS0DIR7 (0x00000080u)
- #define SPI SPIPC1 SCS0DIR7 SHIFT (0x00000007u)
- #define SPI SPIPC1 SCS0DIR6 (0x00000040u)
- #define SPI SPIPC1 SCS0DIR6 SHIFT (0x00000006u)
- #define SPI SPIPC1 SCS0DIR5 (0x00000020u)
- #define SPI\_SPIPC1\_SCS0DIR5\_SHIFT (0x00000005u)
- #define SPI\_SPIPC1\_SCS0DIR4 (0x00000010u)
- #define SPI SPIPC1 SCS0DIR4 SHIFT (0x00000004u)
- #define SPI\_SPIPC1\_SCS0DIR3 (0x00000008u)
- #define SPI\_SPIPC1\_SCS0DIR3\_SHIFT (0x00000003u)
- #define SPI\_SPIPC1\_SCS0DIR2 (0x00000004u)
- #define SPI\_SPIPC1\_SCS0DIR2\_SHIFT (0x00000002u)
- #define SPI\_SPIPC1\_SCS0DIR1 (0x00000002u)
- #define SPI SPIPC1 SCS0DIR1 SHIFT (0x00000001u)
- #define SPI\_SPIPC1\_SCS0DIR0 (0x00000001u)
- #define SPI SPIPC1 SCS0DIR0 SHIFT (0x00000000u)
- #define SPI\_SPIPC2\_SOMIDIN (0x00000800u)
- #define SPI SPIPC2 SOMIDIN SHIFT (0x0000000Bu)
- #define SPI\_SPIPC2\_SIMODIN (0x00000400u)
- #define SPI SPIPC2 SIMODIN SHIFT (0x0000000Au)
- #define SPI SPIPC2 CLKDIN (0x00000200u)
- #define SPI SPIPC2 CLKDIN SHIFT (0x00000009u)
- #define SPI SPIPC2 ENADIN (0x00000100u)
- #define SPI\_SPIPC2\_ENADIN\_SHIFT (0x00000008u)
- #define SPI SPIPC2 SCS0DIN7 (0x00000080u)
- #define SPI\_SPIPC2\_SCS0DIN7\_SHIFT (0x00000007u)
- #define SPI\_SPIPC2\_SCS0DIN6 (0x00000040u)
- #define SPI\_SPIPC2\_SCS0DIN6\_SHIFT (0x00000006u)
- #define SPI SPIPC2 SCS0DIN5 (0x00000020u)
- #define SPI SPIPC2 SCS0DIN5 SHIFT (0x00000005u)
- #define SPI\_SPIPC2\_SCS0DIN4 (0x00000010u)
- #define SPI\_SPIPC2\_SCS0DIN4\_SHIFT (0x00000004u)
- #define SPI\_SPIPC2\_SCS0DIN3 (0x00000008u)
- #define SPI\_SPIPC2\_SCS0DIN3\_SHIFT (0x00000003u)
- #define SPI\_SPIPC2\_SCS0DIN2 (0x00000004u)
- #define SPI\_SPIPC2\_SCS0DIN2\_SHIFT (0x00000002u)
- #define SPI SPIPC2 SCS0DIN1 (0x00000002u)
- #define SPI SPIPC2 SCS0DIN1 SHIFT (0x00000001u)
- #define SPI SPIPC2 SCS0DIN0 (0x00000001u)
- #define SPI SPIPC2 SCS0DIN0 SHIFT (0x00000000u)
- #define SPI\_SPIPC3\_SOMIDOUT (0x00000800u)
- #define SPI\_SPIPC3\_SOMIDOUT\_SHIFT (0x0000000Bu)
- #define SPI\_SPIPC3\_SIMODOUT (0x00000400u)
- #define SPI SPIPC3 SIMODOUT SHIFT (0x0000000Au)
- #define SPI SPIPC3 CLKDOUT (0x00000200u)
- #define SPI SPIPC3 CLKDOUT SHIFT (0x00000009u)
- #define SPI SPIPC3 ENADOUT (0x00000100u)
- #define SPI SPIPC3 ENADOUT SHIFT (0x00000008u)
- #define SPI SPIPC3 SCS0DOUT7 (0x00000080u)
- #define SPI\_SPIPC3\_SCS0DOUT7\_SHIFT (0x00000007u)
- #define SPI\_SPIPC3\_SCS0DOUT6 (0x00000040u)
- #define SPI\_SPIPC3\_SCS0DOUT6\_SHIFT (0x00000006u)
- #define SPI SPIPC3 SCS0DOUT5 (0x00000020u)

- #define SPI SPIPC3 SCS0DOUT5 SHIFT (0x00000005u)
- #define SPI SPIPC3 SCS0DOUT4 (0x00000010u)
- #define SPI SPIPC3 SCS0DOUT4 SHIFT (0x00000004u)
- #define SPI SPIPC3 SCS0DOUT3 (0x00000008u)
- #define SPI\_SPIPC3\_SCS0DOUT3\_SHIFT (0x00000003u)
- #define SPI\_SPIPC3\_SCS0DOUT2 (0x00000004u)
- #define SPI\_SPIPC3\_SCS0DOUT2\_SHIFT (0x00000002u)
- #define SPI\_SPIPC3\_SCS0DOUT1 (0x00000002u)
- #define SPI\_SPIPC3\_SCS0DOUT1\_SHIFT (0x00000001u)
- #define SPI\_SPIPC3\_SCS0DOUT0 (0x00000001u)
- #define SPI SPIPC3 SCS0DOUT0 SHIFT (0x00000000u)
- #define SPI SPIPC4 SOMISET (0x00000800u)
- #define SPI SPIPC4 SOMISET SHIFT (0x0000000Bu)
- #define SPI SPIPC4 SIMOSET (0x00000400u)
- #define SPI\_SPIPC4\_SIMOSET\_SHIFT (0x0000000Au)
- #define SPI SPIPC4 CLKSET (0x00000200u)
- #define SPI SPIPC4 CLKSET\_SHIFT (0x00000009u)
- #define SPI SPIPC4 ENASET (0x00000100u)
- #define SPI\_SPIPC4\_ENASET\_SHIFT (0x00000008u)
- #define SPI SPIPC4 SCS0SET7 (0x00000080u)
- #define SPI SPIPC4 SCS0SET7 SHIFT (0x00000007u)
- #define SPI SPIPC4 SCS0SET6 (0x00000040u)
- #define SPI SPIPC4 SCS0SET6 SHIFT (0x00000006u)
- #define SPI\_SPIPC4\_SCS0SET5 (0x00000020u)
- #define SPI SPIPC4 SCS0SET5 SHIFT (0x00000005u)
- #define SPI\_SPIPC4\_SCS0SET4 (0x00000010u)
- #define SPI\_SPIPC4\_SCS0SET4\_SHIFT (0x00000004u)
- #define SPI\_SPIPC4\_SCS0SET3 (0x00000008u)
- #define SPI\_SPIPC4\_SCS0SET3\_SHIFT (0x00000003u)
- #define SPI\_SPIPC4\_SCS0SET2 (0x00000004u)
- #define SPI\_SPIPC4\_SCS0SET2\_SHIFT (0x00000002u)
- #define SPI SPIPC4 SCS0SET1 (0x00000002u)
- #define SPI\_SPIPC4\_SCS0SET1\_SHIFT (0x00000001u)
- #define SPI\_SPIPC4\_SCS0SET0 (0x00000001u)
- #define SPI\_SPIPC4\_SCS0SET0\_SHIFT (0x00000000u)
- #define SPI\_SPIPC5\_SOMICLR (0x00000800u)
- #define SPI\_SPIPC5\_SOMICLR\_SHIFT (0x0000000Bu)
- #define SPI\_SPIPC5\_SIMOCLR (0x00000400u)
- #define SPI\_SPIPC5\_SIMOCLR\_SHIFT (0x0000000Au)
- #define SPI SPIPC5 CLKCLR (0x00000200u)
- #define SPI SPIPC5 CLKCLR SHIFT (0x00000009u)
- #define SPI SPIPC5 ENACLR (0x00000100u)
- #define SPI\_SPIPC5\_ENACLR\_SHIFT (0x00000008u)
- #define SPI\_SPIPC5\_SCS0CLR7 (0x00000080u)
- #define SPI\_SPIPC5\_SCS0CLR7\_SHIFT (0x00000007u)
- #define SPI SPIPC5 SCS0CLR6 (0x00000040u)
- #define SPI SPIPC5 SCS0CLR6 SHIFT (0x00000006u)
- #define SPI SPIPC5 SCS0CLR5 (0x00000020u)
- #define SPI SPIPC5 SCS0CLR5 SHIFT (0x00000005u)
- #define SPI\_SPIPC5\_SCS0CLR4 (0x00000010u)
- #define SPI SPIPC5 SCS0CLR4 SHIFT (0x00000004u)
- #define SPI\_SPIPC5\_SCS0CLR3 (0x00000008u)
- #define SPI\_SPIPC5\_SCS0CLR3\_SHIFT (0x00000003u)
- #define SPI SPIPC5 SCS0CLR2 (0x00000004u)
- #define SPI\_SPIPC5\_SCS0CLR2\_SHIFT (0x00000002u)

- #define SPI SPIPC5 SCS0CLR1 (0x00000002u)
- #define SPI SPIPC5 SCS0CLR1 SHIFT (0x00000001u)
- #define SPI SPIPC5 SCS0CLR0 (0x00000001u)
- #define SPI SPIPC5 SCS0CLR0 SHIFT (0x00000000u)
- #define SPI\_SPIDAT0\_TXDATA (0x0000FFFFu)
- #define SPI\_SPIDAT0\_TXDATA\_SHIFT (0x00000000u)
- #define SPI SPIDAT1 CSHOLD (0x10000000u)
- #define SPI\_SPIDAT1\_CSHOLD\_SHIFT (0x0000001Cu)
- #define SPI\_SPIDAT1\_WDEL (0x04000000u)
- #define SPI SPIDAT1 WDEL SHIFT (0x0000001Au)
- #define SPI SPIDAT1 DFSEL (0x03000000u)
- #define SPI SPIDAT1 DFSEL SHIFT (0x00000018u)
- #define SPI SPIDAT1 DFSEL FORMAT0 (0x00000000u)
- #define SPI SPIDAT1 DFSEL FORMAT1 (0x00000001u)
- #define SPI\_SPIDAT1\_DFSEL\_FORMAT2 (0x00000002u)
- #define SPI SPIDAT1 DFSEL FORMAT3 (0x00000003u)
- #define SPI SPIDAT1 CSNR (0x00FF0000u)
- #define SPI SPIDAT1 CSNR SHIFT (0x00000010u)
- #define SPI\_SPIDAT1\_TXDATA (0x0000FFFFu)
- #define SPI SPIDAT1\_TXDATA\_SHIFT (0x00000000u)
- #define SPI\_SPIBUF\_RXEMPTY (0x80000000u)
- #define SPI SPIBUF RXEMPTY SHIFT (0x0000001Fu)
- #define SPI SPIBUF RXOVR (0x40000000u)
- #define SPI\_SPIBUF\_RXOVR\_SHIFT (0x0000001Eu)
- #define SPI\_SPIBUF\_TXFULL (0x20000000u)
- #define SPI\_SPIBUF\_TXFULL\_SHIFT (0x0000001Du)
- #define SPI SPIBUF BITERR (0x10000000u)
- #define SPI\_SPIBUF\_BITERR\_SHIFT (0x0000001Cu)
- #define **SPI\_SPIBUF\_DESYNC** (0x08000000u)
- #define SPI SPIBUF DESYNC SHIFT (0x0000001Bu)
- #define SPI SPIBUF PARERR (0x04000000u)
- #define SPI\_SPIBUF\_PARERR\_SHIFT (0x0000001Au)
- #define SPI\_SPIBUF\_TIMEOUT (0x02000000u)
- #define SPI\_SPIBUF\_TIMEOUT\_SHIFT (0x00000019u)
- #define SPI\_SPIBUF\_DLENERR (0x01000000u)
- #define SPI\_SPIBUF\_DLENERR\_SHIFT (0x00000018u)
- #define SPI\_SPIBUF\_RXDATA (0x0000FFFFu)
- #define SPI\_SPIBUF\_RXDATA\_SHIFT (0x00000000u)
- #define SPI\_SPIEMU\_RXDATA (0x0000FFFFu)
- #define SPI SPIEMU RXDATA SHIFT (0x00000000u)
- #define SPI SPIDELAY C2TDELAY (0xFF000000u)
- #define SPI SPIDELAY C2TDELAY SHIFT (0x00000018u)
- #define SPI\_SPIDELAY\_T2CDELAY (0x00FF0000u)
- #define SPI\_SPIDELAY\_T2CDELAY\_SHIFT (0x00000010u)
- #define SPI SPIDELAY T2EDELAY (0x0000FF00u)
- #define SPI SPIDELAY T2EDELAY SHIFT (0x00000008u)
- #define SPI SPIDELAY C2EDELAY (0x000000FFu)
- #define SPI SPIDELAY C2EDELAY SHIFT (0x00000000u)
- #define SPI\_SPIDEF\_CSDEF (0x0000000FFu)
- #define SPI\_SPIDEF\_CSDEFN(n) (1 << n)</li>
- #define SPI SPIDEF\_CSDEF\_SHIFT (0x00000000u)
- #define SPI\_SPIFMT\_WDELAY (0x3F000000u)
- #define SPI SPIFMT WDELAY SHIFT (0x00000018u)
- #define SPI SPIFMT PARPOL (0x00800000u)
- #define SPI\_SPIFMT\_PARPOL\_SHIFT (0x00000017u)

- #define SPI\_SPIFMT\_PARENA (0x00400000u)
- #define SPI\_SPIFMT\_PARENA\_SHIFT (0x00000016u)
- #define SPI\_SPIFMT\_WAITENA (0x00200000u)
- #define SPI\_SPIFMT\_WAITENA\_SHIFT (0x00000015u)
- #define SPI\_SPIFMT\_SHIFTDIR (0x00100000u)
- #define SPI SPIFMT SHIFTDIR SHIFT (0x00000014u)
- #define SPI\_SPIFMT\_DISCSTIMERS (0x00040000u)
- #define SPI\_SPIFMT\_DISCSTIMERS\_SHIFT (0x00000012u)
- #define SPI SPIFMT POLARITY (0x00020000u)
- #define SPI\_SPIFMT\_POLARITY\_SHIFT (0x00000011u)
- #define SPI\_SPIFMT\_PHASE (0x00010000u)
- #define SPI SPIFMT PHASE SHIFT (0x00000010u)
- #define SPI\_SPIFMT\_PRESCALE (0x0000FF00u)
- #define SPI SPIFMT PRESCALE SHIFT (0x00000008u)
- #define SPI SPIFMT CHARLEN (0x0000001Fu)
- #define SPI SPIFMT CHARLEN SHIFT (0x00000000u)
- #define SPI\_INTVEC\_INTVECT (0x0000003Eu)
- #define SPI\_INTVEC\_INTVECT\_SHIFT (0x00000001u)

### 4.39.1 Detailed Description

SPI register definitions.

# 4.40 leJOS\_EV3/src/ev3/include/hw/hw\_syscfg0\_AM1808.h File Reference

SYSCFG0 register definitions for AM1808.

This graph shows which files directly or indirectly include this file:



#### **Macros**

- #define SYSCFG0 REVID (0x0)
- #define SYSCFG0 DIEIDR0 (0x8)
- #define SYSCFG0\_DIEIDR1 (0xC)
- #define SYSCFG0\_DIEIDR2 (0x10)
- #define SYSCFG0 DIEIDR3 (0x14)
- #define SYSCFG0 DEVIDR0 (0x18)
- #define SYSCFG0\_BOOTCFG (0x20)
- #define SYSCFG0\_KICK0R (0x38)
- #define SYSCFG0 KICK1R (0x3C)
- #define SYSCFG0\_HOST0CFG (0x40)
- #define SYSCFG0 IRAWSTAT (0xE0)
- #define SYSCFG0\_IENSTAT (0xE4)

- #define SYSCFG0 IENSET (0xE8)
- #define SYSCFG0 IENCLR (0xEC)
- #define SYSCFG0\_EOI (0xF0)
- #define SYSCFG0\_FLTADDRR (0xF4)
- #define SYSCFG0\_FLTSTAT (0xF8)
- #define SYSCFG0 MSTPRI0 (0x110)
- #define SYSCFG0 MSTPRI1 (0x114)
- #define SYSCFG0\_MSTPRI2 (0x118)
- #define **SYSCFG0 PINMUX**(n) (0x120 + (n \* 4))
- #define SYSCFG0 SUSPSRC (0x170)
- #define SYSCFG0\_CHIPSIG (0x174)
- #define SYSCFG0 CHIPSIG CLR (0x178)
- #define SYSCFG0\_CFGCHIP0 (0x17C)
- #define SYSCFG0\_CFGCHIP1 (0x180)
- #define SYSCFG0\_CFGCHIP2 (0x184)
- #define SYSCFG0 CFGCHIP3 (0x188)
- #define SYSCFG0\_CFGCHIP4 (0x18C)
- #define SYSCFG REVID REVID (0xFFFFFFFu)
- #define SYSCFG\_REVID\_REVID\_SHIFT (0x00000000u)
- #define SYSCFG\_DIEIDR0\_DIEID0 (0xFFFFFFFFu)
- #define SYSCFG\_DIEIDR0\_DIEID0\_SHIFT (0x00000000u)
- #define SYSCFG DIEIDR1 DIEID1 (0xFFFFFFFU)
- #define SYSCFG DIEIDR1 DIEID1 SHIFT (0x00000000u)
- #define SYSCFG DIEIDR2 DIEID2 (0xFFFFFFFu)
- #define SYSCFG DIEIDR2 DIEID2 SHIFT (0x00000000u)
- #define SYSCFG\_DIEIDR3\_DIEID3 (0xFFFFFFFu)
- #define SYSCFG\_DIEIDR3\_DIEID3\_SHIFT (0x00000000u)
- #define SYSCFG DEVIDRO DEVIDO (0xFFFFFFFFu)
- #define SYSCFG DEVIDRO DEVIDO SHIFT (0x00000000u)
- #define SYSCFG BOOTCFG SMARTRFLX (0x0FFF0000u)
- #define SYSCFG BOOTCFG SMARTRFLX SHIFT (0x00000010u)
- #define SYSCFG BOOTCFG BOOTMODE (0x0000FFFFu)
- #define SYSCFG\_BOOTCFG\_BOOTMODE\_SHIFT (0x00000000u)
- #define SYSCFG\_CHIPREVIDR\_CHIPREVID (0x0000003Fu)
- #define SYSCFG\_CHIPREVIDR\_CHIPREVID\_SHIFT (0x000000000u)
- #define SYSCFG\_KICK0R\_KICK0 (0xFFFFFFFFu)
- #define SYSCFG\_KICK0R\_KICK0\_SHIFT (0x00000000u)
- #define SYSCFG\_KICK0R\_UNLOCK (0x83E70B13u)
- #define SYSCFG\_KICK1R\_KICK1 (0xFFFFFFFFu)
- #define SYSCFG KICK1R KICK1 SHIFT (0x00000000u)
- #define SYSCFG KICK1R UNLOCK (0x95A4F1E0u)
- #define SYSCFG\_HOST0CFG\_BOOTRDY (0x80000000u)
- #define SYSCFG\_HOST0CFG\_BOOTRDY\_SHIFT (0x0000001Fu)
- #define SYSCFG\_HOST1CFG\_BOOTRDY (0x80000000u)
- #define SYSCFG HOST1CFG BOOTRDY SHIFT (0x0000001Fu)
- #define SYSCFG HOST1CFG DSP ISTP RST VAL (0x003FFFFFu)
- #define SYSCFG HOST1CFG DSP ISTP RST VAL SHIFT (0x000000000u)
- #define SYSCFG IRAWSTAT ADDRERR (0x00000002u)
- #define SYSCFG\_IRAWSTAT\_ADDRERR\_SHIFT (0x00000001u)
- #define SYSCFG\_IRAWSTAT\_PROTERR (0x00000001u)
- #define SYSCFG\_IRAWSTAT\_PROTERR\_SHIFT (0x00000000u)
- #define SYSCFG\_IENSTAT\_ADDRERR (0x00000002u)
- #define SYSCFG\_IENSTAT\_ADDRERR\_SHIFT (0x00000001u)
- #define SYSCFG IENSTAT PROTERR (0x00000001u)
- #define SYSCFG\_IENSTAT\_PROTERR\_SHIFT (0x00000000u)

- #define SYSCFG IENSET ADDRERR EN (0x00000002u)
- #define SYSCFG IENSET ADDRERR EN SHIFT (0x00000001u)
- #define SYSCFG IENSET PROTERR EN (0x00000001u)
- #define SYSCFG IENSET PROTERR EN SHIFT (0x00000000u)
- #define SYSCFG IENCLR ADDRERR CLR (0x00000002u)
- #define SYSCFG\_IENCLR\_ADDRERR\_CLR\_SHIFT (0x00000001u)
- #define SYSCFG\_IENCLR\_PROTERR\_CLR (0x00000001u)
- #define SYSCFG\_IENCLR\_PROTERR\_CLR\_SHIFT (0x000000000u)
- #define SYSCFG\_EOI\_EOIVECT (0x000000FFu)
- #define SYSCFG EOI EOIVECT SHIFT (0x00000000u)
- #define SYSCFG FLTADDRR FLTADDR (0xFFFFFFFFu)
- #define SYSCFG FLTADDRR FLTADDR SHIFT (0x000000000u)
- #define SYSCFG\_FLTSTAT\_ID (0xFF000000u)
- #define SYSCFG FLTSTAT ID SHIFT (0x00000018u)
- #define SYSCFG\_FLTSTAT\_MSTID (0x00FF0000u)
- #define SYSCFG FLTSTAT MSTID SHIFT (0x00000010u)
- #define SYSCFG\_FLTSTAT\_PRIVID (0x00001E00u)
- #define SYSCFG FLTSTAT PRIVID SHIFT (0x00000009u)
- #define SYSCFG\_FLTSTAT\_NOSECACC (0x00000080u)
- #define SYSCFG\_FLTSTAT\_NOSECACC\_SHIFT (0x00000007u)
- #define SYSCFG\_FLTSTAT\_TYPE (0x0000003Fu)
- #define SYSCFG FLTSTAT TYPE SHIFT (0x00000000u)
- #define SYSCFG FLTSTAT TYPE NOFLT (0x00000000u)
- #define SYSCFG\_FLTSTAT\_TYPE\_USREXE (0x00000001u)
- #define SYSCFG FLTSTAT TYPE USRWR (0x00000002u)
- #define SYSCFG\_FLTSTAT\_TYPE\_USRRD (0x00000004u)
- #define SYSCFG\_FLTSTAT\_TYPE\_SPREXE (0x00000008u)
- #define SYSCFG\_FLTSTAT\_TYPE\_SPRWR (0x00000010u)
- #define SYSCFG FLTSTAT TYPE SPRRD (0x00000020u)
- #define SYSCFG MSTPRIO SATA (0x00700000u)
- #define SYSCFG MSTPRIO SATA SHIFT (0x00000014u)
- #define SYSCFG MSTPRIO UPP (0x00070000u)
- #define SYSCFG\_MSTPRIO\_UPP\_SHIFT (0x00000010u)
- #define SYSCFG\_MSTPRIO\_DSP\_CFG (0x00007000u)
- #define SYSCFG\_MSTPRIO\_DSP\_CFG\_SHIFT (0x0000000Cu)
- #define SYSCFG\_MSTPRI0\_DSP\_MDMA (0x00000700u)
- #define SYSCFG\_MSTPRIO\_DSP\_MDMA\_SHIFT (0x00000008u)
- #define SYSCFG\_MSTPRIO\_ARM\_D (0x00000070u)
- #define SYSCFG MSTPRIO ARM D SHIFT (0x00000004u)
- #define SYSCFG MSTPRIO ARM I (0x00000007u)
- #define SYSCFG MSTPRIO ARM I SHIFT (0x00000000u)
- #define SYSCFG\_MSTPRI1\_VPIF\_DMA\_1 (0x70000000u)
- #define SYSCFG\_MSTPRI1\_VPIF\_DMA\_1\_SHIFT (0x0000001Cu)
- #define SYSCFG\_MSTPRI1\_VPIF\_DMA\_0 (0x07000000u)
- #define SYSCFG\_MSTPRI1\_VPIF\_DMA\_0\_SHIFT (0x00000018u)
- #define SYSCFG MSTPRI1 EDMA31TC0 (0x00070000u)
- #define SYSCFG MSTPRI1 EDMA31TC0 SHIFT (0x00000010u)
- #define SYSCFG MSTPRI1 EDMA30TC1 (0x00007000u)
- #define SYSCFG\_MSTPRI1\_EDMA30TC1\_SHIFT (0x0000000Cu)
- #define SYSCFG\_MSTPRI1\_EDMA30TC0 (0x00000700u)
- #define SYSCFG\_MSTPRI1\_EDMA30TC0\_SHIFT (0x00000008u)
- #define SYSCFG\_MSTPRI1\_PRU1 (0x00000070u)
- #define SYSCFG\_MSTPRI1\_PRU1\_SHIFT (0x00000004u)
- #define SYSCFG MSTPRI1 PRU0 (0x00000007u)
- #define SYSCFG\_MSTPRI1\_PRU0\_SHIFT (0x00000000u)

- #define SYSCFG MSTPRI2 LCDC (0x70000000u)
- #define SYSCFG\_MSTPRI2\_LCDC\_SHIFT (0x0000001Cu)
- #define SYSCFG\_MSTPRI2\_USB1 (0x07000000u)
- #define SYSCFG MSTPRI2 USB1 SHIFT (0x00000018u)
- #define SYSCFG MSTPRI2 UHPI (0x00700000u)
- #define SYSCFG MSTPRI2 UHPI SHIFT (0x00000014u)
- #define SYSCFG MSTPRI2 USB0CDMA (0x00007000u)
- #define SYSCFG\_MSTPRI2\_USB0CDMA\_SHIFT (0x0000000Cu)
- #define SYSCFG MSTPRI2 USB0CFG (0x00000700u)
- #define SYSCFG\_MSTPRI2\_USB0CFG\_SHIFT (0x00000008u)
- #define SYSCFG MSTPRI2 EMAC (0x00000007u)
- #define SYSCFG MSTPRI2 EMAC SHIFT (0x00000000u)
- #define SYSCFG PINMUX0 PINMUX0 31 28 (0xF0000000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_31\_28\_SHIFT (0x0000001Cu)
- #define SYSCFG\_PINMUX0\_PINMUX0\_31\_28\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX0 PINMUX0 31 28 RESERVED1 (0x00000001u)
- #define SYSCFG PINMUX0 PINMUX0 31 28 ALARM (0x00000002u)
- #define SYSCFG PINMUX0 PINMUX0 31 28 UART2 CTS (0x00000004u)
- #define SYSCFG PINMUX0 PINMUX0 31 28 GPIO0 8 (0x00000008u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_27\_24 (0x0F000000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG PINMUX0 PINMUX0 27 24 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX0 PINMUX0 27 24 AMUTE0 (0x00000001u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_27\_24\_PRU0\_R30\_16 (0x00000002u)
- #define SYSCFG PINMUX0 PINMUX0 27 24 UART2 RTS (0x00000004u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_27\_24\_GPIO0\_9 (0x00000008u)
- #define SYSCFG PINMUX0 PINMUX0 23 20 (0x00F00000u)
- #define SYSCFG PINMUX0 PINMUX0 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX0\_PINMUX0\_23\_20\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX0 PINMUX0 23 20 AHCLKX0 (0x00000001u)
- #define SYSCFG PINMUX0 PINMUX0 23 20 USB REFCLKIN (0x00000002u)
- #define SYSCFG PINMUX0 PINMUX0 23 20 UART1 CTS (0x00000004u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_23\_20\_GPIO0\_10 (0x00000008u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_19\_16 (0x000F0000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_19\_16\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX0 PINMUX0 19 16 AHCLKR0 (0x00000001u)
- #define SYSCFG PINMUX0 PINMUX0 19 16 PRU0 R30 18 (0x00000002u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_19\_16\_UART1\_RTS (0x00000004u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_19\_16\_GPIO0\_11 (0x00000008u)
- #define SYSCFG PINMUX0 PINMUX0 15 12 (0x0000F000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX0\_PINMUX0\_15\_12\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_15\_12\_AFSX0 (0x00000001u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_15\_12\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX0 PINMUX0 15 12 OBSERVE0 LOS (0x00000004u)
- #define SYSCFG PINMUX0 PINMUX0 15 12 GPIO0 12 (0x00000008u)
- #define SYSCFG PINMUX0 PINMUX0 11 8 (0x00000F00u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_11\_8\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX0 PINMUX0 11 8 AFSR0 (0x00000001u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_11\_8\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX0 PINMUX0 11 8 OBSERVE0 SYNC (0x00000004u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_11\_8\_GPIO0\_13 (0x00000008u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_7\_4 (0x000000F0u)

- #define SYSCFG\_PINMUX0\_PINMUX0\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_7\_4\_ACLKX0 (0x00000001u)
- #define SYSCFG PINMUX0 PINMUX0 7 4 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_7\_4\_PRU0\_R30\_19 (0x00000004u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_7\_4\_GPIO0\_14 (0x00000008u)
- #define SYSCFG PINMUX0 PINMUX0 3 0 (0x0000000Fu)
- #define SYSCFG\_PINMUX0\_PINMUX0\_3\_0\_SHIFT (0x00000000u)
- #define SYSCFG\_PINMUX0\_PINMUX0\_3\_0\_DEFAULT (0x000000000u)
- #define SYSCFG PINMUX0 PINMUX0 3 0 ACLKR0 (0x00000001u)
- #define SYSCFG PINMUX0 PINMUX0 3 0 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX0 PINMUX0 3 0 PRU0 R30 20 (0x00000004u)
- #define SYSCFG PINMUX0 PINMUX0 3 0 GPIO0 15 (0x00000008u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_31\_28 (0xF0000000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_31\_28\_SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX1 PINMUX1 31 28 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX1 PINMUX1 31 28 AXR0 8 (0x00000001u)
- #define SYSCFG PINMUX1\_PINMUX1\_31\_28 CLKS1 (0x00000002u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_31\_28\_ECAP1 (0x00000004u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_31\_28\_GPIO0\_0 (0x00000008u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_27\_24 (0x0F000000u)
- #define SYSCFG PINMUX1 PINMUX1 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX1 PINMUX1 27 24 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_27\_24\_AXR0\_9 (0x00000001u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_27\_24\_DX1 (0x00000002u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_27\_24\_OBSERVE0\_PHY\_STATE2 (0x00000004u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_27\_24\_GPIO0\_1 (0x00000008u)
- #define SYSCFG PINMUX1 PINMUX1 23 20 (0x00F00000u)
- #define SYSCFG PINMUX1 PINMUX1 23 20 SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_23\_20\_DEFAULT (0x000000000u)
- #define SYSCFG PINMUX1\_PINMUX1\_23\_20\_AXR0\_10 (0x00000001u)
- #define SYSCFG PINMUX1 PINMUX1 23 20 DR1 (0x00000002u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_23\_20\_OBSERVE0\_PHY\_STATE1 (0x00000004u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_23\_20\_GPIO0\_2 (0x00000008u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_19\_16 (0x000F0000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_19\_16\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_19\_16\_AXR0\_11 (0x00000001u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_19\_16\_FSX1 (0x00000002u)
- #define SYSCFG PINMUX1 PINMUX1 19 16 OBSERVE0 PHY STATE0 (0x00000004u)
- #define SYSCFG PINMUX1 PINMUX1 19 16 GPIO0 3 (0x00000008u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_15\_12 (0x0000F000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX1\_PINMUX1\_15\_12\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_15\_12\_AXR0\_12 (0x00000001u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_15\_12\_FSR1 (0x00000002u)
- #define SYSCFG PINMUX1 PINMUX1 15 12 OBSERVEO PHY READY (0x00000004u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_15\_12\_GPIO0\_4 (0x00000008u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_11\_8 (0x00000F00u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG PINMUX1 PINMUX1 11 8 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_11\_8\_AXR0\_13 (0x00000001u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_11\_8\_CLKX1 (0x00000002u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_11\_8\_OBSERVE0\_COMINIT (0x00000004u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_11\_8\_GPIO0\_5 (0x00000008u)

- #define SYSCFG\_PINMUX1\_PINMUX1\_7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX1 PINMUX1 7 4 AXR0 14 (0x00000001u)
- #define SYSCFG PINMUX1 PINMUX1 7 4 CLKR1 (0x00000002u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_7\_4\_OBSERVE0\_COMWAKE (0x00000004u)
- #define SYSCFG PINMUX1 PINMUX1 7 4 GPIO0 6 (0x00000008u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_3\_0 (0x0000000Fu)
- #define SYSCFG\_PINMUX1\_PINMUX1\_3\_0\_SHIFT (0x00000000u)
- #define SYSCFG PINMUX1 PINMUX1 3 0 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX1\_PINMUX1\_3\_0\_AXR0\_15 (0x00000001u)
- #define SYSCFG\_PINMUX1\_PINMUX1\_3\_0\_EPWM0TZ0 (0x00000002u)
- #define SYSCFG PINMUX1\_PINMUX1\_3 0 ECAP2 (0x00000004u)
- #define SYSCFG PINMUX1\_PINMUX1\_3\_0\_GPIO0\_7 (0x00000008u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_31\_28 (0xF0000000u)
- #define SYSCFG PINMUX2 PINMUX2 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX2 PINMUX2 31 28 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX2 PINMUX2 31 28 AXR0 0 (0x00000001u)
- #define SYSCFG PINMUX2 PINMUX2 31 28 ECAP0 (0x00000002u)
- #define SYSCFG PINMUX2 PINMUX2 31 28 GPIO8 7 (0x00000004u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_31\_28\_MII\_TXD0 (0x00000008u)
- #define SYSCFG PINMUX2 PINMUX2 27 24 (0x0F000000u)
- #define SYSCFG PINMUX2 PINMUX2 27 24 SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_27\_24\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX2 PINMUX2 27 24 AXR0 1 (0x00000001u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_27\_24\_DX0 (0x00000002u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_27\_24\_GPIO1\_9 (0x00000004u)
- #define SYSCFG PINMUX2 PINMUX2 27 24 MII TXD1 (0x00000008u)
- #define SYSCFG PINMUX2 PINMUX2 23 20 (0x00F00000u)
- #define SYSCFG PINMUX2 PINMUX2 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX2 PINMUX2 23 20 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX2 PINMUX2 23 20 AXR0 2 (0x00000001u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_23\_20\_DR0 (0x00000002u)
- #define SYSCFG PINMUX2 PINMUX2 23 20 GPIO1 10 (0x00000004u)
- #define SYSCFG PINMUX2 PINMUX2 23 20 MII TXD2 (0x00000008u)
- #define SYSCFG PINMUX2 PINMUX2 19 16 (0x000F0000u)
- #define SYSCFG PINMUX2 PINMUX2 19 16 SHIFT (0x00000010u)
- #define SYSCFG PINMUX2 PINMUX2 19 16 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_19\_16\_AXR0\_3 (0x00000001u)
- #define SYSCFG PINMUX2 PINMUX2 19 16 FSX0 (0x00000002u)
- #define SYSCFG PINMUX2 PINMUX2 19 16 GPIO1 11 (0x00000004u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_19\_16\_MII\_TXD3 (0x00000008u)
- #define SYSCFG PINMUX2 PINMUX2 15 12 (0x0000F000u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX2\_PINMUX2\_15\_12\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX2 PINMUX2 15 12 AXR0 4 (0x00000001u)
- #define SYSCFG PINMUX2 PINMUX2 15 12 FSR0 (0x00000002u)
- #define SYSCFG PINMUX2 PINMUX2 15 12 GPIO1 12 (0x00000004u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_15\_12\_MII\_COL (0x00000008u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX2 PINMUX2 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX2 PINMUX2 11 8 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX2 PINMUX2 11 8 AXR0 5 (0x00000001u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_11\_8\_CLKX0 (0x00000002u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_11\_8\_GPIO1\_13 (0x00000004u)

- #define SYSCFG\_PINMUX2\_PINMUX2\_11\_8\_MII\_TXCLK (0x00000008u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG PINMUX2 PINMUX2 7\_4 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_7\_4\_AXR0\_6 (0x00000001u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_7\_4\_CLKR0 (0x00000002u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_7\_4\_GPIO1\_14 (0x00000004u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_7\_4\_MII\_TXEN (0x00000008u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_3\_0 (0x0000000Fu)
- #define SYSCFG PINMUX2 PINMUX2 3 0 SHIFT (0x000000000u)
- #define SYSCFG PINMUX2 PINMUX2 3 0 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX2 PINMUX2 3 0 AXR0 7 (0x00000001u)
- #define SYSCFG PINMUX2 PINMUX2 3 0 EPWM1TZ0 (0x00000002u)
- #define SYSCFG PINMUX2 PINMUX2 3 0 PRU0 R30 17 (0x00000004u)
- #define SYSCFG\_PINMUX2\_PINMUX2\_3\_0\_GPIO1\_15 (0x00000008u)
- #define SYSCFG PINMUX3 PINMUX3 31 28 (0xF0000000u)
- #define SYSCFG PINMUX3 PINMUX3 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX3 PINMUX3 31 28 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX3 PINMUX3 31 28 NSPI0 SCS2 (0x00000001u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_31\_28\_UART0\_RTS (0x00000002u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_31\_28\_GPIO8\_1 (0x00000004u)
- #define SYSCFG PINMUX3 PINMUX3 31 28 MII RXD0 (0x00000008u)
- #define SYSCFG PINMUX3 PINMUX3 27 24 (0x0F000000u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_27\_24\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_27\_24\_NSPI0\_SCS3 (0x00000001u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_27\_24\_UART0\_CTS (0x00000002u)
- #define SYSCFG PINMUX3 PINMUX3 27 24 GPIO8 2 (0x00000004u)
- #define SYSCFG PINMUX3 PINMUX3 27 24 MII RXD1 (0x00000008u)
- #define SYSCFG PINMUX3 PINMUX3 23 20 (0x00F00000u)
- #define SYSCFG PINMUX3 PINMUX3 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX3 PINMUX3 23 20 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_23\_20\_NSPI0\_SCS4 (0x00000001u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_23\_20\_UART0\_TXD (0x00000002u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_23\_20\_GPIO8\_3 (0x00000004u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_23\_20\_MII\_RXD2 (0x00000008u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_19\_16 (0x000F0000u)
- #define SYSCFG PINMUX3 PINMUX3 19 16 SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG PINMUX3 PINMUX3 19 16 NSPI0 SCS5 (0x00000001u)
- #define SYSCFG PINMUX3 PINMUX3 19 16 UART0 RXD (0x00000002u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_19\_16\_GPIO8\_4 (0x00000004u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_19\_16\_MII\_RXD3 (0x00000008u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_15\_12 (0x0000F000u)
- #define SYSCFG PINMUX3 PINMUX3 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX3 PINMUX3 15 12 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX3 PINMUX3 15 12 SPI0 SIMO0 (0x00000001u)
- #define SYSCFG PINMUX3 PINMUX3 15 12 EPWMSYNCO (0x00000002u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_15\_12\_GPIO8\_5 (0x00000004u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_15\_12\_MII\_CRS (0x00000008u)
- #define SYSCFG PINMUX3 PINMUX3 11 8 (0x00000F00u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG PINMUX3 PINMUX3 11 8 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX3 PINMUX3 11 8 SPI0 SOMI0 (0x00000001u)
- #define SYSCFG PINMUX3 PINMUX3 11 8 EPWMSYNCI (0x00000002u)

- #define SYSCFG\_PINMUX3\_PINMUX3\_11\_8\_GPIO8\_6 (0x00000004u)
- #define SYSCFG PINMUX3 PINMUX3 11 8 MII RXER (0x00000008u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX3 PINMUX3 7\_4 SHIFT (0x00000004u)
- #define SYSCFG PINMUX3 PINMUX3 7 4 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_7\_4\_NSPIO\_ENA (0x00000001u)
- #define SYSCFG PINMUX3 PINMUX3 7 4 EPWM0B (0x00000002u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_7\_4\_PRU0\_R30\_6 (0x00000004u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_7\_4\_MII\_RXDV (0x00000008u)
- #define SYSCFG PINMUX3 PINMUX3 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX3 PINMUX3 3 0 SHIFT (0x000000000u)
- #define SYSCFG PINMUX3 PINMUX3 3 0 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX3 PINMUX3 3 0 SPI0 CLK (0x00000001u)
- #define SYSCFG PINMUX3 PINMUX3 3 0 EPWM0A (0x00000002u)
- #define SYSCFG\_PINMUX3\_PINMUX3\_3\_0\_GPIO1\_8 (0x00000004u)
- #define SYSCFG PINMUX3 PINMUX3 3 0 MII RXCLK (0x00000008u)
- #define SYSCFG PINMUX4 PINMUX4 31 28 (0xF0000000u)
- #define SYSCFG PINMUX4 PINMUX4 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX4 PINMUX4 31 28 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_31\_28\_NSPI1\_SCS2 (0x00000001u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_31\_28\_UART1\_TXD (0x000000002u)
- #define SYSCFG PINMUX4 PINMUX4 31 28 CP POD (0x00000004u)
- #define SYSCFG PINMUX4 PINMUX4 31 28 GPIO1 0 (0x00000008u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_27\_24 (0x0F000000u)
- #define SYSCFG PINMUX4 PINMUX4 27 24 SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_27\_24\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_27\_24\_NSPI1\_SCS3 (0x00000001u)
- #define SYSCFG PINMUX4 PINMUX4 27 24 UART1 RXD (0x00000002u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_27\_24\_LED (0x00000004u)
- #define SYSCFG PINMUX4 PINMUX4 27 24 GPIO1 1 (0x00000008u)
- #define SYSCFG PINMUX4 PINMUX4 23 20 (0x00F00000u)
- #define SYSCFG PINMUX4 PINMUX4 23 20 SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_23\_20\_DEFAULT (0x00000000u)
- $\bullet \ \ \, \text{\#define SYSCFG\_PINMUX4\_PINMUX4\_23\_20\_NSPI1\_SCS4} \ (0 \times 000000001 u) \\$
- #define SYSCFG\_PINMUX4\_PINMUX4\_23\_20\_UART2\_TXD (0x00000002u)
   #define SYSCFG\_PINMUX4\_PINMUX4\_23\_20\_I2C1\_SDA (0x00000004u)
- #define SYSCFG PINMUX4 PINMUX4 23 20 GPIO1 2 (0x00000008u)
- #define 313CFG\_FINNOA4\_FINNOA4\_23\_20\_GFIO1\_2 (0x00000000
- #define SYSCFG\_PINMUX4\_PINMUX4\_19\_16 (0x000F0000u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG PINMUX4 PINMUX4 19 16 NSPI1 SCS5 (0x00000001u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_19\_16\_UART2\_RXD (0x00000002u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_19\_16\_I2C1\_SCL (0x00000004u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_19\_16\_GPIO1\_3 (0x00000008u)
- #define SYSCFG PINMUX4 PINMUX4 15 12 (0x0000F000u)
- #define SYSCFG PINMUX4 PINMUX4 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX4 PINMUX4 15 12 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX4 PINMUX4 15 12 NSPI1 SCS6 (0x00000001u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_15\_12\_I2C0\_SDA (0x00000002u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_15\_12\_TM64P3\_OUT12 (0x00000004u)
- #define SYSCFG PINMUX4 PINMUX4 15 12 GPIO1 4 (0x00000008u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX4 PINMUX4 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX4 PINMUX4 11 8 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_11\_8\_NSPI1\_SCS7 (0x00000001u)

- #define SYSCFG\_PINMUX4\_PINMUX4\_11\_8\_I2C0\_SCL (0x00000002u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_11\_8\_TM64P2\_OUT12 (0x00000004u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_11\_8\_GPIO1\_5 (0x00000008u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX4 PINMUX4 7 4 SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_7\_4\_NSPI0\_SCS0 (0x00000001u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_7\_4\_TM64P1\_OUT12 (0x00000002u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_7\_4\_GPIO1\_6 (0x00000004u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_7\_4\_MDIO\_D (0x00000008u)
- #define SYSCFG PINMUX4 PINMUX4 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX4 PINMUX4 3 0 SHIFT (0x00000000u)
- #define SYSCFG PINMUX4 PINMUX4 3 0 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX4 PINMUX4 3 0 NSPI0 SCS1 (0x00000001u)
- #define SYSCFG\_PINMUX4\_PINMUX4\_3\_0\_TM64P0\_OUT12 (0x00000002u)
- #define SYSCFG PINMUX4 PINMUX4 3 0 GPIO1 7 (0x00000004u)
- #define SYSCFG PINMUX4 PINMUX4 3 0 MDIO CLK (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 31 28 (0xF0000000u)
- #define SYSCFG PINMUX5 PINMUX5 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX5 PINMUX5 31 28 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_31\_28\_EMA\_BA0 (0x00000001u)
- #define SYSCFG PINMUX5 PINMUX5 31 28 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX5 PINMUX5 31 28 RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_31\_28\_GPIO2\_8 (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 27 24 (0x0F000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_27\_24\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX5 PINMUX5 27 24 EMA BA1 (0x00000001u)
- #define SYSCFG PINMUX5 PINMUX5 27 24 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX5 PINMUX5 27 24 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX5 PINMUX5 27 24 GPIO2 9 (0x00000008u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20 (0x00F00000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20\_SPI1\_SIMO0 (0x00000001u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_23\_20\_GPIO2\_10 (0x00000008u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_19\_16 (0x000F0000u)
- #define SYSCFG PINMUX5 PINMUX5 19 16 SHIFT (0x00000010u)
- #define SYSCFG PINMUX5 PINMUX5 19 16 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_19\_16\_SPI1\_SOMI0 (0x00000001u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_19\_16\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_19\_16\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_19\_16\_GPIO2\_11 (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 15 12 (0x0000F000u)
- #define SYSCFG PINMUX5 PINMUX5 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX5 PINMUX5 15 12 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_15\_12\_NSPI1\_ENA (0x00000001u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_15\_12\_RESERVED2 (0x000000002u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_15\_12\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_15\_12\_GPIO2\_12 (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 11 8 (0x00000F00u)
- #define SYSCFG PINMUX5 PINMUX5 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 11 8 DEFAULT (0x00000000u)

- #define SYSCFG\_PINMUX5\_PINMUX5\_11\_8\_SPI1\_CLK (0x00000001u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_11\_8\_RESERVED2 (0x000000002u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_11\_8\_RESERVED4 (0x000000004u)
- #define SYSCFG PINMUX5 PINMUX5 11 8 GPIO2 13 (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 7 4 (0x000000F0u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG PINMUX5 PINMUX5 7 4 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_7\_4\_NSPI1\_SCS0 (0x00000001u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_7\_4\_EPWM1B (0x00000002u)
- #define SYSCFG PINMUX5 PINMUX5 7 4 PRU0 R30 7 (0x00000004u)
- #define SYSCFG PINMUX5 PINMUX5 7 4 GPIO2 14 (0x00000008u)
- #define SYSCFG PINMUX5 PINMUX5 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX5 PINMUX5 3 0 SHIFT (0x000000000u)
- #define SYSCFG PINMUX5 PINMUX5 3 0 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX5\_PINMUX5\_3\_0\_NSPI1\_SCS1 (0x00000001u)
- #define SYSCFG PINMUX5 PINMUX5 3 0 EPWM1A (0x00000002u)
- #define SYSCFG PINMUX5 PINMUX5 3 0 PRU0 R30 8 (0x00000004u)
- #define SYSCFG PINMUX5 PINMUX5 3 0 GPIO2 15 (0x00000008u)
- #define SYSCFG PINMUX6 PINMUX6 31 28 (0xF0000000u)
- #define SYSCFG PINMUX6 PINMUX6 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG\_PINMUX6\_PINMUX6\_31\_28\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX6 PINMUX6 31 28 NEMA CS0 (0x00000001u)
- #define SYSCFG PINMUX6 PINMUX6 31 28 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_31\_28\_RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX6 PINMUX6 31 28 GPIO2 0 (0x00000008u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_27\_24 (0x0F000000u)
- #define SYSCFG PINMUX6 PINMUX6 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX6 PINMUX6 27 24 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX6 PINMUX6 27 24 EMA\_WAIT1 (0x00000001u)
- #define SYSCFG PINMUX6 PINMUX6 27 24 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX6 PINMUX6 27 24 PRU0 R30 1 (0x000000004u) #define SYSCFG PINMUX6 PINMUX6 27 24 GPIO2 1 (0x00000008u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_23\_20 (0x00F00000u)
- #define SYSCFG PINMUX6 PINMUX6 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX6 PINMUX6 23 20 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX6 PINMUX6 23 20 NEMA WE DQM1 (0x00000001u)
- #define SYSCFG PINMUX6 PINMUX6 23 20 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX6 PINMUX6 23 20 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX6 PINMUX6 23 20 GPIO2 2 (0x00000008u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_19\_16 (0x000F0000u)
- #define SYSCFG PINMUX6 PINMUX6 19 16 SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_19\_16\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX6 PINMUX6 19 16 NEMA WE DQM0 (0x00000001u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_19\_16\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_19\_16\_RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX6 PINMUX6 19 16 GPIO2 3 (0x00000008u)
- #define SYSCFG PINMUX6 PINMUX6 15 12 (0x0000F000u)
- #define SYSCFG PINMUX6 PINMUX6 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX6\_PINMUX6\_15\_12\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_15\_12\_NEMA\_CAS (0x00000001u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_15\_12\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX6 PINMUX6 15 12 PRU0 R30 2 (0x00000004u)
- #define SYSCFG PINMUX6 PINMUX6 15 12 GPIO2 4 (0x00000008u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX6 PINMUX6 11 8 SHIFT (0x00000008u)

- #define SYSCFG PINMUX6 PINMUX6 11 8 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_11\_8\_NEMA\_RAS (0x00000001u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_11\_8\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX6 PINMUX6 11 8 PRU0 R30 3 (0x00000004u)
- #define SYSCFG PINMUX6 PINMUX6 11 8 GPIO2 5 (0x00000008u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX6 PINMUX6 7 4 SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_7\_4\_EMA\_SDCKE (0x00000001u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_7\_4\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_7\_4\_PRU0\_R30\_4 (0x000000004u)
- #define SYSCFG PINMUX6 PINMUX6 7 4 GPIO2 6 (0x00000008u)
- #define SYSCFG PINMUX6 PINMUX6 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX6 PINMUX6 3 0 SHIFT (0x00000000u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_3\_0\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX6 PINMUX6 3 0 EMA CLK (0x00000001u)
- #define SYSCFG\_PINMUX6\_PINMUX6\_3\_0\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX6 PINMUX6 3 0 PRU0 R30 5 (0x00000004u)
- #define SYSCFG PINMUX6 PINMUX6 3 0 GPIO2 7 (0x00000008u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_31\_28 (0xF0000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_31\_28\_SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX7 PINMUX7 31 28 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_31\_28\_EMA\_WAIT0 (0x00000001u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_31\_28\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_31\_28\_PRU0\_R30\_0 (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_31\_28\_GPIO3\_8 (0x00000008u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_27\_24 (0x0F000000u)
- #define SYSCFG PINMUX7 PINMUX7 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX7\_PINMUX7\_27\_24\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX7 PINMUX7 27 24 NEMA RNW (0x00000001u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_27\_24\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX7 PINMUX7 27 24 RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_27\_24\_GPIO3\_9 (0x00000008u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_23\_20 (0x00F00000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_23\_20\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_23\_20\_NEMA\_OE (0x00000001u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_23\_20\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX7 PINMUX7 23 20 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX7 PINMUX7 23 20 GPIO3 10 (0x00000008u)
- #define SYSCFG PINMUX7 PINMUX7 19 16 (0x000F0000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_19\_16\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_19\_16\_NEMA\_WE (0x00000001u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_19\_16\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX7 PINMUX7 19 16 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX7 PINMUX7 19 16 GPIO3 11 (0x00000008u)
- #define SYSCFG PINMUX7 PINMUX7 15 12 (0x0000F000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX7\_PINMUX7\_15\_12\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_15\_12\_NEMA\_CS5 (0x00000001u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_15\_12\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_15\_12\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_15\_12\_GPIO3\_12 (0x00000008u)
- #define SYSCFG PINMUX7 PINMUX7\_11\_8 (0x00000F00u)

- #define SYSCFG\_PINMUX7\_PINMUX7\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_11\_8\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_11\_8\_NEMA\_CS4 (0x00000001u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_11\_8 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_11\_8\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_11\_8\_GPIO3\_13 (0x00000008u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX7 PINMUX7 7 4 NEMA CS3 (0x00000001u)
- #define SYSCFG PINMUX7 PINMUX7 7 4 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX7 PINMUX7 7 4 RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_7\_4\_GPIO3\_14 (0x00000008u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_3\_0 (0x0000000Fu)
- #define SYSCFG\_PINMUX7\_PINMUX7\_3\_0\_SHIFT (0x00000000u)
- #define SYSCFG PINMUX7 PINMUX7 3 0 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_3\_0\_NEMA\_CS2 (0x00000001u)
- #define SYSCFG PINMUX7 PINMUX7 3 0 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX7 PINMUX7 3 0 RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX7\_PINMUX7\_3\_0\_GPIO3\_15 (0x00000008u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_31\_28 (0xF0000000u)
- #define SYSCFG PINMUX8 PINMUX8 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX8 PINMUX8 31 28 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_31\_28\_EMA\_D8 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 31 28 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_31\_28\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_31\_28\_GPIO3\_0 (0x00000008u)
- #define SYSCFG PINMUX8 PINMUX8 27 24 (0x0F000000u)
- #define SYSCFG PINMUX8\_PINMUX8\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG PINMUX8 PINMUX8 27 24 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_27\_24\_EMA\_D9 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 27 24 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_27\_24\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_27\_24\_GPIO3\_1 (0x00000008u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_23\_20 (0x00F00000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG PINMUX8 PINMUX8 23 20 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX8 PINMUX8 23 20 EMA D10 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 23 20 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX8 PINMUX8 23 20 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX8 PINMUX8 23 20 GPIO3 2 (0x00000008u)
- #define SYSCFG PINMUX8 PINMUX8 19 16 (0x000F0000u)
- #define SYSCFG PINMUX8 PINMUX8 19 16 SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_19\_16\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_19\_16\_EMA\_D11 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 19 16 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX8 PINMUX8 19 16 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX8 PINMUX8 19 16 GPIO3 3 (0x00000008u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_15\_12 (0x0000F000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX8\_PINMUX8\_15\_12\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_15\_12\_EMA\_D12 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 15 12 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_15\_12\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_15\_12\_GPIO3\_4 (0x00000008u)

- #define SYSCFG\_PINMUX8\_PINMUX8\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX8 PINMUX8 11 8 SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_11\_8\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX8 PINMUX8 11 8 EMA D13 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 11 8 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX8 PINMUX8 11 8 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX8 PINMUX8 11 8 GPIO3 5 (0x00000008u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG PINMUX8 PINMUX8 7 4 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_7\_4\_EMA\_D14 (0x00000001u)
- #define SYSCFG PINMUX8 PINMUX8 7 4 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_7\_4\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_7\_4\_GPIO3\_6 (0x00000008u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_3\_0 (0x0000000Fu)
- #define SYSCFG PINMUX8 PINMUX8 3 0 SHIFT (0x00000000u)
- #define SYSCFG PINMUX8 PINMUX8 3 0 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_3\_0\_EMA\_D15 (0x00000001u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_3\_0\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_3\_0\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX8\_PINMUX8\_3\_0\_GPIO3\_7 (0x00000008u)
- #define SYSCFG PINMUX9 PINMUX9 31 28 (0xF0000000u)
- #define SYSCFG PINMUX9 PINMUX9 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG\_PINMUX9\_PINMUX9\_31\_28\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_31\_28\_EMA\_D0 (0x00000001u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_31\_28\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_31\_28\_RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX9 PINMUX9 31 28 GPIO4 8 (0x00000008u)
- #define SYSCFG PINMUX9 PINMUX9 27 24 (0x0F000000u)
- #define SYSCFG PINMUX9 PINMUX9 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX9 PINMUX9 27 24 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX9 PINMUX9 27 24 EMA D1 (0x00000001u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_27\_24\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_27\_24\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_27\_24\_GPIO4\_9 (0x00000008u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_23\_20 (0x00F00000u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG PINMUX9 PINMUX9 23 20 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX9 PINMUX9 23 20 EMA D2 (0x00000001u)
- #define SYSCFG PINMUX9 PINMUX9 23 20 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX9 PINMUX9 23 20 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX9 PINMUX9 23 20 GPIO4 10 (0x00000008u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_19\_16 (0x000F0000u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_19\_16\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_19\_16\_EMA\_D3 (0x00000001u)
- #define SYSCFG PINMUX9 PINMUX9 19 16 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX9 PINMUX9 19 16 RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_19\_16\_GPIO4\_11 (0x00000008u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_15\_12 (0x0000F000u)
- #define SYSCFG PINMUX9 PINMUX9 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX9\_PINMUX9\_15\_12\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_15\_12\_EMA\_D4 (0x00000001u)
- #define SYSCFG PINMUX9 PINMUX9 15 12 RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX9 PINMUX9 15 12 RESERVED4 (0x00000004u)

- #define SYSCFG\_PINMUX9\_PINMUX9\_15\_12\_GPIO4\_12 (0x00000008u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_11\_8 (0x00000F00u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG PINMUX9 PINMUX9 11 8 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX9 PINMUX9 11 8 EMA D5 (0x00000001u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_11\_8\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_11\_8\_RESERVED4 (0x000000004u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_11\_8\_GPIO4\_13 (0x00000008u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX9 PINMUX9 7 4 SHIFT (0x00000004u)
- #define SYSCFG PINMUX9 PINMUX9 7 4 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX9 PINMUX9 7 4 EMA D6 (0x00000001u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_7\_4\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_7\_4\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_7\_4\_GPIO4\_14 (0x00000008u)
- #define SYSCFG PINMUX9 PINMUX9 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX9 PINMUX9 3 0 SHIFT (0x00000000u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_3\_0\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX9 PINMUX9 3 0 EMA D7 (0x00000001u)
- #define SYSCFG PINMUX9 PINMUX9 3 0 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX9\_PINMUX9\_3\_0\_RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX9 PINMUX9 3 0 GPIO4 15 (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 31 28 (0xF0000000u)
- #define SYSCFG PINMUX10 PINMUX10 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX10 PINMUX10 31 28 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_31\_28\_EMA\_A16 (0x00000001u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_31\_28\_MMCSD0\_DAT5 (0x00000002u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_31\_28\_PRU1\_R30\_24 (0x00000004u)
- #define SYSCFG PINMUX10 PINMUX10 31 28 GPIO4 0 (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 27 24 (0x0F000000u)
- #define SYSCFG PINMUX10 PINMUX10 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX10 PINMUX10 27 24 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_27\_24\_EMA\_A17 (0x00000001u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_27\_24\_MMCSD0\_DAT4 (0x00000002u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_27\_24\_PRU1\_R30\_25 (0x00000004u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_27\_24\_GPIO4\_1 (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 23 20 (0x00F00000u)
- #define SYSCFG PINMUX10 PINMUX10 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX10 PINMUX10 23 20 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX10 PINMUX10 23 20 EMA A18 (0x00000001u)
- #define SYSCFG PINMUX10 PINMUX10 23 20 MMCSD0 DAT3 (0x00000002u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_23\_20\_PRU1\_R30\_26 (0x00000004u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_23\_20\_GPIO4\_2 (0x00000008u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_19\_16 (0x000F0000u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG PINMUX10 PINMUX10 19 16 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX10 PINMUX10 19 16 EMA A19 (0x00000001u)
- #define SYSCFG PINMUX10 PINMUX10 19 16 MMCSD0 DAT2 (0x00000002u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_19\_16\_PRU1\_R30\_27 (0x00000004u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_19\_16\_GPIO4\_3 (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 15 12 (0x0000F000u)
- #define SYSCFG PINMUX10 PINMUX10 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX10 PINMUX10 15 12 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX10 PINMUX10 15 12 EMA A20 (0x00000001u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_15\_12\_MMCSD0\_DAT1 (0x00000002u)

- #define SYSCFG\_PINMUX10\_PINMUX10\_15\_12\_PRU1\_R30\_28 (0x00000004u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_15\_12\_GPIO4\_4 (0x00000008u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX10 PINMUX10 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 11 8 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_11\_8\_EMA\_A21 (0x00000001u)
- #define SYSCFG PINMUX10 PINMUX10 11 8 MMCSD0 DAT0 (0x00000002u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_11\_8\_PRU1\_R30\_29 (0x00000004u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_11\_8\_GPIO4\_5 (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 7 4 (0x000000F0u)
- #define SYSCFG PINMUX10 PINMUX10 7\_4 SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_7\_4\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_7\_4\_EMA\_A22 (0x00000001u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_7\_4\_MMCSD0\_CMD (0x00000002u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_7\_4\_PRU1\_R30\_30 (0x00000004u)
- #define SYSCFG PINMUX10 PINMUX10 7 4 GPIO4 6 (0x00000008u)
- #define SYSCFG PINMUX10 PINMUX10 3 0 (0x0000000Fu)
- #define SYSCFG\_PINMUX10\_PINMUX10\_3\_0\_SHIFT (0x00000000u)
- #define SYSCFG PINMUX10 PINMUX10 3 0 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX10 PINMUX10 3 0 EMA A23 (0x00000001u)
- #define SYSCFG\_PINMUX10\_PINMUX10\_3\_0\_MMCSD0\_CLK (0x00000002u)
- #define SYSCFG PINMUX10 PINMUX10 3 0 PRU1 R30 31 (0x00000004u)
- #define SYSCFG PINMUX10 PINMUX10 3 0 GPIO4 7 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_31\_28 (0xF0000000u)
- #define SYSCFG PINMUX11 PINMUX11 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG\_PINMUX11\_PINMUX11\_31\_28\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_31\_28\_EMA\_A8 (0x00000001u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_31\_28\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_31\_28\_PRU1\_R30\_16 (0x00000004u)
- #define SYSCFG PINMUX11 PINMUX11 31 28 GPIO5 8 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24 (0x0F000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24\_EMA\_A9 (0x00000001u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24\_PRU1\_R30\_17 (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_27\_24\_GPIO5\_9 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_23\_20 (0x00F00000u)
- #define SYSCFG PINMUX11 PINMUX11 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX11 PINMUX11 23 20 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX11 PINMUX11 23 20 EMA A10 (0x00000001u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_23\_20\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_23\_20\_PRU1\_R30\_18 (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_23\_20\_GPIO5\_10 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_19\_16 (0x000F0000u)
- #define SYSCFG PINMUX11 PINMUX11 19 16 SHIFT (0x00000010u)
- #define SYSCFG PINMUX11 PINMUX11 19 16 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX11 PINMUX11 19 16 EMA A11 (0x00000001u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_19\_16\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_19\_16\_PRU1\_R30\_19 (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_19\_16\_GPIO5\_11 (0x00000008u)
- #define SYSCFG PINMUX11 PINMUX11 15 12 (0x0000F000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX11 PINMUX11 15 12 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX11 PINMUX11 15 12 EMA A12 (0x00000001u)

- #define SYSCFG\_PINMUX11\_PINMUX11\_15\_12\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_15\_12\_PRU1\_R30\_20 (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_15\_12\_GPIO5\_12 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX11 PINMUX11 11 8 SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_11\_8\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_11\_8\_EMA\_A13 (0x00000001u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_11\_8\_PRU0\_R30\_21 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_11\_8\_PRU1\_R30\_21 (0x00000004u)
- #define SYSCFG PINMUX11 PINMUX11 11 8 GPIO5 13 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4\_EMA\_A14 (0x00000001u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4\_MMCSD0\_DAT7 (0x00000002u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4\_PRU1\_R30\_22 (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_7\_4\_GPIO5\_14 (0x00000008u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_3\_0 (0x0000000Fu)
- #define SYSCFG\_PINMUX11\_PINMUX11\_3\_0\_SHIFT (0x000000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_3\_0\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_3\_0\_EMA\_A15 (0x00000001u)
- #define SYSCFG PINMUX11 PINMUX11 3 0 MMCSD0 DAT6 (0x00000002u)
- #define SYSCFG PINMUX11 PINMUX11 3 0 PRU1 R30 23 (0x00000004u)
- #define SYSCFG\_PINMUX11\_PINMUX11\_3\_0\_GPIO5\_15 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 31 28 (0xF0000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_31\_28\_SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX12 PINMUX12 31 28 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_31\_28\_EMA\_A0 (0x00000001u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_31\_28\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX12 PINMUX12 31 28 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX12 PINMUX12 31 28 GPIO5 0 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 27 24 (0x0F000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_27\_24\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_27\_24\_EMA\_A1 (0x00000001u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_27\_24\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_27\_24\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_27\_24\_GPIO5\_1 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 23 20 (0x00F00000u)
- #define SYSCFG PINMUX12 PINMUX12 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX12 PINMUX12 23 20 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_23\_20\_EMA\_A2 (0x00000001u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_23\_20\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_23\_20\_RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX12 PINMUX12 23 20 GPIO5 2 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 19 16 (0x000F0000u)
- #define SYSCFG PINMUX12 PINMUX12 19 16 SHIFT (0x00000010u)
- #define SYSCFG PINMUX12 PINMUX12 19 16 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_19\_16\_EMA\_A3 (0x00000001u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_19\_16\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX12 PINMUX12 19 16 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX12 PINMUX12 19 16 GPIO5 3 (0x00000008u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_15\_12 (0x0000F000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX12 PINMUX12 15 12 DEFAULT (0x00000000u)

- #define SYSCFG\_PINMUX12\_PINMUX12\_15\_12\_EMA\_A4 (0x00000001u)
- #define SYSCFG PINMUX12 PINMUX12 15 12 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_15\_12\_RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX12 PINMUX12 15 12 GPIO5 4 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 11 8 (0x00000F00u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 11 8 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_11\_8\_EMA\_A5 (0x00000001u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_11\_8\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_11\_8\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_11\_8\_GPIO5\_5 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_7\_4\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_7\_4\_EMA\_A6 (0x00000001u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_7\_4\_RESERVED2 (0x00000002u)
- #define SYSCFG PINMUX12 PINMUX12 7 4 RESERVED4 (0x00000004u)
- #define SYSCFG PINMUX12 PINMUX12 7 4 GPIO5 6 (0x00000008u)
- #define SYSCFG PINMUX12 PINMUX12 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX12 PINMUX12 3 0 SHIFT (0x00000000u)
- #define SYSCFG PINMUX12 PINMUX12 3 0 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX12 PINMUX12 3 0 EMA A7 (0x00000001u)
- #define SYSCFG PINMUX12 PINMUX12 3 0 RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX12\_PINMUX12\_3\_0\_PRU1\_R30\_15 (0x00000004u)
- #define SYSCFG PINMUX12 PINMUX12 3 0 GPIO5 7 (0x00000008u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_31\_28 (0xF0000000u)
- #define SYSCFG PINMUX13 PINMUX13 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX13 PINMUX13 31 28 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX13 PINMUX13 31 28 PRU0 R30 26 (0x00000001u)
- #define SYSCFG PINMUX13 PINMUX13 31 28 UHPI HRNW (0x000000002u)
- #define SYSCFG PINMUX13 PINMUX13 31 28 CH1 WAIT (0x00000004u)
- #define SYSCFG PINMUX13 PINMUX13 31 28 GPIO6 8 (0x00000008u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_27\_24 (0x0F000000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_27\_24\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_27\_24\_PRU0\_R30\_27 (0x00000001u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_27\_24\_UHPI\_HHWIL (0x00000002u)
- #define SYSCFG PINMUX13 PINMUX13 27 24 GPIO6 9 (0x00000008u)
- #define SYSCFG PINMUX13 PINMUX13 23 20 (0x00F00000u)
- #define SYSCFG PINMUX13 PINMUX13 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX13 PINMUX13 23 20 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_23\_20\_PRU0\_R30\_28 (0x00000001u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_23\_20\_UHPI\_HCNTL1 (0x00000002u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_23\_20\_CH1\_START (0x00000004u)
- #define SYSCFG PINMUX13 PINMUX13 23 20 GPIO6 10 (0x00000008u)
- #define SYSCFG PINMUX13 PINMUX13 19 16 (0x000F0000u)
- #define SYSCFG PINMUX13 PINMUX13 19 16 SHIFT (0x00000010u)
- #define SYSCFG PINMUX13 PINMUX13 19 16 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_19\_16\_PRU0\_R30\_29 (0x00000001u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_19\_16\_UHPI\_HCNTL0 (0x00000002u)
- #define SYSCFG PINMUX13 PINMUX13 19 16 CH1 CLK (0x00000004u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_19\_16\_GPIO6\_11 (0x00000008u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_15\_12 (0x0000F000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX13 PINMUX13 15 12 DEFAULT (0x00000000u)

- #define SYSCFG PINMUX13 PINMUX13 15 12 PRU0 R30 30 (0x00000001u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_15\_12\_NUHPI\_HINT (0x00000002u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_15\_12\_PRU1\_R30\_11 (0x00000004u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_15\_12\_GPIO6\_12 (0x00000008u)
- #define SYSCFG PINMUX13 PINMUX13 11 8 (0x00000F00u)
- #define SYSCFG PINMUX13 PINMUX13 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX13 PINMUX13 11 8 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_11\_8\_PRU0\_R30\_31 (0x00000001u)
- #define SYSCFG PINMUX13 PINMUX13 11 8 NUHPI HRDY (0x00000002u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_11\_8\_PRU1\_R30\_12 (0x00000004u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_11\_8\_GPIO6\_13 (0x00000008u)
- #define SYSCFG PINMUX13 PINMUX13 7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG PINMUX13 PINMUX13 7 4 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX13\_PINMUX13\_7\_4\_OBSCLK0 (0x00000001u)
- #define SYSCFG PINMUX13 PINMUX13 7 4 NUHPI HDS2 (0x00000002u)
- #define SYSCFG PINMUX13 PINMUX13 7 4 PRU1 R30 13 (0x00000004u)
- #define SYSCFG PINMUX13 PINMUX13 7 4 GPIO6 14 (0x00000008u)
- #define SYSCFG PINMUX13 PINMUX13 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX13 PINMUX13 3 0 SHIFT (0x00000000u)
- #define SYSCFG PINMUX13 PINMUX13 3 0 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX13 PINMUX13 3 0 NRESETOUT (0x00000001u)
- #define SYSCFG PINMUX13 PINMUX13 3 0 NUHPI HAS (0x00000002u)
- #define SYSCFG PINMUX13 PINMUX13 3 0 PRU1 R30 14 (0x00000004u)
- #define SYSCFG PINMUX13 PINMUX13 3 0 GPIO6 15 (0x00000008u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_31\_28 (0xF0000000u)
- #define SYSCFG PINMUX14 PINMUX14 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX14 PINMUX14 31 28 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX14 PINMUX14 31 28 DIN2 (0x00000001u)
- #define SYSCFG PINMUX14 PINMUX14 31 28 UHPI HD10 (0x00000002u)
- #define SYSCFG PINMUX14 PINMUX14 31 28 UPP D10 (0x00000004u)
- #define SYSCFG PINMUX14 PINMUX14 31 28 RMII RXER (0x00000008u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_27\_24 (0x0F000000u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_27\_24\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_27\_24\_DIN3 (0x00000001u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_27\_24\_UHPI\_HD11 (0x00000002u)
- #define SYSCFG PINMUX14 PINMUX14 27 24 UPP D11 (0x00000004u)
- #define SYSCFG PINMUX14 PINMUX14 27 24 RMII RXD0 (0x00000008u)
- #define SYSCFG PINMUX14 PINMUX14 23 20 (0x00F00000u)
- #define SYSCFG PINMUX14 PINMUX14 23 20 SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_23\_20\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_23\_20\_DIN4 (0x00000001u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_23\_20\_UHPI\_HD12 (0x00000002u)
- #define SYSCFG PINMUX14 PINMUX14 23 20 UPP D12 (0x00000004u)
- #define SYSCFG PINMUX14 PINMUX14 23 20 RMII RXD1 (0x00000008u)
- #define SYSCFG PINMUX14 PINMUX14 19 16 (0x000F0000u)
- #define SYSCFG PINMUX14 PINMUX14 19 16 SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_19\_16\_DIN5 (0x00000001u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_19\_16\_UHPI\_HD13 (0x00000002u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_19\_16\_UPP\_D13 (0x00000004u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_19\_16\_RMII\_TXEN (0x00000008u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_15\_12 (0x0000F000u)
- #define SYSCFG PINMUX14 PINMUX14 15 12 SHIFT (0x0000000Cu)

- #define SYSCFG\_PINMUX14\_PINMUX14\_15\_12\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_15\_12\_DIN6 (0x00000001u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_15\_12\_UHPI\_HD14 (0x00000002u)
- #define SYSCFG PINMUX14 PINMUX14 15 12 UPP D14 (0x00000004u)
- #define SYSCFG PINMUX14 PINMUX14 15 12 RMII TXD0 (0x00000008u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX14 PINMUX14 11 8 SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_11\_8\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_11\_8\_DIN7 (0x00000001u)
- #define SYSCFG PINMUX14 PINMUX14 11 8 UHPI HD15 (0x00000002u)
- #define SYSCFG PINMUX14 PINMUX14 11 8 UPP D15 (0x00000004u)
- #define SYSCFG PINMUX14 PINMUX14 11 8 RMII TXD1 (0x00000008u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX14 PINMUX14 7 4 SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX14 PINMUX14 7 4 CLKIN1 (0x00000001u)
- #define SYSCFG PINMUX14 PINMUX14 7 4 NUHPI HDS1 (0x00000002u)
- #define SYSCFG PINMUX14 PINMUX14 7 4 PRU1 R30 9 (0x00000004u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_7\_4\_GPIO6\_6 (0x00000008u)
- #define SYSCFG PINMUX14 PINMUX14 3 0 (0x0000000Fu)
- #define SYSCFG\_PINMUX14\_PINMUX14\_3\_0\_SHIFT (0x00000000u)
- #define SYSCFG PINMUX14 PINMUX14 3 0 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX14 PINMUX14 3 0 CLKIN0 (0x00000001u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_3\_0\_NUHPI\_HCS (0x00000002u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_3\_0\_PRU1\_R30\_10 (0x00000004u)
- #define SYSCFG\_PINMUX14\_PINMUX14\_3\_0\_GPIO6\_7 (0x00000008u)
- #define SYSCFG PINMUX15 PINMUX15 31 28 (0xF0000000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_31\_28\_SHIFT (0x0000001Cu)
- #define SYSCFG\_PINMUX15\_PINMUX15\_31\_28\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_31\_28\_DIN10 (0x00000001u)
- #define SYSCFG PINMUX15 PINMUX15 31 28 UHPI HD2 (0x00000002u)
- #define SYSCFG PINMUX15 PINMUX15 31 28 UPP D2 (0x00000004u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_31\_28\_PRU0\_R30\_10 (0x00000008u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_27\_24 (0x0F000000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_27\_24\_SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_27\_24\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_27\_24\_DIN11 (0x00000001u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_27\_24\_UHPI\_HD3 (0x00000002u)
- #define SYSCFG PINMUX15 PINMUX15 27 24 UPP D3 (0x00000004u)
- #define SYSCFG PINMUX15 PINMUX15 27 24 PRU0 R30 11 (0x00000008u)
- #define SYSCFG PINMUX15 PINMUX15 23 20 (0x00F00000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_23\_20\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_23\_20\_DIN12 (0x00000001u)
- #define SYSCFG PINMUX15 PINMUX15 23 20 UHPI HD4 (0x00000002u)
- #define SYSCFG PINMUX15 PINMUX15 23 20 UPP D4 (0x00000004u)
- #define SYSCFG PINMUX15 PINMUX15 23 20 PRU0 R30 12 (0x00000008u)
- #define SYSCFG PINMUX15 PINMUX15 19 16 (0x000F0000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG PINMUX15 PINMUX15 19 16 DIN13 FIELD (0x00000001u)
- #define SYSCFG PINMUX15 PINMUX15 19 16 UHPI HD5 (0x00000002u)
- #define SYSCFG PINMUX15 PINMUX15 19 16 UPP D5 (0x00000004u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_19\_16\_PRU0\_R30\_13 (0x00000008u)
- #define SYSCFG PINMUX15 PINMUX15 15 12 (0x0000F000u)

- #define SYSCFG PINMUX15 PINMUX15 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX15 PINMUX15 15 12 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_15\_12\_DIN14\_HSYNC (0x00000001u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_15\_12\_UHPI\_HD6 (0x00000002u)
- #define SYSCFG PINMUX15 PINMUX15 15 12 UPP D6 (0x00000004u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_15\_12\_PRU0\_R30\_14 (0x00000008u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_11\_8 (0x00000F00u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_11\_8\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX15 PINMUX15 11 8 DIN15 VSYNC (0x00000001u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_11\_8\_UHPI\_HD7 (0x00000002u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_11\_8\_UPP\_D7 (0x00000004u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_11\_8\_PRU0\_R30\_15 (0x00000008u)
- #define SYSCFG\_PINMUX15\_7\_4 (0x000000F0u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG PINMUX15 PINMUX15 7 4 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX15 PINMUX15 7\_4 DIN0 (0x00000001u)
- #define SYSCFG PINMUX15 PINMUX15 7 4 UHPI HD8 (0x00000002u)
- #define SYSCFG PINMUX15 PINMUX15 7 4 UPP D8 (0x00000004u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_7\_4\_RMII\_CRS\_DV (0x00000008u)
- #define SYSCFG PINMUX15 PINMUX15 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX15 PINMUX15 3 0 SHIFT (0x000000000u)
- #define SYSCFG PINMUX15 PINMUX15 3 0 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX15 PINMUX15 3 0 DIN1 (0x00000001u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_3\_0\_UHPI\_HD9 (0x00000002u)
- #define SYSCFG\_PINMUX15\_PINMUX15\_3\_0\_UPP\_D9 (0x00000004u)
- #define SYSCFG PINMUX15 PINMUX15 3 0 RMII MHZ 50 CLK (0x00000008u)
- #define **SYSCFG\_PINMUX16\_PINMUX16\_31\_28** (0xF0000000u)
- #define SYSCFG PINMUX16\_PINMUX16\_31\_28\_SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX16 PINMUX16 31 28 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX16 PINMUX16 31 28 DOUT2 (0x00000001u)
- #define SYSCFG PINMUX16 PINMUX16 31 28 LCD D2 (0x00000002u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_31\_28\_UPP\_XD10 (0x00000004u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_31\_28\_GPIO7\_10 (0x00000008u)
- #define SYSCFG PINMUX16 PINMUX16 27 24 (0x0F000000u)
- #define SYSCFG PINMUX16 PINMUX16 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX16 PINMUX16 27 24 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_27\_24\_DOUT3 (0x00000001u)
- #define SYSCFG PINMUX16 PINMUX16 27 24 LCD D3 (0x00000002u)
- #define SYSCFG PINMUX16 PINMUX16 27 24 UPP XD11 (0x00000004u)
- #define SYSCFG PINMUX16 PINMUX16 27 24 GPIO7 11 (0x00000008u)
- #define SYSCFG PINMUX16 PINMUX16 23 20 (0x00F00000u)
- #define SYSCFG PINMUX16 PINMUX16 23 20 SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_23\_20\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX16 PINMUX16 23 20 DOUT4 (0x00000001u)
- #define SYSCFG PINMUX16 PINMUX16 23 20 LCD D4 (0x00000002u)
- #define SYSCFG PINMUX16 PINMUX16 23 20 UPP XD12 (0x00000004u)
- #define SYSCFG PINMUX16 PINMUX16 23 20 GPIO7 12 (0x00000008u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_19\_16 (0x000F0000u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG PINMUX16 PINMUX16 19 16 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX16 PINMUX16 19 16 DOUT5 (0x00000001u)
- #define SYSCFG PINMUX16 PINMUX16 19 16 LCD D5 (0x00000002u)
- #define SYSCFG PINMUX16 PINMUX16 19 16 UPP\_XD13 (0x00000004u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_19\_16\_GPIO7\_13 (0x00000008u)

- #define SYSCFG\_PINMUX16\_PINMUX16\_15\_12 (0x0000F000u)
- #define SYSCFG PINMUX16 PINMUX16 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG\_PINMUX16\_PINMUX16\_15\_12\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX16 PINMUX16 15 12 DOUT6 (0x00000001u)
- #define SYSCFG PINMUX16 PINMUX16 15 12 LCD D6 (0x00000002u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_15\_12\_UPP\_XD14 (0x00000004u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_15\_12\_GPIO7\_14 (0x00000008u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8 (0x00000F00u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8\_SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8\_DOUT7 (0x00000001u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8\_LCD\_D7 (0x00000002u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8\_UPP\_XD15 (0x00000004u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_11\_8\_GPIO7\_15 (0x00000008u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX16 PINMUX16 7 4 SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_7\_4\_DIN8 (0x00000001u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_7\_4\_UHPI\_HD0 (0x00000002u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_7\_4\_UPP\_D0 (0x00000004u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_7\_4\_GPIO6\_5 (0x00000008u)
- #define SYSCFG PINMUX16 PINMUX16 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX16 PINMUX16 3 0 SHIFT (0x000000000u)
- #define SYSCFG PINMUX16 PINMUX16 3 0 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_3\_0\_DIN9 (0x00000001u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_3\_0\_UHPI\_HD1 (0x00000002u)
- #define SYSCFG\_PINMUX16\_PINMUX16\_3\_0\_UPP\_D1 (0x00000004u)
- #define SYSCFG PINMUX16 PINMUX16 3 0 PRU0 R30 9 (0x00000008u)
- #define SYSCFG PINMUX17 PINMUX17 31 28 (0xF0000000u)
- #define SYSCFG PINMUX17 PINMUX17 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG\_PINMUX17\_PINMUX17\_31\_28\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX17 PINMUX17 31 28 DOUT10 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_31\_28\_LCD\_D10 (0x00000002u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_31\_28\_UPP\_XD2 (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_31\_28\_GPIO7\_2 (0x00000008u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_27\_24 (0x0F000000u)
- #define SYSCFG PINMUX17 PINMUX17 27 24 SHIFT (0x00000018u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_27\_24\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX17 PINMUX17 27 24 DOUT11 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_27\_24\_LCD\_D11 (0x00000002u)
- #define SYSCFG PINMUX17 PINMUX17 27 24 UPP XD3 (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_27\_24\_GPIO7\_3 (0x00000008u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_23\_20 (0x00F00000u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_23\_20\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX17 PINMUX17 23 20 DOUT12 (0x00000001u)
- #define SYSCFG PINMUX17 PINMUX17 23 20 LCD D12 (0x00000002u)
- #define SYSCFG PINMUX17 PINMUX17 23 20 UPP XD4 (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_23\_20\_GPIO7\_4 (0x00000008u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_19\_16 (0x000F0000u)
- #define SYSCFG PINMUX17 PINMUX17 19 16 SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_19\_16\_DOUT13 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_19\_16\_LCD\_D13 (0x00000002u)
- #define SYSCFG PINMUX17 PINMUX17 19 16 UPP XD5 (0x00000004u)

- #define SYSCFG PINMUX17 PINMUX17 19 16 GPIO7 5 (0x00000008u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_15\_12 (0x0000F000u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX17 PINMUX17 15 12 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX17 PINMUX17 15 12 DOUT14 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_15\_12\_LCD\_D14 (0x00000002u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_15\_12\_UPP\_XD6 (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_15\_12\_GPIO7\_6 (0x00000008u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX17 PINMUX17 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX17 PINMUX17 11 8 DEFAULT (0x000000000u)
- #define SYSCFG PINMUX17 PINMUX17\_11 8 DOUT15 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_11\_8\_LCD\_D15 (0x00000002u)
- #define SYSCFG PINMUX17 PINMUX17 11 8 UPP XD7 (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_11\_8\_GPIO7\_7 (0x00000008u)
- #define SYSCFG PINMUX17 PINMUX17 7 4 (0x000000F0u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_7\_4\_SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX17\_PINMUX17\_7\_4\_DOUT0 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_7\_4\_LCD\_D0 (0x00000002u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_7\_4\_UPP\_XD8 (0x00000004u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_7\_4\_GPIO7\_8 (0x00000008u)
- #define SYSCFG PINMUX17 PINMUX17 3 0 (0x0000000Fu)
- #define SYSCFG\_PINMUX17\_PINMUX17\_3\_0\_SHIFT (0x000000000u)
- #define SYSCFG PINMUX17 PINMUX17 3 0 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_3\_0\_DOUT1 (0x00000001u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_3\_0\_LCD\_D1 (0x00000002u)
- #define SYSCFG\_PINMUX17\_PINMUX17\_3\_0\_UPP\_XD9 (0x00000004u)
- $\bullet \ \ \, \text{\#define SYSCFG\_PINMUX17\_PINMUX17\_3\_0\_GPIO7\_9} \ (0 \times 000000008 u)$
- #define SYSCFG PINMUX18 PINMUX18 31 28 (0xF0000000u)
- #define SYSCFG PINMUX18 PINMUX18 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX18 PINMUX18 31 28 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_31\_28\_MMCSD1\_DAT6 (0x00000001u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_31\_28\_LCD\_MCLK (0x00000002u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_31\_28\_PRU1\_R30\_6 (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_31\_28\_GPIO8\_10 (0x00000008u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_27\_24 (0x0F000000u)
- #define SYSCFG PINMUX18 PINMUX18 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX18 PINMUX18 27 24 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_27\_24\_MMCSD1\_DAT7 (0x00000001u)
- #define SYSCFG PINMUX18 PINMUX18 27 24 LCD PCLK (0x00000002u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_27\_24\_PRU1\_R30\_7 (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_27\_24\_GPIO8\_11 (0x00000008u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_23\_20 (0x00F00000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_23\_20\_SHIFT (0x00000014u)
- #define SYSCFG PINMUX18 PINMUX18 23 20 DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_23\_20\_PRU0\_R30\_22 (0x00000001u)
- #define SYSCFG PINMUX18 PINMUX18 23 20 PRU1 R30 8 (0x00000002u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_23\_20\_CH0\_WAIT (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_23\_20\_GPIO8\_12 (0x00000008u)
- #define SYSCFG PINMUX18 PINMUX18 19 16 (0x000F0000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_19\_16\_PRU0\_R30\_23 (0x00000001u)
- $\bullet \ \ \, \text{\#define SYSCFG\_PINMUX18\_PINMUX18\_19\_16\_MMCSD1\_CMD} \ (0x00000002u)$

- #define SYSCFG\_PINMUX18\_PINMUX18\_19\_16\_GPIO8\_13 (0x00000008u)
- #define SYSCFG PINMUX18 PINMUX18 15 12 (0x0000F000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_15\_12\_SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX18 PINMUX18 15 12 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_15\_12\_PRU0\_R30\_24 (0x00000001u)
- $\bullet \ \ \text{\#define SYSCFG\_PINMUX18\_PINMUX18\_15\_12\_MMCSD1\_CLK} \ (0x000000002u)$
- #define SYSCFG\_PINMUX18\_PINMUX18\_15\_12\_CH0\_START (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_15\_12\_GPIO8\_14 (0x00000008u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_11\_8 (0x00000F00u)
- #define SYSCFG PINMUX18 PINMUX18 11 8 SHIFT (0x00000008u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_11\_8\_DEFAULT (0x000000000u)
- #define SYSCFG PINMUX18 PINMUX18 11 8 PRU0 R30 25 (0x00000001u)
- #define SYSCFG PINMUX18 PINMUX18 11 8 MMCSD1 DAT0 (0x00000002u)
- #define SYSCFG PINMUX18 PINMUX18 11 8 CH0 CLK (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_11\_8\_GPIO8\_15 (0x00000008u)
- #define SYSCFG PINMUX18 PINMUX18 7\_4 (0x000000F0u)
- #define SYSCFG PINMUX18 PINMUX18 7 4 SHIFT (0x00000004u)
- #define SYSCFG PINMUX18 PINMUX18 7\_4 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX18 PINMUX18 7 4 DOUT8 (0x00000001u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_7\_4\_LCD\_D8 (0x00000002u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_7\_4\_UPP\_XD0 (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_7\_4\_GPIO7\_0 (0x00000008u)
- #define SYSCFG PINMUX18 PINMUX18 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX18 PINMUX18 3 0 SHIFT (0x00000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_3\_0\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_3\_0\_DOUT9 (0x00000001u)
- #define SYSCFG PINMUX18 PINMUX18 3 0 LCD D9 (0x00000002u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_3\_0\_UPP\_XD1 (0x00000004u)
- #define SYSCFG\_PINMUX18\_PINMUX18\_3\_0\_GPIO7\_1 (0x00000008u)
- #define SYSCFG PINMUX19 PINMUX19 31 28 (0xF0000000u)
- #define SYSCFG PINMUX19 PINMUX19 31 28 SHIFT (0x0000001Cu)
- #define SYSCFG PINMUX19 PINMUX19 31 28 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_31\_28\_RTCK (0x00000001u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_31\_28\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_31\_28\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_31\_28\_GPIO8\_0 (0x00000008u)
- #define SYSCFG PINMUX19 PINMUX19 27 24 (0x0F000000u)
- #define SYSCFG PINMUX19 PINMUX19 27 24 SHIFT (0x00000018u)
- #define SYSCFG PINMUX19 PINMUX19 27 24 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX19 PINMUX19 27 24 RESERVED1 (0x00000001u)
- #define SYSCFG PINMUX19 PINMUX19 27 24 NLCD AC ENB CS (0x00000002u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_27\_24\_RESERVED4 (0x00000004u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_27\_24\_GPIO6\_0 (0x00000008u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_23\_20 (0x00F00000u)
- #define SYSCFG PINMUX19 PINMUX19 23 20 SHIFT (0x00000014u)
- #define SYSCFG PINMUX19 PINMUX19 23 20 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX19 PINMUX19 23 20 CLKO3 (0x00000001u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_23\_20\_RESERVED2 (0x00000002u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_23\_20\_PRU1\_R30\_0 (0x00000004u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_23\_20\_GPIO6\_1 (0x00000008u)
- #define SYSCFG PINMUX19 PINMUX19 19 16 (0x000F0000u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_19\_16\_SHIFT (0x00000010u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_19\_16\_DEFAULT (0x000000000u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_19\_16\_CLKIN3 (0x00000001u)
- #define SYSCFG PINMUX19 PINMUX19 19 16 MMCSD1 DAT1 (0x00000002u)

- #define SYSCFG PINMUX19 PINMUX19 19 16 PRU1 R30 1 (0x00000004u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_19\_16\_GPIO6\_2 (0x00000008u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_15\_12 (0x0000F000u)
- #define SYSCFG PINMUX19 PINMUX19 15 12 SHIFT (0x0000000Cu)
- #define SYSCFG PINMUX19 PINMUX19 15 12 DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_15\_12\_CLKO2 (0x00000001u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_15\_12\_MMCSD1\_DAT2 (0x00000002u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_15\_12\_PRU1\_R30\_2 (0x00000004u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_15\_12\_GPIO6\_3 (0x00000008u)
- #define SYSCFG PINMUX19 PINMUX19 11 8 (0x00000F00u)
- #define SYSCFG PINMUX19 PINMUX19 11 8 SHIFT (0x00000008u)
- #define SYSCFG PINMUX19 PINMUX19 11 8 DEFAULT (0x00000000u)
- #define SYSCFG PINMUX19 PINMUX19 11 8 CLKIN2 (0x00000001u)
- #define SYSCFG PINMUX19 PINMUX19 11 8 MMCSD1 DAT3 (0x00000002u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_11\_8\_PRU1\_R30\_3 (0x00000004u)
- #define SYSCFG PINMUX19 PINMUX19 11 8 GPIO6 4 (0x00000008u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_7\_4 (0x000000F0u)
- #define SYSCFG PINMUX19 PINMUX19 7 4 SHIFT (0x00000004u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_7\_4\_DEFAULT (0x00000000u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_7\_4\_MMCSD1\_DAT4 (0x00000001u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_7\_4\_LCD\_VSYNC (0x00000002u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_7\_4\_PRU1\_R30\_4 (0x00000004u)
- #define SYSCFG PINMUX19 PINMUX19 7 4 GPIO8 8 (0x00000008u)
- #define SYSCFG PINMUX19 PINMUX19 3 0 (0x0000000Fu)
- #define SYSCFG PINMUX19 PINMUX19 3 0 SHIFT (0x000000000u)
- #define SYSCFG\_PINMUX19\_PINMUX19\_3\_0\_DEFAULT (0x00000000u)
- #define SYSCFG PINMUX19 PINMUX19 3 0 MMCSD1 DAT5 (0x00000001u)
- #define SYSCFG PINMUX19 PINMUX19 3 0 LCD HSYNC (0x00000002u)
- #define SYSCFG PINMUX19 PINMUX19 3 0 PRU1 R30 5 (0x00000004u)
- #define SYSCFG PINMUX19 PINMUX19 3 0 GPIO8 9 (0x00000008u)
- #define SYSCFG SUSPSRC\_TIMER64P\_2SRC (0x20000000u)
- #define SYSCFG SUSPSRC TIMER64P 2SRC SHIFT (0x0000001Du)
- #define SYSCFG\_SUSPSRC\_TIMER64P\_1SRC (0x10000000u)
- #define SYSCFG\_SUSPSRC\_TIMER64P\_1SRC\_SHIFT (0x0000001Cu)
- #define SYSCFG\_SUSPSRC\_TIMER64P\_0SRC (0x08000000u)
- #define SYSCFG\_SUSPSRC\_TIMER64P\_0SRC\_SHIFT (0x0000001Bu)
- #define SYSCFG\_SUSPSRC\_EPWM1SRC (0x01000000u)
- #define SYSCFG SUSPSRC EPWM1SRC SHIFT (0x00000018u)
- #define SYSCFG SUSPSRC EPWM0SRC (0x00800000u)
- #define SYSCFG SUSPSRC EPWM0SRC SHIFT (0x00000017u)
- #define SYSCFG SUSPSRC SPI1SRC (0x00400000u)
- #define SYSCFG\_SUSPSRC\_SPI1SRC\_SHIFT (0x00000016u)
- #define SYSCFG\_SUSPSRC\_SPI0SRC (0x00200000u)
- #define SYSCFG\_SUSPSRC\_SPI0SRC\_SHIFT (0x00000015u)
- #define SYSCFG\_SUSPSRC\_UART2SRC (0x00100000u)
- #define SYSCFG\_SUSPSRC\_UART2SRC\_SHIFT (0x00000014u)
- #define SYSCFG\_SUSPSRC\_UART1SRC (0x00080000u)
- #define SYSCFG SUSPSRC UART1SRC SHIFT (0x00000013u)
- #define SYSCFG\_SUSPSRC\_UARTOSRC (0x00040000u)
- #define SYSCFG\_SUSPSRC\_UART0SRC\_SHIFT (0x00000012u)
- #define SYSCFG\_SUSPSRC\_I2C1SRC (0x00020000u)
- #define SYSCFG\_SUSPSRC\_I2C1SRC\_SHIFT (0x00000011u)
- #define SYSCFG\_SUSPSRC\_I2C0SRC (0x00010000u)
- #define SYSCFG SUSPSRC I2COSRC SHIFT (0x00000010u)
- #define SYSCFG SUSPSRC VPIFSRC (0x00004000u)

- #define SYSCFG\_SUSPSRC\_VPIFSRC\_SHIFT (0x0000000Eu)
- #define SYSCFG\_SUSPSRC\_SATASRC (0x00002000u)
- #define SYSCFG\_SUSPSRC\_SATASRC\_SHIFT (0x0000000Du)
- #define SYSCFG SUSPSRC HPISRC (0x00001000u)
- #define SYSCFG SUSPSRC HPISRC SHIFT (0x0000000Cu)
- #define SYSCFG\_SUSPSRC\_USB0SRC (0x00000200u)
- #define SYSCFG SUSPSRC USB0SRC SHIFT (0x00000009u)
- #define SYSCFG\_SUSPSRC\_MCBSP1SRC (0x00000100u)
- #define SYSCFG\_SUSPSRC\_MCBSP1SRC\_SHIFT (0x00000008u)
- #define SYSCFG SUSPSRC MCBSP0SRC (0x00000080u)
- #define SYSCFG SUSPSRC MCBSP0SRC SHIFT (0x00000007u)
- #define SYSCFG\_SUSPSRC\_PRUSRC (0x00000040u)
- #define SYSCFG SUSPSRC PRUSRC SHIFT (0x00000006u)
- #define SYSCFG SUSPSRC EMACSRC (0x00000020u)
- #define SYSCFG\_SUSPSRC\_EMACSRC\_SHIFT (0x00000005u)
- #define SYSCFG SUSPSRC UPPSRC (0x00000010u)
- #define SYSCFG SUSPSRC UPPSRC SHIFT (0x00000004u)
- #define SYSCFG\_SUSPSRC\_TIMER64P\_3SRC (0x00000008u)
- #define SYSCFG SUSPSRC TIMER64P 3SRC SHIFT (0x00000003u)
- #define SYSCFG SUSPSRC ECAP2SRC (0x00000004u)
- #define SYSCFG\_SUSPSRC\_ECAP2SRC\_SHIFT (0x00000002u)
- #define SYSCFG\_SUSPSRC\_ECAP1SRC (0x00000002u)
- #define SYSCFG\_SUSPSRC\_ECAP1SRC\_SHIFT (0x00000001u)
- #define SYSCFG\_SUSPSRC\_ECAPOSRC (0x00000001u)
- #define SYSCFG\_SUSPSRC\_ECAPOSRC\_SHIFT (0x00000000u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG4 (0x00000010u)
- #define SYSCFG CHIPSIG CHIPSIG4 SHIFT (0x00000004u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG3 (0x00000008u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG3\_SHIFT (0x00000003u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG2 (0x00000004u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG2\_SHIFT (0x00000002u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG1 (0x00000002u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG1\_SHIFT (0x00000001u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG0 (0x00000001u)
- #define SYSCFG\_CHIPSIG\_CHIPSIG0\_SHIFT (0x00000000u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG4 (0x00000010u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG4\_SHIFT (0x00000004u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG3 (0x00000008u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG3\_SHIFT (0x00000003u)
- #define SYSCFG CHIPSIG CLR CHIPSIG2 (0x00000004u)
- #define SYSCFG CHIPSIG CLR CHIPSIG2 SHIFT (0x00000002u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG1 (0x00000002u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG1\_SHIFT (0x00000001u)
- #define SYSCFG\_CHIPSIG\_CLR\_CHIPSIG0 (0x00000001u)
- #define SYSCFG CHIPSIG CLR CHIPSIGO SHIFT (0x00000000u)
- #define SYSCFG CFGCHIPO ARM CLK DISO (0x80000000u)
- #define SYSCFG CFGCHIPO ARM CLK DISO SHIFT (0x0000001Fu)
- #define SYSCFG\_CFGCHIP0\_ARM\_TAP\_DIS0 (0x40000000u)
- #define SYSCFG\_CFGCHIP0\_ARM\_TAP\_DIS0\_SHIFT (0x0000001Eu)
- #define SYSCFG\_CFGCHIP0\_PLL\_MASTER\_LOCK (0x00000010u)
- #define SYSCFG CFGCHIPO PLL MASTER LOCK SHIFT (0x00000004u)
- #define SYSCFG\_CFGCHIP0\_EDMA30TC1DBS (0x0000000Cu)
- #define SYSCFG\_CFGCHIP0\_EDMA30TC1DBS\_SHIFT (0x00000002u)
- #define SYSCFG CFGCHIP0 EDMA30TC1DBS 16BYTE (0x000000000u)
- #define SYSCFG CFGCHIP0 EDMA30TC1DBS 32BYTE (0x00000001u)

- #define SYSCFG CFGCHIPO EDMA30TC1DBS 64BYTE (0x00000002u)
- #define SYSCFG CFGCHIP0 EDMA30TC1DBS RESERVED (0x00000003u)
- #define SYSCFG\_CFGCHIP0\_EDMA30TC0DBS (0x00000003u)
- #define SYSCFG CFGCHIPO EDMA30TC0DBS SHIFT (0x00000000u)
- #define SYSCFG CFGCHIPO EDMA30TC0DBS 16BYTE (0x00000000u)
- #define SYSCFG CFGCHIPO EDMA30TC0DBS 32BYTE (0x00000001u)
- #define SYSCFG\_CFGCHIP0\_EDMA30TC0DBS\_64BYTE (0x00000002u)
- #define SYSCFG\_CFGCHIP0\_EDMA30TC0DBS\_RESERVED (0x00000003u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC (0xF8000000u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_SHIFT (0x0000001Bu)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_ECAP2 (0x00000000u)
- #define SYSCFG CFGCHIP1 CAP2SRC MCASP0 TXDMA (0x00000001u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_MCASP0\_RXDMA (0x00000002u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_MCASP1\_TXDMA (0x00000003u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_MCASP1\_RXDMA (0x00000004u)
- #define SYSCFG CFGCHIP1 CAP2SRC MCASP2 TXDMA (0x00000005u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_MCASP2\_RXDMA (0x00000006u)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC C0 RXTHPLSEINT (0x00000007u)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC CO RXPLSEINT (0x00000008u)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC CO TXPLSEINT (0x00000009u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_EMAC\_C0\_MISCINT (0x0000000au)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC C1 RXTHPLSEINT (0x00000000bu)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC C1 RXPLSEINT (0x0000000cu)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_EMAC\_C1\_TXPLSEINT (0x0000000du)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC C1 MISCINT (0x0000000eu)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_EMAC\_C2\_RXTHPLSEINT (0x00000000fu)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_EMAC\_C2\_RXPLSEINT (0x00000010u)
- #define SYSCFG\_CFGCHIP1\_CAP2SRC\_EMAC\_C2\_TXPLSEINT (0x00000011u)
- #define SYSCFG CFGCHIP1 CAP2SRC EMAC C2 MISCINT (0x00000012u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC (0x07C00000u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_SHIFT (0x00000016u)
- #define SYSCFG CFGCHIP1 CAP1SRC ECAP1 (0x00000000u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_MCASP0\_TXDMA (0x00000001u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_MCASP0\_RXDMA (0x000000002u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_MCASP1\_TXDMA (0x00000003u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_MCASP1\_RXDMA (0x00000004u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_MCASP2\_TXDMA (0x00000005u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_MCASP2\_RXDMA (0x00000006u)
- #define SYSCFG CFGCHIP1 CAP1SRC EMAC C0 RXTHPLSEINT (0x00000007u)
- $\bullet \ \ \, \text{\#define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C0\_RXPLSEINT} \ (0 \times 000000008 u)$
- #define SYSCFG CFGCHIP1 CAP1SRC EMAC C0 TXPLSEINT (0x00000009u)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C0\_MISCINT (0x0000000au)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C1\_RXTHPLSEINT (0x0000000bu)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C1\_RXPLSEINT (0x0000000cu)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C1\_TXPLSEINT (0x0000000du)
- #define SYSCFG CFGCHIP1 CAP1SRC EMAC C1 MISCINT (0x0000000eu)
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C2\_RXTHPLSEINT (0x0000000fu)
- $\bullet \ \ \text{\#define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C2\_RXPLSEINT} \ (0 \times 000000010 u)$
- #define SYSCFG\_CFGCHIP1\_CAP1SRC\_EMAC\_C2\_MISCINT (0x00000012u)
- #define SYSCFG CFGCHIP1 CAPOSRC (0x003E0000u)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_SHIFT (0x00000011u)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_ECAP0 (0x00000000u)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_MCASP0\_TXDMA (0x00000001u)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_MCASP0\_RXDMA (0x00000002u)

- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_MCASP1\_TXDMA (0x00000003u)
- #define SYSCFG\_CFGCHIP1\_CAPOSRC\_MCASP1\_RXDMA (0x00000004u)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_MCASP2\_TXDMA (0x00000005u)
- #define SYSCFG\_CFGCHIP1\_CAPOSRC\_MCASP2\_RXDMA (0x00000006u)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_EMAC\_C0\_RXTHPLSEINT (0x000000007u)
- #define SYSCFG\_CFGCHIP1\_CAPOSRC\_EMAC\_CO\_RXPLSEINT (0x00000008u)
- #define SYSCFG CFGCHIP1 CAPOSRC EMAC C0 TXPLSEINT (0x00000009u)
- #define SYSCFG\_CFGCHIP1\_CAPOSRC\_EMAC\_C0\_MISCINT (0x0000000au)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_EMAC\_C1\_RXTHPLSEINT (0x0000000bu)
- #define SYSCFG\_CFGCHIP1\_CAPOSRC\_EMAC\_C1\_RXPLSEINT (0x0000000cu)
- #define SYSCFG\_CFGCHIP1\_CAP0SRC\_EMAC\_C1\_TXPLSEINT (0x0000000du)
- #define SYSCFG CFGCHIP1 CAPOSRC EMAC C1 MISCINT (0x0000000eu)
- #define SYSCFG CFGCHIP1 CAPOSRC EMAC C2 RXTHPLSEINT (0x0000000fu)
- #define SYSCFG CFGCHIP1 CAPOSRC EMAC C2 RXPLSEINT (0x00000010u)
- #define SYSCFG\_CFGCHIP1\_CAPOSRC\_EMAC\_C2\_TXPLSEINT (0x00000011u)
- #define SYSCFG CFGCHIP1 CAPOSRC EMAC C2 MISCINT (0x00000012u)
- #define SYSCFG CFGCHIP1 HPIBYTEAD (0x00010000u)
- #define SYSCFG\_CFGCHIP1\_HPIBYTEAD\_SHIFT (0x00000010u)
- #define SYSCFG\_CFGCHIP1\_HPIENA (0x00008000u)
- #define SYSCFG\_CFGCHIP1\_HPIENA\_SHIFT (0x0000000Fu)
- #define SYSCFG\_CFGCHIP1\_EDMA31TC0DBS (0x00006000u)
- #define SYSCFG CFGCHIP1 EDMA31TC0DBS SHIFT (0x0000000Du)
- #define SYSCFG\_CFGCHIP1\_EDMA31TC0DBS\_16BYTE (0x00000000u)
- #define SYSCFG\_CFGCHIP1\_EDMA31TC0DBS\_32BYTE (0x00000001u)
- #define SYSCFG\_CFGCHIP1\_EDMA31TC0DBS\_64BYTE (0x00000002u)
- #define SYSCFG\_CFGCHIP1\_EDMA31TC0DBS\_RESERVED (0x00000003u)
- #define SYSCFG\_CFGCHIP1\_TBCLKSYNC (0x00001000u)
- #define SYSCFG\_CFGCHIP1\_TBCLKSYNC\_SHIFT (0x0000000Cu)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0 (0x0000000Fu)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_SHIFT (0x000000000u)
- #define SYSCFG CFGCHIP1 AMUTESEL0 LOW (0x00000000u)
- #define SYSCFG CFGCHIP1 AMUTESEL0 GPIO B0 (0x00000001u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B1 (0x00000002u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B2 (0x00000003u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B3 (0x00000004u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B4 (0x00000005u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B5 (0x00000006u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B6 (0x00000007u)
- #define SYSCFG\_CFGCHIP1\_AMUTESEL0\_GPIO\_B7 (0x00000008u)
- #define SYSCFG CFGCHIP2 USB0PHYCLKGD (0x00020000u)
- #define SYSCFG CFGCHIP2 USB0PHYCLKGD SHIFT (0x00000011u)
- #define SYSCFG\_CFGCHIP2\_USB0VBUSSENSE (0x00010000u)
- #define SYSCFG\_CFGCHIP2\_USB0VBUSSENSE\_SHIFT (0x00000010u)
- #define SYSCFG\_CFGCHIP2\_RESET (0x00008000u)
- #define SYSCFG CFGCHIP2 RESET SHIFT (0x0000000Fu)
- #define SYSCFG CFGCHIP2 USB0OTGMODE (0x00006000u)
- #define SYSCFG CFGCHIP2 USB0OTGMODE SHIFT (0x0000000Du)
- #define SYSCFG CFGCHIP2 USB0OTGMODE PHY (0x000000000u)
- #define SYSCFG\_CFGCHIP2\_USB0OTGMODE\_USB\_HOST (0x00000001u)
- #define SYSCFG\_CFGCHIP2\_USB0OTGMODE\_USB\_DEVICE (0x00000002u)
- #define SYSCFG CFGCHIP2 USB0OTGMODE USB HOST LOW (0x00000003u)
- #define SYSCFG\_CFGCHIP2\_USB1PHYCLKMUX (0x00001000u)
- #define SYSCFG CFGCHIP2 USB1PHYCLKMUX SHIFT (0x0000000Cu)
- #define SYSCFG CFGCHIP2 USB0PHYCLKMUX (0x00000800u)
- #define SYSCFG CFGCHIP2 USB0PHYCLKMUX SHIFT (0x0000000Bu)

- #define SYSCFG CFGCHIP2 USB0PHYPWDN (0x00000400u)
- #define SYSCFG\_CFGCHIP2\_USB0PHYPWDN\_SHIFT (0x0000000Au)
- #define SYSCFG\_CFGCHIP2\_USB0OTGPWRDN (0x00000200u)
- #define SYSCFG CFGCHIP2 USB0OTGPWRDN SHIFT (0x00000009u)
- #define SYSCFG CFGCHIP2 USB0DATPOL (0x00000100u)
- #define SYSCFG CFGCHIP2 USB0DATPOL SHIFT (0x00000008u)
- #define SYSCFG CFGCHIP2 USB1SUSPENDM (0x00000080u)
- #define SYSCFG CFGCHIP2 USB1SUSPENDM SHIFT (0x00000007u)
- #define SYSCFG CFGCHIP2 USB0PHY PLLON (0x00000040u)
- #define SYSCFG CFGCHIP2 USB0PHY PLLON SHIFT (0x00000006u)
- #define SYSCFG CFGCHIP2 USB0SESNDEN (0x00000020u)
- #define SYSCFG CFGCHIP2 USB0SESNDEN SHIFT (0x00000005u)
- #define SYSCFG CFGCHIP2 USB0VBDTCTEN (0x00000010u)
- #define SYSCFG\_CFGCHIP2\_USB0VBDTCTEN\_SHIFT (0x00000004u)
- #define SYSCFG CFGCHIP2 USB0REF FREQ (0x0000000Fu)
- #define SYSCFG CFGCHIP2 USB0REF FREQ SHIFT (0x00000000u)
- #define SYSCFG\_CFGCHIP3\_RMII\_SEL (0x00000100u)
- #define SYSCFG CFGCHIP3 RMII SEL SHIFT (0x00000008u)
- #define SYSCFG\_CFGCHIP3\_UPP\_TX\_CLKSRC (0x00000040u)
- #define SYSCFG\_CFGCHIP3\_UPP\_TX\_CLKSRC\_SHIFT (0x00000006u)
- #define SYSCFG CFGCHIP3 PLL1 MASTER LOCK (0x00000020u)
- #define SYSCFG\_CFGCHIP3\_PLL1\_MASTER\_LOCK\_SHIFT (0x00000005u)
- #define SYSCFG CFGCHIP3 ASYNC3 CLKSRC (0x00000010u)
- #define SYSCFG\_CFGCHIP3\_ASYNC3\_CLKSRC\_SHIFT (0x00000004u)
- #define SYSCFG\_CFGCHIP3\_PRUEVTSEL (0x00000008u)
- #define SYSCFG\_CFGCHIP3\_PRUEVTSEL\_SHIFT (0x00000003u)
- #define SYSCFG\_CFGCHIP3\_DIV4P5ENA (0x00000004u)
- #define SYSCFG\_CFGCHIP3\_DIV4P5ENA\_SHIFT (0x00000002u)
- #define SYSCFG\_CFGCHIP3\_EMA\_CLKSRC (0x00000002u)
- #define SYSCFG\_CFGCHIP3\_EMA\_CLKSRC\_SHIFT (0x00000001u)
- #define SYSCFG\_CFGCHIP4\_AMUTECLR0 (0x00000001u)
- #define SYSCFG CFGCHIP4 AMUTECLR0 SHIFT (0x00000000u)

#### 4.40.1 Detailed Description

SYSCFG0 register definitions for AM1808.

## 4.41 leJOS\_EV3/src/ev3/include/hw/hw\_syscfg1\_AM1808.h File Reference

SYSCFG1 register definitions for AM1808.

### **Macros**

- #define SYSCFG1\_VTPIO\_CTL (0x0)
- #define SYSCFG1\_DDR\_SLEW (0x4)
- #define SYSCFG1\_DEEPSLEEP (0x8)
- #define SYSCFG1\_PUPD\_ENA (0xC)
- #define SYSCFG1\_PUPD\_SEL (0x10)
- #define SYSCFG1\_RXACTIVE (0x14)
- #define SYSCFG1 PWRDN (0x18)
- #define SYSCFG1\_VTPIO\_CTL\_VREFEN (0x00040000u)
- #define SYSCFG1\_VTPIO\_CTL\_VREFEN\_SHIFT (0x00000012u)

- #define SYSCFG1\_VTPIO\_CTL\_VREFTAP (0x00030000u)
- #define SYSCFG1\_VTPIO\_CTL\_VREFTAP\_SHIFT (0x00000010u)
- #define SYSCFG1\_VTPIO\_CTL\_VREFTAP\_50\_0 (0x00000000u)
- #define SYSCFG1\_VTPIO\_CTL\_VREFTAP\_47\_5 (0x00000001u)
- #define SYSCFG1 VTPIO CTL VREFTAP 52 5 (0x00000002u)
- #define SYSCFG1\_VTPIO\_CTL\_READY (0x00008000u)
- #define SYSCFG1 VTPIO CTL READY SHIFT (0x0000000Fu)
- #define SYSCFG1\_VTPIO\_CTL\_IOPWRDN (0x00004000u)
- #define SYSCFG1\_VTPIO\_CTL\_IOPWRDN\_SHIFT (0x0000000Eu)
- #define SYSCFG1\_VTPIO\_CTL\_CLKRZ (0x00002000u)
- #define SYSCFG1 VTPIO CTL CLKRZ SHIFT (0x0000000Du)
- #define SYSCFG1\_VTPIO\_CTL\_FORCEDNP (0x00001000u)
- #define SYSCFG1\_VTPIO\_CTL\_FORCEDNP\_SHIFT (0x0000000Cu)
- #define SYSCFG1 VTPIO CTL FORCEDNN (0x00000800u)
- #define SYSCFG1\_VTPIO\_CTL\_FORCEDNN\_SHIFT (0x0000000Bu)
- #define SYSCFG1 VTPIO CTL FORCEUPP (0x00000400u)
- #define SYSCFG1\_VTPIO\_CTL\_FORCEUPP\_SHIFT (0x00000000Au)
- #define SYSCFG1 VTPIO CTL FORCEUPN (0x00000200u)
- #define SYSCFG1 VTPIO CTL FORCEUPN SHIFT (0x00000009u)
- #define SYSCFG1\_VTPIO\_CTL\_PWRSAVE (0x00000100u)
- #define STSCFGI\_VTFIO\_CTL\_FWHSAVE (0x000001000)
- #define SYSCFG1\_VTPIO\_CTL\_PWRSAVE\_SHIFT (0x00000008u)
- #define SYSCFG1\_VTPIO\_CTL\_LOCK (0x00000080u)
- #define SYSCFG1 VTPIO CTL LOCK SHIFT (0x00000007u)
- #define SYSCFG1\_VTPIO\_CTL\_POWERDN (0x00000040u)
- #define SYSCFG1\_VTPIO\_CTL\_POWERDN\_SHIFT (0x00000006u)
- #define SYSCFG1\_VTPIO\_CTL\_D0 (0x00000020u)
- #define SYSCFG1\_VTPIO\_CTL\_D0\_SHIFT (0x00000005u)
- #define SYSCFG1 VTPIO CTL D1 (0x00000010u)
- #define SYSCFG1 VTPIO CTL D1 SHIFT (0x00000004u)
- #define SYSCFG1\_VTPIO\_CTL\_D2 (0x00000008u)
- #define SYSCFG1\_VTPIO\_CTL\_D2\_SHIFT (0x00000003u)
- #define SYSCFG1\_VTPIO\_CTL\_F0 (0x00000004u)
- #define SYSCFG1\_VTPIO\_CTL\_F0\_SHIFT (0x00000002u)
- #define SYSCFG1\_VTPIO\_CTL\_F1 (0x00000002u)
- #define SYSCFG1 VTPIO CTL F1 SHIFT (0x00000001u)
- #define SYSCFG1\_VTPIO\_CTL\_F2 (0x00000001u)
- #define SYSCFG1\_VTPIO\_CTL\_F2\_SHIFT (0x00000000u)
- #define SYSCFG1\_DDR\_SLEW\_ODT\_TERMON (0x00000C00u)
- #define SYSCFG1 DDR SLEW ODT TERMON SHIFT (0x0000000Au)
- #define SYSCFG1\_DDR\_SLEW\_ODT\_TERMOFF (0x00000300u)
- #define SYSCFG1 DDR SLEW ODT TERMOFF SHIFT (0x00000008u)
- #define SYSCFG1\_DDR\_SLEW\_DDR\_PDENA (0x00000020u)
- #define SYSCFG1\_DDR\_SLEW\_DDR\_PDENA\_SHIFT (0x00000005u)
- #define SYSCFG1\_DDR\_SLEW\_CMOSEN (0x00000010u)
- #define SYSCFG1\_DDR\_SLEW\_CMOSEN\_SHIFT (0x00000004u)
- #define SYSCFG1 DDR SLEW DDR DATASLEW (0x0000000Cu)
- #define SYSCFG1 DDR SLEW DDR DATASLEW SHIFT (0x00000002u)
- #define SYSCFG1 DDR SLEW DDR CMDSLEW (0x00000003u)
- #define SYSCFG1\_DDR\_SLEW\_DDR\_CMDSLEW\_SHIFT (0x00000000u)
- #define SYSCFG1\_DEEPSLEEP\_SLEEPENABLE (0x80000000u)
- #define SYSCFG1\_DEEPSLEEP\_SLEEPENABLE\_SHIFT (0x0000001Fu)
- #define SYSCFG1 DEEPSLEEP SLEEPCOMPLETE (0x40000000u)
- #define SYSCFG1 DEEPSLEEP\_SLEEPCOMPLETE\_SHIFT (0x0000001Eu)
- #define SYSCFG1 DEEPSLEEP SLEEPCOUNT (0x0000FFFFu)
- #define SYSCFG1\_DEEPSLEEP\_SLEEPCOUNT\_SHIFT (0x00000000u)

- #define SYSCFG1 PUPD ENA PUPDENA31 (0x80000000u)
- #define SYSCFG1 PUPD ENA PUPDENA31 SHIFT (0x0000001Fu)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA30 (0x40000000u)
- #define SYSCFG1 PUPD ENA PUPDENA30 SHIFT (0x0000001Eu)
- #define SYSCFG1 PUPD ENA PUPDENA29 (0x20000000u)
- #define SYSCFG1 PUPD ENA PUPDENA29 SHIFT (0x0000001Du)
- #define SYSCFG1 PUPD ENA PUPDENA28 (0x10000000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA28\_SHIFT (0x0000001Cu)
- #define SYSCFG1 PUPD ENA PUPDENA27 (0x08000000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA27\_SHIFT (0x0000001Bu)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA26 (0x04000000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA26\_SHIFT (0x0000001Au)
- #define SYSCFG1 PUPD ENA PUPDENA25 (0x02000000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA25\_SHIFT (0x00000019u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA24 (0x01000000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA24\_SHIFT (0x00000018u)
- #define SYSCFG1 PUPD ENA PUPDENA23 (0x00800000u)
- #define SYSCFG1 PUPD ENA PUPDENA23 SHIFT (0x00000017u)
- #define SYSCFG1 PUPD ENA PUPDENA22 (0x00400000u)
- #define SYSCFG1 PUPD ENA PUPDENA22 SHIFT (0x00000016u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA21 (0x00200000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA21\_SHIFT (0x00000015u)
- #define SYSCFG1 PUPD ENA PUPDENA20 (0x00100000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA20\_SHIFT (0x00000014u)
- #define SYSCFG1 PUPD ENA PUPDENA19 (0x00080000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA19\_SHIFT (0x00000013u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA18 (0x00040000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA18\_SHIFT (0x00000012u)
- #define SYSCFG1 PUPD ENA PUPDENA17 (0x00020000u)
- #define SYSCFG1 PUPD ENA PUPDENA17 SHIFT (0x00000011u)
- #define SYSCFG1 PUPD ENA PUPDENA16 (0x00010000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA16\_SHIFT (0x00000010u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA15 (0x00008000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA15\_SHIFT (0x0000000Fu)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA14 (0x00004000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA14\_SHIFT (0x0000000Eu)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA13 (0x00002000u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA13\_SHIFT (0x0000000Du)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA12 (0x00001000u)
- #define SYSCFG1 PUPD ENA PUPDENA12 SHIFT (0x0000000Cu)
- #define SYSCFG1 PUPD ENA PUPDENA11 (0x00000800u)
- #define SYSCFG1 PUPD ENA PUPDENA11 SHIFT (0x0000000Bu)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA10 (0x00000400u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA10\_SHIFT (0x00000000Au)
- #define SYSCFG1 PUPD ENA PUPDENA9 (0x00000200u)
- #define SYSCFG1 PUPD ENA PUPDENA9 SHIFT (0x00000009u)
- #define SYSCFG1 PUPD ENA PUPDENA8 (0x00000100u)
- #define SYSCFG1 PUPD ENA PUPDENA8 SHIFT (0x00000008u)
- #define SYSCFG1 PUPD ENA PUPDENA7 (0x00000080u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA7\_SHIFT (0x00000007u)
- #define SYSCFG1 PUPD ENA PUPDENA6 (0x00000040u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA6\_SHIFT (0x000000006u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA5 (0x00000020u)
- #define SYSCFG1 PUPD ENA PUPDENA5 SHIFT (0x00000005u)
- #define SYSCFG1 PUPD ENA PUPDENA4 (0x00000010u)

- #define SYSCFG1\_PUPD\_ENA\_PUPDENA4\_SHIFT (0x00000004u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA3 (0x00000008u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA3\_SHIFT (0x00000003u)
- #define SYSCFG1 PUPD ENA PUPDENA2 (0x00000004u)
- #define SYSCFG1 PUPD ENA PUPDENA2 SHIFT (0x00000002u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA1 (0x00000002u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA1\_SHIFT (0x00000001u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA0 (0x00000001u)
- #define SYSCFG1\_PUPD\_ENA\_PUPDENA0\_SHIFT (0x00000000u)
- #define SYSCFG1 PUPD SEL PUPDSEL31 (0x80000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL31\_SHIFT (0x0000001Fu)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL30 (0x40000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL30\_SHIFT (0x0000001Eu)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL29 (0x20000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL29\_SHIFT (0x0000001Du)
- #define SYSCFG1 PUPD SEL PUPDSEL28 (0x10000000u)
- #define SYSCFG1 PUPD SEL PUPDSEL28 SHIFT (0x0000001Cu)
- #define SYSCFG1 PUPD SEL PUPDSEL27 (0x08000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL27\_SHIFT (0x0000001Bu)
- #define SYSCFG1 PUPD SEL PUPDSEL26 (0x04000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL26\_SHIFT (0x0000001Au)
- #define SYSCFG1 PUPD SEL PUPDSEL25 (0x02000000u)
- #define SYSCFG1 PUPD SEL PUPDSEL25 SHIFT (0x00000019u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL24 (0x01000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL24\_SHIFT (0x00000018u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL23 (0x00800000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL23\_SHIFT (0x00000017u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL22 (0x00400000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL22\_SHIFT (0x00000016u)
- #define SYSCFG1 PUPD SEL PUPDSEL21 (0x00200000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL21\_SHIFT (0x00000015u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL20 (0x00100000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL20\_SHIFT (0x00000014u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL19 (0x00080000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL19\_SHIFT (0x00000013u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL18 (0x00040000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL18\_SHIFT (0x00000012u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL17 (0x00020000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL17\_SHIFT (0x00000011u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL16 (0x00010000u)
- #define SYSCFG1 PUPD SEL PUPDSEL16 SHIFT (0x00000010u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL15 (0x00008000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL15\_SHIFT (0x0000000Fu)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL14 (0x00004000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL14\_SHIFT (0x0000000Eu)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL13 (0x00002000u)
- #define SYSCFG1 PUPD SEL PUPDSEL13 SHIFT (0x0000000Du)
- #define SYSCFG1 PUPD SEL PUPDSEL12 (0x00001000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL12\_SHIFT (0x0000000Cu)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL11 (0x00000800u)
- #define SYSCFG1 PUPD SEL PUPDSEL11 SHIFT (0x00000000Bu)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL10 (0x00000400u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL10\_SHIFT (0x00000000Au)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL9 (0x00000200u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL9\_SHIFT (0x00000009u)

- #define SYSCFG1 PUPD SEL PUPDSEL8 (0x00000100u)
- #define SYSCFG1 PUPD SEL PUPDSEL8 SHIFT (0x00000008u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL7 (0x00000080u)
- #define SYSCFG1 PUPD SEL PUPDSEL7 SHIFT (0x00000007u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL6 (0x00000040u)
- #define SYSCFG1 PUPD SEL PUPDSEL6 SHIFT (0x00000006u)
- #define SYSCFG1 PUPD SEL PUPDSEL5 (0x00000020u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL5\_SHIFT (0x00000005u)
- #define SYSCFG1 PUPD SEL PUPDSEL4 (0x00000010u)
- #define SYSCFG1 PUPD SEL PUPDSEL4 SHIFT (0x00000004u)
- #define SYSCFG1 PUPD SEL PUPDSEL4 PULLDOWN (0x000000000u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL4\_PULLUP (0x00000001u)
- #define SYSCFG1 PUPD SEL PUPDSEL3 (0x00000008u)
- #define SYSCFG1 PUPD SEL PUPDSEL3 SHIFT (0x00000003u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL2 (0x00000004u)
- #define SYSCFG1 PUPD SEL PUPDSEL2 SHIFT (0x00000002u)
- #define SYSCFG1 PUPD SEL PUPDSEL1 (0x00000002u)
- #define SYSCFG1 PUPD SEL PUPDSEL1 SHIFT (0x00000001u)
- #define SYSCFG1\_PUPD\_SEL\_PUPDSEL0 (0x00000001u)
- #define SYSCFG1 PUPD SEL PUPDSEL0 SHIFT (0x000000000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE31 (0x80000000u)
- #define SYSCFG1 RXACTIVE RXACTIVE31 SHIFT (0x0000001Fu)
- #define SYSCFG1 RXACTIVE RXACTIVE30 (0x40000000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE30\_SHIFT (0x0000001Eu)
- #define SYSCFG1 RXACTIVE RXACTIVE29 (0x20000000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE29\_SHIFT (0x0000001Du)
- #define SYSCFG1 RXACTIVE RXACTIVE28 (0x10000000u)
- #define SYSCFG1 RXACTIVE RXACTIVE28 SHIFT (0x0000001Cu)
- #define SYSCFG1 RXACTIVE RXACTIVE27 (0x08000000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE27\_SHIFT (0x0000001Bu)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE26 (0x04000000u)
- #define SYSCFG1\_RXACTIVE RXACTIVE26\_SHIFT (0x0000001Au)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE25 (0x02000000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE25\_SHIFT (0x00000019u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE24 (0x01000000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE24\_SHIFT (0x00000018u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE23 (0x00800000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE23\_SHIFT (0x00000017u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE22 (0x00400000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE22\_SHIFT (0x00000016u)
- #define SYSCFG1 RXACTIVE RXACTIVE21 (0x00200000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE21\_SHIFT (0x00000015u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE20 (0x00100000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE20\_SHIFT (0x00000014u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE19 (0x00080000u)
- #define SYSCFG1 RXACTIVE RXACTIVE19 SHIFT (0x00000013u)
- #define SYSCFG1 RXACTIVE RXACTIVE18 (0x00040000u)
- #define SYSCFG1 RXACTIVE RXACTIVE18 SHIFT (0x00000012u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE17 (0x00020000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE17\_SHIFT (0x00000011u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE16 (0x00010000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE16\_SHIFT (0x00000010u)
- #define SYSCFG1 RXACTIVE RXACTIVE15 (0x00008000u)
- #define SYSCFG1 RXACTIVE RXACTIVE15 SHIFT (0x0000000Fu)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE14 (0x00004000u)

- #define SYSCFG1\_RXACTIVE\_RXACTIVE14\_SHIFT (0x0000000Eu)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE13 (0x00002000u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE13\_SHIFT (0x0000000Du)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE12 (0x00001000u)
- #define SYSCFG1 RXACTIVE RXACTIVE12 SHIFT (0x0000000Cu)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE11 (0x00000800u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE11\_SHIFT (0x0000000Bu)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE10 (0x00000400u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE10\_SHIFT (0x00000000Au)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE9 (0x00000200u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE9\_SHIFT (0x00000009u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE8 (0x00000100u)
- #define SYSCFG1 RXACTIVE RXACTIVE8 SHIFT (0x000000008u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE7 (0x00000080u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE7\_SHIFT (0x00000007u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE6 (0x00000040u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE6\_SHIFT (0x00000006u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE5 (0x00000020u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE5\_SHIFT (0x00000005u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE4 (0x00000010u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE4\_SHIFT (0x00000004u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE3 (0x00000008u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE3\_SHIFT (0x00000003u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE2 (0x00000004u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE2\_SHIFT (0x00000002u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE1 (0x00000002u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE1\_SHIFT (0x00000001u)
- #define SYSCFG1\_RXACTIVE\_RXACTIVE0 (0x00000001u)
- #define SYSCFG1 RXACTIVE RXACTIVE0 SHIFT (0x000000000u)
- #define SYSCFG1\_PWRDN\_SATACLK\_PWRDN (0x00000001u)
- #define SYSCFG1\_PWRDN\_SATACLK\_PWRDN\_SHIFT (0x000000000u)

#### 4.41.1 Detailed Description

SYSCFG1 register definitions for AM1808.

## 4.42 leJOS\_EV3/src/ev3/include/hw/hw\_tmr.h File Reference

This file contains the Register Descriptions for Timer.

This graph shows which files directly or indirectly include this file:



#### **Macros**

- #define TMR REVID (0x0)
- #define TMR\_EMUMGT (0x4)
- #define TMR\_GPINTGPEN (0x8)
- #define TMR\_GPDATGPDIR (0xC)
- #define TMR TIM12 (0x10)
- #define TMR\_TIM34 (0x14)
- #define TMR\_PRD12 (0x18)
- #define TMR\_PRD34 (0x1C)
- #define TMR\_TCR (0x20)
- #define TMR\_TGCR (0x24)
- #define TMR\_WDTCR (0x28)
- #define TMR\_REL12 (0x34)
- #define TMR\_REL34 (0x38)
- #define TMR\_CAP12 (0x3C)
- #define TMR\_CAP34 (0x40)
- #define **TMR\_INTCTLSTAT** (0x44)
- #define **TMR\_CMP**(n) (0x60 + (n \* 4))
- #define TMR\_REVID\_REV (0xFFFFFFFu)
- #define TMR\_REVID\_REV\_SHIFT (0x0000000u)
- #define TMR\_EMUMGT\_SOFT (0x00000002u)
- #define TMR\_EMUMGT\_SOFT\_SHIFT (0x00000001u)
- #define TMR\_EMUMGT\_SOFT\_IMMEDIATE (0x00000000u)
- #define TMR EMUMGT SOFT INCREMENT (0x00000001u)
- #define TMR\_EMUMGT\_FREE (0x00000001u)
- #define TMR EMUMGT FREE SHIFT (0x00000000u)
- #define TMR GPINTGPEN GPENO34 (0x02000000u)
- #define TMR GPINTGPEN GPENO34 SHIFT (0x00000019u)
- #define TMR\_GPINTGPEN\_GPENI34 (0x01000000u)
- #define TMR\_GPINTGPEN\_GPENI34\_SHIFT (0x00000018u)
- #define TMR GPINTGPEN GPENO12 (0x00020000u)
- #define TMR\_GPINTGPEN\_GPENO12\_SHIFT (0x00000011u)
- #define TMR GPINTGPEN GPENI12 (0x00010000u)
- #define TMR\_GPINTGPEN\_GPENI12\_SHIFT (0x00000010u)

- #define TMR GPINTGPEN GPINT34INVO (0x00002000u)
- #define TMR GPINTGPEN GPINT34INVO SHIFT (0x0000000Du)
- #define TMR GPINTGPEN GPINT34INVI (0x00001000u)
- #define TMR GPINTGPEN GPINT34INVI SHIFT (0x0000000Cu)
- #define TMR GPINTGPEN GPINT34ENO (0x00000200u)
- #define TMR GPINTGPEN GPINT34ENO SHIFT (0x00000009u)
- #define TMR GPINTGPEN GPINT34ENI (0x00000100u)
- #define TMR\_GPINTGPEN\_GPINT34ENI\_SHIFT (0x00000008u)
- #define TMR\_GPINTGPEN\_GPINT12INVO (0x00000020u)
- #define TMR\_GPINTGPEN\_GPINT12INVO\_SHIFT (0x00000005u)
- #define TMR\_GPINTGPEN\_GPINT12INVI (0x00000010u)
- #define TMR GPINTGPEN GPINT12INVI SHIFT (0x00000004u)
- #define TMR GPINTGPEN GPINT12ENO (0x00000002u)
- #define TMR GPINTGPEN GPINT12ENO SHIFT (0x00000001u)
- #define TMR\_GPINTGPEN\_GPINT12ENI (0x00000001u)
- #define TMR\_GPINTGPEN\_GPINT12ENI\_SHIFT (0x00000000u)
- #define TMR\_GPDATGPDIR\_GPDIRO34 (0x02000000u)
- #define TMR GPDATGPDIR GPDIRO34 SHIFT (0x00000019u)
- #define TMR\_GPDATGPDIR\_GPDIRI34 (0x01000000u)
- #define TMR GPDATGPDIR GPDIRI34 SHIFT (0x00000018u)
- #define TMR\_GPDATGPDIR\_GPDIRO12 (0x00020000u)
- #define TMR GPDATGPDIR GPDIRO12 SHIFT (0x00000011u)
- #define TMR GPDATGPDIR GPDIRI12 (0x00010000u)
- #define TMR GPDATGPDIR GPDIRI12 SHIFT (0x00000010u)
- #define TMR GPDATGPDIR GPDATO34 (0x00000200u)
- #define TMR\_GPDATGPDIR\_GPDATO34\_SHIFT (0x00000009u)
- #define TMR GPDATGPDIR GPDATI34 (0x00000100u)
- #define TMR\_GPDATGPDIR\_GPDATI34\_SHIFT (0x00000008u)
- #define TMR\_GPDATGPDIR\_GPDATO12 (0x00000002u)
- #define TMR\_GPDATGPDIR\_GPDATO12\_SHIFT (0x00000001u)
- #define TMR\_GPDATGPDIR\_GPDATI12 (0x00000001u)
- #define TMR GPDATGPDIR GPDATI12 SHIFT (0x00000000u)
- #define TMR\_TIM12\_TIM12 (0xFFFFFFFu)
- #define TMR\_TIM12\_TIM12\_SHIFT (0x00000000u)
- #define TMR\_TIM34\_TIM34 (0xFFFFFFFFu)
- #define TMR\_TIM34\_TIM34\_SHIFT (0x00000000u)
- #define TMR\_PRD12\_PRD12 (0xFFFFFFFu)
- #define TMR\_PRD12\_PRD12\_SHIFT (0x00000000u)
- #define TMR\_PRD34\_PRD34 (0xFFFFFFFu)
- #define TMR\_PRD34\_PRD34\_SHIFT (0x00000000u)
- #define TMR TCR CAPEVTMODE34 (0x30000000u)
- #define TMR\_TCR\_CAPEVTMODE34\_SHIFT (0x0000001Cu)
- #define TMR\_TCR\_CAPEVTMODE34\_RISE (0x00000000u)
- #define TMR\_TCR\_CAPEVTMODE34\_FALL (0x00000001u)
- #define TMR TCR CAPEVTMODE34 BOTH (0x00000002u)
- #define TMR TCR CAPMODE34 (0x08000000u)
- #define TMR TCR CAPMODE34 SHIFT (0x0000001Bu)
- #define TMR TCR READRSTMODE34 (0x04000000u)
- #define TMR\_TCR\_READRSTMODE34\_SHIFT (0x0000001Au)
- #define TMR\_TCR\_TIEN34 (0x02000000u)
- #define TMR TCR TIEN34 SHIFT (0x00000019u)
- #define TMR\_TCR\_CLKSRC34 (0x01000000u)
- #define TMR TCR CLKSRC34 SHIFT (0x00000018u)
- #define TMR TCR ENAMODE34 (0x00C00000u)
- #define TMR\_TCR\_ENAMODE34\_SHIFT (0x00000016u)

- #define TMR TCR ENAMODE34 EN ONCE (0x00000001u)
- #define TMR TCR ENAMODE34 EN CONT (0x00000002u)
- #define TMR\_TCR\_ENAMODE34\_EN\_CONTRELOAD (0x00000003u)
- #define TMR TCR PWID34 (0x00300000u)
- #define TMR\_TCR\_PWID34\_SHIFT (0x00000014u)
- #define TMR TCR PWID34 ONE CLK (0x00000000u)
- #define TMR TCR PWID34 TWO CLK (0x00000001u)
- #define TMR\_TCR\_PWID34\_THREE\_CLK (0x00000002u)
- #define TMR TCR PWID34 FOUR CLK (0x00000003u)
- #define TMR TCR CP34 (0x00080000u)
- #define TMR TCR CP34 SHIFT (0x00000013u)
- #define TMR\_TCR\_INVINP34 (0x00040000u)
- #define TMR TCR INVINP34 SHIFT (0x00000012u)
- #define TMR\_TCR\_INVOUTP34 (0x00020000u)
- #define TMR\_TCR\_INVOUTP34\_SHIFT (0x00000011u)
- #define TMR TCR TSTAT34 (0x00010000u)
- #define TMR TCR TSTAT34 SHIFT (0x00000010u)
- #define TMR\_TCR\_CAPEVTMODE12 (0x00003000u)
- #define TMR TCR CAPEVTMODE12 SHIFT (0x0000000Cu)
- #define TMR\_TCR\_CAPEVTMODE12\_RISE (0x00000000u)
- #define TMR\_TCR\_CAPEVTMODE12\_FALL (0x00000001u)
- #define TMR TCR CAPEVTMODE12 BOTH (0x00000002u)
- #define TMR TCR CAPMODE12 (0x00000800u)
- #define TMR TCR CAPMODE12 SHIFT (0x0000000Bu)
- #define TMR TCR READRSTMODE12 (0x00000400u)
- #define TMR\_TCR\_READRSTMODE12\_SHIFT (0x00000000Au)
- #define TMR\_TCR\_TIEN12 (0x00000200u)
- #define TMR TCR TIEN12 SHIFT (0x00000009u)
- #define TMR TCR CLKSRC12 (0x00000100u)
- #define TMR TCR CLKSRC12 SHIFT (0x00000008u)
- #define TMR\_TCR\_ENAMODE12 (0x000000C0u)
- #define TMR TCR ENAMODE12 SHIFT (0x00000006u)
- #define TMR\_TCR\_ENAMODE12\_EN\_ONCE (0x00000001u)
- #define TMR\_TCR\_ENAMODE12\_EN\_CONT (0x00000002u)
- #define TMR\_TCR\_ENAMODE12\_EN\_CONTRELOAD (0x00000003u)
- #define TMR\_TCR\_PWID12 (0x00000030u)
- #define TMR TCR PWID12 SHIFT (0x00000004u)
- #define TMR TCR PWID12 ONE CLK (0x00000000u)
- #define TMR TCR PWID12 TWO CLK (0x00000001u)
- #define TMR\_TCR\_PWID12\_THREE\_CLK (0x00000002u)
- #define TMR TCR PWID12 FOUR CLK (0x00000003u)
- #define TMR\_TCR\_CP12 (0x00000008u)
- #define TMR\_TCR\_CP12\_SHIFT (0x00000003u)
- #define TMR\_TCR\_INVINP12 (0x00000004u)
- #define TMR TCR INVINP12 SHIFT (0x00000002u)
- #define TMR TCR INVOUTP12 (0x00000002u)
- #define TMR TCR INVOUTP12 SHIFT (0x00000001u)
- #define TMR TCR TSTAT12 (0x00000001u)
- #define TMR\_TCR\_TSTAT12\_SHIFT (0x00000000u)
- #define TMR\_TGCR\_TDDR34 (0x0000F000u)
- #define TMR TGCR TDDR34 SHIFT (0x0000000Cu)
- #define TMR\_TGCR\_PSC34 (0x00000F00u)
- #define TMR TGCR PSC34 SHIFT (0x00000008u)
- #define TMR TGCR PLUSEN (0x00000010u)
- #define TMR TGCR PLUSEN SHIFT (0x00000004u)

- #define TMR TGCR TIMMODE (0x0000000Cu)
- #define TMR TGCR TIMMODE SHIFT (0x00000002u)
- #define TMR TGCR TIMMODE 64BIT GPT (0x00000000u)
- #define TMR TGCR TIMMODE 32BIT UNCHAIN (0x00000001u)
- #define TMR TGCR TIMMODE 64BIT\_WDT (0x00000002u)
- #define TMR TGCR TIMMODE 32 CHAIN (0x00000003u)
- #define TMR TGCR TIM34RS (0x00000002u)
- #define TMR TGCR TIM34RS SHIFT (0x00000001u)
- #define TMR TGCR TIM12RS (0x00000001u)
- #define TMR TGCR TIM12RS SHIFT (0x00000000u)
- #define TMR\_WDTCR\_WDKEY (0xFFFF0000u)
- #define TMR\_WDTCR\_WDKEY\_SHIFT (0x00000010u)
- #define TMR\_WDTCR\_WDKEY\_CMD1 (0x0000A5C6u)
- #define TMR\_WDTCR\_WDKEY\_CMD2 (0x0000DA7Eu)
- #define TMR\_WDTCR\_WDFLAG (0x00008000u)
- #define TMR\_WDTCR\_WDFLAG\_SHIFT (0x0000000Fu)
- #define TMR\_WDTCR\_WDEN (0x00004000u)
- #define TMR WDTCR WDEN SHIFT (0x0000000Eu)
- #define TMR\_REL12\_REL12 (0xFFFFFFFFu)
- #define TMR REL12 REL12 SHIFT (0x00000000u)
- #define TMR REL34 (0xFFFFFFFu)
- #define TMR REL34 REL34 SHIFT (0x00000000u)
- #define TMR\_CAP12\_CAP12 (0xFFFFFFFFu)
- #define TMR CAP12 CAP12 SHIFT (0x00000000u)
- #define TMR\_CAP34\_CAP34 (0xFFFFFFFFu)
- #define TMR CAP34 CAP34 SHIFT (0x00000000u)
- #define TMR\_INTCTLSTAT\_EVTINTSTAT34 (0x00080000u)
- #define TMR\_INTCTLSTAT\_EVTINTSTAT34\_SHIFT (0x00000013u)
- #define TMR INTCTLSTAT EVTINTEN34 (0x00040000u)
- #define TMR INTCTLSTAT EVTINTEN34 SHIFT (0x00000012u)
- #define TMR\_INTCTLSTAT\_PRDINTSTAT34 (0x00020000u)
- #define TMR\_INTCTLSTAT\_PRDINTSTAT34\_SHIFT (0x00000011u)
- #define TMR INTCTLSTAT PRDINTEN34 (0x00010000u)
- #define TMR\_INTCTLSTAT\_PRDINTEN34\_SHIFT (0x00000010u)
- #define TMR\_INTCTLSTAT\_EVTINTSTAT12 (0x00000008u)
- #define TMR\_INTCTLSTAT\_EVTINTSTAT12\_SHIFT (0x00000003u)
- #define TMR\_INTCTLSTAT\_EVTINTEN12 (0x00000004u)
- #define TMR\_INTCTLSTAT\_EVTINTEN12\_SHIFT (0x00000002u)
- #define TMR\_INTCTLSTAT\_PRDINTSTAT12 (0x00000002u)
- #define TMR\_INTCTLSTAT\_PRDINTSTAT12\_SHIFT (0x00000001u)
- #define TMR\_INTCTLSTAT\_PRDINTEN12 (0x00000001u)
- #define TMR\_INTCTLSTAT\_PRDINTEN12\_SHIFT (0x00000000u)
- #define TMR\_CMP0\_CMP (0xFFFFFFFu)
- #define TMR CMP0 CMP SHIFT (0x00000000u)

## 4.42.1 Detailed Description

This file contains the Register Descriptions for Timer.

\_\_\_\_\_\_

# 4.43 leJOS\_EV3/src/ev3/include/hw/hw\_types.h File Reference

Common type definitions and macros.

This graph shows which files directly or indirectly include this file:



#### **Macros**

- · #define true 1
- #define false 0
- #define NULL ((void\*) 0)
- #define **HWREG**(x) (\*((volatile unsigned int \*)(x)))
- #define **HWREGH**(x) (\*((volatile unsigned short \*)(x)))
- #define **HWREGB**(x) (\*((volatile unsigned char \*)(x)))
- #define **HWREGBITW**(x, b)
- #define **HWREGBITH**(x, b)
- #define **HWREGBITB**(x, b)
- #define TRUE 1
- #define FALSE 0

## **Typedefs**

• typedef unsigned char tBoolean

## 4.43.1 Detailed Description

Common type definitions and macros.

## 4.43.2 Macro Definition Documentation

```
4.43.2.1 #define HWREGBITB( x, b)
```

#### Value:

## 4.43.2.2 #define HWREGBITH( x, b)

#### Value:

#### 4.43.2.3 #define HWREGBITW( x, b)

#### Value:

# 4.44 leJOS\_EV3/src/ev3/include/hw/soc\_AM1808.h File Reference

This file contains the peripheral information for AM1808 SOC.

This graph shows which files directly or indirectly include this file:



#### **Macros**

```
• #define SOC_UPP_PER_CNT 1
```

Number of UPP instances.

#define SOC\_HPI\_PER\_CNT 1

Number of UHPI instances.

• #define SOC\_MCASP\_PER\_CNT 1

Number of McASP instances.

• #define SOC\_TMR\_PER\_CNT 4

Number of TIMER instances.

#define SOC\_PSC\_PER\_CNT 2

Number of PSC instances.

• #define SOC\_UART\_PER\_CNT 3

Number of UART instances.

• #define SOC\_SPI\_PER\_CNT 2

Number of SPI instances.

#define SOC\_I2C\_PER\_CNT 2

Number of I2C instances.

• #define SOC\_PLLC\_PER\_CNT 2

Number of PLL instances.

#define SOC\_MMCSD\_PER\_CNT 2

Number of MMCSD instances.

• #define SOC LCDC PER CNT 1

Number of LCDC instances.

#define SOC\_MCBSP\_PER\_CNT 2

Number of Mcbsp instances.

• #define SOC\_EDMA3CC\_CNT 2

Number of EDMA3 CC instances.

• #define SOC\_EDMA3TC\_CNT 3

Number of EDMA3 TC instances.

#define SOC\_EMIFA\_PER\_CNT 1

Number of EMIFA instances.

```
    #define SOC_EMIFB_PER_CNT 1

     Number of EMIFB instances.
• #define SOC EMAC PER CNT 1
     Number of EMAC instances.

    #define SOC_MDIO_PER_CNT 1

     Number of MDIO instances.
• #define SOC EHRPWM PER CNT 2
     Number of EHRPWM instances.
• #define SOC_ECAP_PER_CNT 3
     Number of ECAP instances.
• #define SOC_CPGMACSSR_PER_CNT 1
     Number of CPGMAC instances.
• #define SOC_CPPI_PER_CNT 1
     Number of CPPI instances.

    #define SOC_USB_PER_CNT 2

     Number of USB instances.
• #define SOC_VPIF_PER_CNT 1
     Number of VPIF instances.

    #define SOC_INTC_PER_CNT 1

     Number of INTC instances.
• #define SOC AINTC PER CNT 1
     Number of AINTC instances.

    #define SOC SATA PER CNT 1

     Number of SATA instances.

    #define SOC RTC PER CNT 1

     Number of RTC instances.

    #define SOC_GPIO_PER_CNT 1

     Number of GPIO instances.

    #define SOC_SYSCFG_PER_CNT 2

     Number of SYSCFG instances.

    #define SOC_HPI (0)

     Peripheral Instances of UHPI instances.
• #define SOC_MCASP_0 (0)
     Peripheral Instances of McASP instances.
• #define SOC_EDMA3CC_0 (0)
     Peripheral Instance of EDMA CC instances.

    #define SOC_EDMA3CC_1 (1)

    #define SOC EDMA3TC 0 (0)

     Peripheral Instance of EDMA TC instances.

    #define SOC EDMA3TC 1 (1)

• #define SOC_TMR_0 (0)
     Peripheral Instance of Timer 64 instances.

    #define SOC_TMR_1 (1)

• #define SOC_TMR_2 (2)
• #define SOC_TMR_3 (3)
• #define SOC_PSC_0 (0)
     Peripheral Instances of PSC instances.
• #define SOC_PSC_1 (1)

    #define SOC UART 0 (0)

     Peripheral Instances of UART instances.
```

• #define SOC\_UART\_1 (1)

```
    #define SOC_UART_2 (2)

• #define SOC_SPI_0 (0)
     Peripheral Instances of SPI instances.
• #define SOC_SPI_1 (1)
• #define SOC I2C 0 (0)
     Peripheral Instances of I2C instances.
• #define SOC I2C 1 (1)
• #define SOC MMCSD 0 (0)
     Peripheral Instances of MMCSD instances.

    #define SOC_MMCSD_1 (1)

• #define SOC_LCDC (0)
     Peripheral Instances of LCDC instances.
• #define SOC_PLLC_0 (0)
     Instance number of PLL controller.
• #define SOC PLLC 1 (1)
• #define SOC EMIFA (0)
     Peripheral Instance of EMIFA instances.
• #define SOC_EMAC (0)
     Peripheral Instance of EMAC instances.
• #define SOC_MDIO (0)
     Peripheral Instance of MDIO instances.
• #define SOC_EHRPWM_0 (0)
     Peripheral Instance of EHRPWM instances.
• #define SOC_EHRPWM_1 (1)
• #define SOC ECAP 0 (0)
     Peripheral Instance of ECAP instances.
• #define SOC_ECAP_1 (1)
• #define SOC_ECAP_2 (2)
• #define SOC_USB_0 (0)
     Peripheral Instance of USB instances.
• #define SOC USB 1 (1)
• #define SOC PRUCORE 0 (0)
     Peripheral Instance of PRU CORE instances.

    #define SOC_PRUCORE_1 (1)

• #define SOC_PRUINTC (0)
     Peripheral Instance of PRUINTC instances.
• #define SOC_VPIF (0)
     Peripheral Instances of VPIF instances.
• #define SOC INTC (0)
     Peripheral Instance of INTC instances.
• #define SOC_AINTC (0)
     Peripheral Instance of AINTC instances.
• #define SOC RTC (0)
     Peripheral Instance of RTC instances.
• #define SOC_GPIO (0)
     Peripheral Instance of GPIO instances.
• #define SOC GPIO NUM PINS (144)
     GPIO pin and bank information.
#define SOC_GPIO_NUM_BANKS ((SOC_GPIO_NUM_PINS + 15)/16)
• #define SOC ECTL (0)
```

Peripheral Instance of ECTL instances.

• #define SOC\_SYSCFG (2)

Peripheral Instance of SYSCFG instances.

#define SOC INTC 0 REGS (0x01800000)

Base address of INTC memory mapped registers.

#define SOC\_PWRDWN\_PDC\_REGS (0x01810000)

Base address of PDC memory mapped registers.

#define SOC\_SYS\_0\_SECURITY\_ID\_REGS (0x01811000)

Base address of SYS - Security ID register.

#define SOC\_SYS\_0\_REV\_ID\_REGS (0x01812000)

Base address of SYS - Revision ID register.

- #define SOC IDMA 0 REGS (0x01820000)
- #define SOC EMC 0 REGS (0x01820000)
- #define SOC CACHE 0 REGS (0x01840000)
- #define SOC\_EDMA30CC\_0\_REGS (0x01C00000)

Base address of Channel controller memory mapped registers.

#define SOC\_EDMA30TC\_0\_REGS (0x01C08000)

Base address of Transfer controller memory mapped registers.

- #define SOC EDMA30TC 1 REGS (0x01C08400)
- #define SOC PSC 0 REGS (0x01C10000)

Base address of PSC memory mapped registers.

#define SOC PLLC 0 REGS (0x01C11000)

PLL controller instance o module address.

#define SOC SYSCFG 0 REGS (0x01C14000)

Base address of DEV memory mapped registers.

• #define SOC\_TMR\_0\_REGS (0x01C20000)

Base address of TIMER memory mapped registers.

- #define SOC TMR 1 REGS (0x01C21000)
- #define SOC I2C 0 REGS (0x01C22000)

Base address of I2C memory mapped registers.

#define SOC RTC 0 REGS (0x01C23000)

Base address of RTC memory.

#define SOC\_MMCSD\_0\_REGS (0x01C40000)

Base address of MMCSD memory mapped registers.

#define SOC\_SPI\_0\_REGS (0x01C41000)

Base address of SPI memory mapped registers.

#define SOC\_UART\_0\_REGS (0x01C42000)

Base address of UART memory mapped registers.

#define SOC\_MCASP\_0\_CTRL\_REGS (0x01D00000)

Base address of McASP memory mapped registers.

- #define SOC MCASP 0 FIFO REGS (0x01D01000)
- #define SOC MCASP 0 DATA REGS (0x01D02000)
- #define SOC UART 1 REGS (0x01D0C000)

Base address of UART memory mapped registers.

- #define SOC\_UART\_2\_REGS (0x01D0D000)
- #define SOC\_MCBSP\_0\_CTRL\_REGS (0x01D10000)

Base address of McBSP memory mapped registers.

- #define SOC MCBSP 0 FIFO REGS (0x01D10800)
- #define SOC MCBSP 0 DATA REGS (0x01F10000)
- #define SOC\_MCBSP\_1\_CTRL\_REGS (0x01D11000)

Base address of McASP memory mapped registers.

• #define SOC\_MCBSP\_1\_FIFO\_REGS (0x01D11800)

- #define SOC\_MCBSP\_1\_DATA\_REGS (0x01F11000)
- #define SOC\_MPU\_0\_REGS (0x01E14000)
- #define SOC\_MPU\_1\_REGS (0x01E15000)
- #define SOC\_USB\_0\_REGS (0x01E00000)

Base address of USB memory.

- #define SOC\_USB\_1\_REGS (0x01E25000)
- #define SOC\_HPI\_0\_REGS (0x01E10000)

Base address of HPI memory mapped registers.

#define SOC\_LCDC\_0\_REGS (0x01E13000)

Base address of LCDC memory mapped registers.

#define SOC\_UPP\_0\_REGS (0x01E16000)

Base address of UPP memory mapped registers.

#define SOC\_VPIF\_0\_REGS (0x01E17000)

Base address of VPIF memory mapped registers.

#define SOC SATA 0 REGS (0x01E18000)

Base address of SATA memory mapped registers.

#define SOC\_PLLC\_1\_REGS (0X01E1A000)

PLL controller instance 1 module address.

• #define SOC\_MMCSD\_1\_REGS (0x01E1B000)

Base address of MMCSD memory mapped registers.

• #define SOC\_EMAC\_DSC\_CTRL\_MOD\_RAM (0x01E20000)

Base address of EMAC memory.

- #define SOC EMAC DSC CTRL MOD REG (0x01E22000)
- #define SOC EMAC DSC CONTROL REG (0x01E23000)
- #define SOC\_MDIO\_0\_REGS (0x01E24000)
- #define SOC\_PRUCORE\_0\_REGS (0x01C37000)

Base address of PRU Core Regsiters.

- #define SOC PRUCORE 1 REGS (0x01C37800)
- #define SOC\_PRUINTC\_0\_REGS (0x01C34000)

Base address of PRU Interrupt Controller Registers.

#define SOC\_USB\_0\_BASE (0x01E00400)

Base address of MUSB memmory mapped Registers.

#define SOC\_USB\_0\_OTG\_BASE (0x01E00000)

Base address of OTG memmory mapped Registers.

- #define SOC USB 0 PHY REGS (0x01C14184)
- #define SOC\_GPIO\_0\_REGS (0x01E26000)

Base address of GPIO memory mapped registers.

#define SOC\_PSC\_1\_REGS (0x01E27000)

Base address of PSC memory mapped registers.

#define SOC\_I2C\_1\_REGS (0x01E28000)

Base address of I2C memory mapped registers.

• #define SOC SYSCFG 1 REGS (0x01E2C000)

Base address of syscfg registers.

#define SOC\_EDMA31CC\_0\_REGS (0x01E30000)

Base address of Channel controller memory mapped registers.

#define SOC EDMA31TC 0 REGS (0x01E38000)

Base address of Transfer controller memory mapped registers.

#define SOC\_EHRPWM\_0\_REGS (0x01F00000)

Base address of EPWM memory mapped registers.

- #define SOC EHRPWM 1 REGS (0x01F02000)
- #define SOC HRPWM 0 REGS (0x01F01000)

Base address of EPWM memory mapped registers. #define SOC\_HRPWM\_1\_REGS (0x01F03000) #define SOC ECAP 0 REGS (0x01F06000) Base address of ECAP memory mapped registers. #define SOC ECAP 1 REGS (0x01F07000) #define SOC\_ECAP\_2\_REGS (0x01F08000) #define SOC\_TMR\_2\_REGS (0x01F0C000) Base address of TIMER memory mapped registers. #define SOC TMR 3 REGS (0x01F0D000) #define SOC\_SPI\_1\_REGS (0x01F0E000) Base address of SPI memory mapped registers. #define SOC EMIFA 0 REGS (0x68000000) Base address of EMIFA memory mapped registers. #define SOC\_EMIFA\_CS0\_ADDR (0x40000000) Base address of EMIFA CS0 memory. #define SOC EMIFA CS2 ADDR (0x60000000) Base address of EMIFA CS2 memory. #define SOC\_EMIFA\_CS3\_ADDR (0x62000000) Base address of EMIFA CS3 memory. #define SOC EMIFA CS4 ADDR (0x64000000) Base address of EMIFA\_CS4 memory. #define SOC\_EMIFA\_CS5\_ADDR (0x66000000) Base address of EMIFA CS5 memory. #define SOC\_DDR2\_0\_CTRL\_REGS (0xB0000000) Base address of DDR memory mapped registers. #define SOC DDR2 0 DATA REGS (0xC0000000) #define SOC AINTC 0 REGS (0xFFFEE000) Base address of AINTC memory mapped registers. • #define SOC\_MEMPROT\_L2\_REGS (0x00800000) Base address of UMC Memory protection registers. #define SOC MEMPROT L1P REGS (0x00E00000) Base address of PMC memory Protection registers. #define SOC MEMPROT L1D REGS (0x00F00000) Base address of DMC memory protection registers. #define SOC EDMA3 CHA CNT #define SOC EDMA3 QCHA BASE SOC EDMA3 NUM DMACH /\* QDMA Channel Base \*/ • #define SOC\_EDMA3\_QCHA\_0 (SOC\_EDMA3\_QCHA\_BASE + 0) /\* QDMA Channel 0 \*/ #define SOC EDMA3 QCHA 1 (SOC EDMA3 QCHA BASE + 1) /\* QDMA Channel 1 \*/ • #define SOC EDMA3 QCHA 2 (SOC EDMA3 QCHA BASE + 2) /\* QDMA Channel 2 \*/ #define SOC\_EDMA3\_QCHA\_3 (SOC\_EDMA3\_QCHA\_BASE + 3) /\* QDMA Channel 3 \*/ #define SOC\_EDMA3\_QCHA\_4 (SOC\_EDMA3\_QCHA\_BASE + 4) /\* QDMA Channel 4 \*/ #define SOC\_EDMA3\_QCHA\_5 (SOC\_EDMA3\_QCHA\_BASE + 5) /\* QDMA Channel 5 \*/ • #define SOC EDMA3 QCHA 6 (SOC EDMA3 QCHA BASE + 6) /\* QDMA Channel 6 \*/ #define SOC EDMA3 QCHA 7 (SOC EDMA3 QCHA BASE + 7) /\* QDMA Channel 7 \*/ #define SOC EDMACC ANY -1 /\* Any instance of EDMACC module\*/ #define SOC EDMACC 0 0 /\* EDMACC Instance 0 \*/ #define SOC\_EDMA3\_QUE\_0 0 /\* Queue 0 \*/ #define SOC\_EDMA3\_QUE\_1 1 /\* Queue 1 \*/ • #define SOC\_EDMATC\_ANY -1 /\* Any instance of EDMATC \*/ • #define SOC EDMATC 0 0 /\* EDMATC Instance 0 \*/

#define SOC\_EDMATC\_1 1 /\* EDMATC Instance 1 \*/
 #define SOC\_EDMA3\_REGION\_GLOBAL (-1)

```
    #define SOC EDMA3 REGION 0 0

    #define SOC_EDMA3_REGION_1 1

   • #define SOC EDMA3 REGION 22

    #define SOC EDMA3 REGION 3 3

   • #define SOC_DAT_QCHA_0 0
        Number of Generic Channel instances.
   • #define SOC_DAT_QCHA_1 1
   • #define SOC DAT QCHA 22
   • #define SOC DAT QCHA 33

    #define SOC_DAT_QCHA_4 4

    #define SOC_DAT_QCHA_5 5

    #define SOC_DAT_QCHA_6 6

   • #define SOC DAT QCHA 77

    #define SOC DAT PRI DEFAULT 0 /* Queue 0 is default */

        Enumerations for EDMA Event Queues.

    #define SOC_DAT_PRI_0 0 /* Queue 0 */

   • #define SOC_DAT_PRI_1 1 /* Queue 1 */

    #define SOC DAT REGION GLOBAL (-1) /* Global Region */

        Enumeration for EDMA Regions.

    #define SOC_DAT_REGION_0 0 /* EDMA Region 0 */

    #define SOC_DAT_REGION_1 1 /* EDMA Region 1 */

    #define SOC_DAT_REGION_2 2 /* EDMA Region 2 */

    #define SOC_DAT_REGION_3 3 /* EDMA Region 3 */

    #define SOC_SYSCLK_1_FREQ (300000000)

        Enumeration for peripheral frequencies.

    #define SOC SYSCLK 2 FREQ (SOC SYSCLK 1 FREQ/2)

    #define SOC SYSCLK 3 FREQ (SOC SYSCLK 1 FREQ/3)

    #define SOC_SYSCLK_4_FREQ (SOC_SYSCLK_1_FREQ/4)

    #define SOC_ASYNC_2_FREQ (24000000)

    #define SOC I2C 0 MODULE FREQ (SOC ASYNC 2 FREQ)

    #define SOC_I2C_1_MODULE_FREQ (SOC_SYSCLK_4_FREQ)

   • #define SOC MCBSP 0 MODULE FREQ (SOC SYSCLK 2 FREQ)

    #define SOC MCBSP 1 MODULE FREQ (SOC SYSCLK 2 FREQ)

    #define SOC_LCDC_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

    #define SOC_SPI_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

    #define SOC_SPI_1_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

   • #define SOC UART 0 MODULE FREQ (SOC SYSCLK 2 FREQ)

    #define SOC_UART_1_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

    #define SOC_UART_2_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

    #define SOC_EHRPWM_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

    #define SOC_EHRPWM_1_MODULE_FREQ (SOC_SYSCLK_2_FREQ)

4.44.1
       Detailed Description
This file contains the peripheral information for AM1808 SOC.
______
```

# 4.44.2 Macro Definition Documentation

4.44.2.1 #define SOC\_CACHE\_0\_REGS (0x01840000)

#brief Cache Module memory mapped address

```
4.44.2.2 #define SOC_DAT_PRI_DEFAULT 0 /* Queue 0 is default */
Enumerations for EDMA Event Queues.
There are two Event Queues. Q0 is the highest priority and Q1 is the least priority
4.44.2.3 #define SOC_DAT_QCHA_0 0
Number of Generic Channel instances.
Enumerations for EDMA channels
There are 8 QDMA channels -QDMA Channel 0
4.44.2.4 #define SOC_DAT_QCHA_1 1
QDMA Channel 1
4.44.2.5 #define SOC_DAT_QCHA_2 2
QDMA Channel 2
4.44.2.6 #define SOC_DAT_QCHA_3 3
QDMA Channel 3
4.44.2.7 #define SOC_DAT_QCHA_4 4
QDMA Channel 4
4.44.2.8 #define SOC_DAT_QCHA_5 5
QDMA Channel 5
4.44.2.9 #define SOC_DAT_QCHA_6 6
QDMA Channel 6
4.44.2.10 #define SOC_DAT_QCHA_7 7
QDMA Channel 7
4.44.2.11 #define SOC_DAT_REGION_GLOBAL (-1) /* Global Region */
Enumeration for EDMA Regions.
4.44.2.12 #define SOC_EDMA3_CHA_CNT
Value:
```

SOC\_EDMA3\_NUM\_QDMACH)

(SOC\_EDMA3\_NUM\_DMACH + \

```
4.44.2.13 #define SOC_EHRPWM_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)
EHRPWM
4.44.2.14 #define SOC_EMC_0_REGS (0x01820000)
#brief EMC Module memory mapped address
4.44.2.15 #define SOC_I2C_0_MODULE_FREQ (SOC_ASYNC_2_FREQ)
I2C
4.44.2.16 #define SOC_IDMA_0_REGS (0x01820000)
#brief IDMA Module memory mapped address
4.44.2.17 #define SOC_LCDC_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)
LCDC
4.44.2.18 #define SOC_MCBSP_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)
MCBSP
4.44.2.19 #define SOC_SPI_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)
SPI
4.44.2.20 #define SOC_SYSCLK_1_FREQ (300000000)
Enumeration for peripheral frequencies.
4.44.2.21 #define SOC_UART_0_MODULE_FREQ (SOC_SYSCLK_2_FREQ)
UART
4.44.2.22 #define SOC_USB_0_PHY_REGS (0x01C14184)
```

# 4.45 leJOS\_EV3/src/ev3/include/psc.h File Reference

\*brief USB 0 Phy regsister( CFGCHIP2 register) address

This file contains the function prototypes for the device abstraction layer for PSC. It also contains some related macro definitions and some files to be included.

#include "hw\_psc\_AM1808.h"
Include dependency graph for psc.h:



This graph shows which files directly or indirectly include this file:



#### **Functions**

• int PSCModuleControl (unsigned int baseAdd, unsigned int moduleId, unsigned int powerDomain, unsigned int flags)

This function sets the requested module in the required state.

- · void USBModuleClkEnable (unsigned int ulIndex, unsigned int ulBase)
- void USBModuleClkDisable (unsigned int ulIndex, unsigned int ulBase)

## 4.45.1 Detailed Description

This file contains the function prototypes for the device abstraction layer for PSC. It also contains some related macro definitions and some files to be included.

## 4.45.2 Function Documentation

| 4.45.2.1 | int PSCModuleControl ( | unsigned int baseAdd, | unsigned int moduleld, | unsigned int powerDomain, | unsigned int flags |
|----------|------------------------|-----------------------|------------------------|---------------------------|--------------------|
|          | )                      |                       |                        |                           |                    |

This function sets the requested module in the required state.

#### **Parameters**

| baseAdd     | Memory address of the PSC instance used.                                                    |
|-------------|---------------------------------------------------------------------------------------------|
| moduleld    | The module number of the module to be commanded.                                            |
| powerDomain | The power domain of the module to be commanded.                                             |
| flags       | This contains the flags that is a logical OR of the commands that can be given to a module. |

#### Returns

0 in case of successful transition, -1 otherwise.

# 4.46 leJOS\_EV3/src/ev3/include/spi.h File Reference

SPI APIs and macros.

#include "hw\_spi.h"
Include dependency graph for spi.h:



#### **Macros**

- #define SPI\_MASTER\_MODE (SPI\_SPIGCR1\_MASTER | SPI\_SPIGCR1\_CLKMOD)
- #define SPI SLAVE MODE 0
- #define SPI\_DATA\_FORMAT0 SPI\_SPIDAT1\_DFSEL\_FORMAT0
- #define SPI\_DATA\_FORMAT1 SPI\_SPIDAT1\_DFSEL\_FORMAT1
- #define SPI DATA FORMAT2 SPI SPIDAT1 DFSEL FORMAT2
- #define SPI\_DATA\_FORMAT3 SPI\_SPIDAT1\_DFSEL\_FORMAT3
- #define SPI CSHOLD SPI SPIDAT1 CSHOLD
- #define SPI\_DELCOUNT\_ENABLE SPI\_SPIDAT1\_WDEL
- #define SPI\_DELCOUNT\_DISABLE 0
- #define SPI\_CLK\_POL\_HIGH SPI\_SPIFMT\_POLARITY
- #define SPI CLK POL LOW 0
- #define SPI CLK INPHASE 0
- #define SPI\_CLK\_OUTOFPHASE SPI\_SPIFMT\_PHASE
- #define SPI\_ODD\_PARITY SPI\_SPIFMT\_PARPOL
- #define SPI\_EVEN\_PARITY 0
- #define SPI\_DATALEN\_ERR\_INTLVL SPI\_SPILVL\_DLENERRLVL
- #define SPI\_TIMEOUT\_INTLVL SPI\_SPILVL\_TIMEOUTLVL
- #define SPI PARITY ERR INTLVL SPI SPILVL PARERRLVL
- #define SPI\_DESYNC\_SLAVE\_INTLVL SPI\_SPILVL\_DESYNCLVL

- #define SPI\_BIT\_ERR\_INTLVL SPI\_SPILVL\_BITERRLVL
- #define SPI\_RECV\_OVERRUN\_INTLVL SPI\_SPILVL\_OVRNINTLVL
- #define SPI\_RECV\_INTLVL SPI\_SPILVL\_RXINTLVL
- #define SPI TRANSMIT INTLVL SPI SPILVL TXINTLVL
- #define SPI\_DATALEN\_ERR\_INT SPI\_SPIINTO\_DLENERRENA
- #define SPI\_TIMEOUT\_INT SPI\_SPIINT0\_TIMEOUTENA
- #define SPI\_PARITY\_ERR\_INT SPI\_SPIINTO\_PARERRENA
- · #define SPI DESYNC SLAVE INT SPI SPIINTO DESYNCENA
- #define SPI BIT ERR INT SPI SPIINTO BITERRENA
- #define SPI\_RECV\_OVERRUN\_INT SPI\_SPIINT0\_OVRNINTENA
- #define SPI\_RECV\_INT SPI\_SPIINTO\_RXINTENA
- #define SPI TRANSMIT INT SPI SPIINT0 TXINTENA
- #define SPI DMA REQUEST ENA INT SPI SPIINTO DMAREQEN
- #define SPI TX BUF EMPTY 0x14
- #define SPI\_RECV\_FULL 0x12
- #define SPI\_ERR 0x11

#### **Functions**

- void SPICIkConfigure (unsigned int baseAdd, unsigned int moduleClk, unsigned int spiClk, unsigned int dataFormat)
  - It will configure the prescalar to generate required spi clock
- void SPIEnable (unsigned int baseAdd)
  - It will Enable SPI module
- void SPIReset (unsigned int baseAdd)
  - It will put SPI in to reset state.
- void SPIOutOfReset (unsigned int baseAdd)
  - Brings SPI out of reset state.
- void SPIModeConfigure (unsigned int baseAdd, unsigned int flag)
  - Configures SPI to master or slave mode.
- void SPIPinControl (unsigned int baseAdd, unsigned int idx, unsigned int flag, unsigned int \*val)
  - Configures SPI Pin Control Registers.
- void SPIDelayConfigure (unsigned int baseAdd, unsigned int c2edelay, unsigned int t2edelay, unsigned int t2edelay)
  - Configures SPI CS and ENA Delay in SPIDELAY Register.
- · void SPIDefaultCSSet (unsigned int baseAdd, unsigned char dcsval)
  - Sets the default value for CS pin(line) when no transmission is is performed by writing to SPIDEF Reg.
- void SPIDat1Config (unsigned int baseAdd, unsigned int flag, unsigned char cs)
  - Configures the SPIDat1 Register. It won't write to TX part of the SPIDat1 Register.
- void SPIConfigClkFormat (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Configures SPI Clock's Phase and Polarity.
- void SPITransmitData1 (unsigned int baseAdd, unsigned int data)
  - Trasmits Data from TX part of SPIDAT1 register.
- · void SPICSTimerEnable (unsigned int baseAdd, unsigned int dataFormat)

 It Enables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-startdelay(c2tdelay).

- void SPICSTimerDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-startdelay(c2tdelay).
- void SPICharLengthSet (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Set the Charcter length.
- void SPIShiftMsbFirst (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI to Transmit MSB bit first during Data transfer.
- · void SPIShiftLsbFirst (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI to Transmit LSB bit first during Data transfer.
- void SPIParityEnable (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Enables Parity in SPI and also configures Even or Odd Parity.
- · void SPIParityDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Parity in SPI.
- void SPIWdelaySet (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It sets the Delay between SPI transmission.
- void SPIWaitEnable (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI Master to wait for SPIx\_ENA signal.
- void SPIWaitDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Configures SPI Master not to wait for SPIx\_ENA signal.
- void SPIIntLevelSet (unsigned int baseAdd, unsigned int flag)
  - It Configures SPI to Map interrupts to interrupt line INT1.
- void SPIIntEnable (unsigned int baseAdd, unsigned int flag)
  - It Enables the interrupts.
- void SPIIntDisable (unsigned int baseAdd, unsigned int flag)
  - It Disables the interrupts.
- void SPIIntStatusClear (unsigned int baseAdd, unsigned int flag)
  - It clears Status of interrupts.
- unsigned int SPIIntStatus (unsigned int baseAdd, unsigned int flag)
  - It reads the Status of interrupts.
- unsigned int SPIDataReceive (unsigned int baseAdd)
  - It recevies data by reading from SPIBUF register.
- unsigned int SPIInterruptVectorGet (unsigned int baseAdd)
  - It returns the vector of the pending interrupt at interrupt line INT1.

## 4.46.1 Detailed Description

SPI APIs and macros.

This file contains the driver API prototypes and macro definitions.

## 4.46.2 Function Documentation

- 4.46.2.1 void SPICharLengthSet ( unsigned int baseAdd, unsigned int numOfChar, unsigned int dataFormat )
  - It Set the Charcter length.

#### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used.                                                 |
|---|-------------------------------------------------------------------------------------------------------------|
| - | flag is the value which determines the number of the charcters to be transmitted .                          |
| - | dataFormat is the value to select the Format register.                                                      |
|   | dataFormat can take following value.\n                                                                      |
|   | SPI_DATA_FORMAT0 - To select DataFormat Register 0.\n SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n |

#### Returns

none.

- 4.46.2.2 void SPICIkConfigure ( unsigned int *baseAdd*, unsigned int *moduleClk*, unsigned int *spiClk*, unsigned int *dataFormat* )
  - It will configure the prescalar to generate required spi clock

## **Parameters**

| - | baseAdd is Memory Address of the SPI instance used      |
|---|---------------------------------------------------------|
|   |                                                         |
| - | moduleClk is the input clk to SPI module from PLL       |
|   |                                                         |
| - | spiClk is the spi bus speed                             |
|   |                                                         |
| - | dataFormat is instance of the data format register used |
|   |                                                         |

## Returns

none.

- 4.46.2.3 void SPIConfigClkFormat ( unsigned int baseAdd, unsigned int flag, unsigned int dataFormat )
  - · It Configures SPI Clock's Phase and Polarity.

#### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used.                                                                                                                                                                                                                                                                           |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the value which determines Phase and Polarity of the Clock flag can take following values. SPI_CLK_POL_HIGH - Clock is High Before and after data transfer. SPI_CLK_POL_LOW - Clock is Low Before and after data transfer. SPI_CLK_INPHASE - Clock is not Delayed. SPI_CLK_OUTOFPHASE - Clock is Delayed by half clock cycle. |
| - | dataFormat is the value to select the Format register.                                                                                                                                                                                                                                                                                |
|   | dataFormat can take following value.\n                                                                                                                                                                                                                                                                                                |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n                                                                                                               |
|   |                                                                                                                                                                                                                                                                                                                                       |

#### Returns

none.

- 4.46.2.4 void SPICSTimerDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-start-delay(c2tdelay).

## **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |

#### Returns

none.

- 4.46.2.5 void SPICSTimerEnable ( unsigned int baseAdd, unsigned int dataFormat )
  - It Enables Transmit-end-to-chip-select-inactive-delay(t2cdelay) and Chip-select-active-to-transmit-start-delay(c2tdelay).

#### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMAT0 - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |
|   |                                                             |

## Returns

none.

- 4.46.2.6 void SPIDat1Config (unsigned int baseAdd, unsigned int flag, unsigned char cs)
  - Configures the SPIDat1 Register.It won't write to TX part of the SPIDat1 Register.

#### **Parameters**

| - | baseAdd is the Memory Address of the SPI data instance used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is value to Configure CSHOL, Wait Delay Conter Enable bit and to select the appropriate DataFormat register. flag can take following values. SPI_CSHOLD - To Hold the CS line active after data Transfer untill new data and Control information is loaded. SPI_DELAY_COUNTER_ENA - Enables Delay Counter. SPI_DATA_FORMAT0 - To select DataFormat Register 0. SPI_DATA_FORMAT1 - To select DataFormat Register 1. SPI_DATA_FORMAT2 - To select DataFormat Register 2. SPI_DATA_FORMAT3 - To select DataFormat Register 3. |
| - | cs is the value to driven on CS pin(line).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## Returns

none.

- 4.46.2.7 unsigned int SPIDataReceive ( unsigned int baseAdd )
  - It recevies data by reading from SPIBUF register.

| - | baseAdd is the memory instance to be used. |
|---|--------------------------------------------|
|   |                                            |

#### Returns

received data.

- 4.46.2.8 void SPIDefaultCSSet (unsigned int baseAdd, unsigned char dcsval)
  - Sets the default value for CS pin(line) when no transmission is is performed by writing to SPIDEF Reg.

#### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                              |
|---|--------------------------------------------------------------------------------------|
| - | dcsval is the value written to SPIDEF register to set default value on CS pin(line). |

#### Returns

none.

- 4.46.2.9 void SPIDelayConfigure ( unsigned int *baseAdd*, unsigned int *c2edelay*, unsigned int *t2edelay*, unsigned int *t2edelay*, unsigned int *c2tdelay* )
  - Configures SPI CS and ENA Delay in SPIDELAY Register.

## **Parameters**

| - | baseAdd is Memory Address of the SPI instance.                             |
|---|----------------------------------------------------------------------------|
| - | c2edelay is the Chip-select-active-to-SPIx_ENA-signal -active-time-out.    |
| - | t2edelay is the Transmit-data-finished-to-SPIx_ENA-pin -inactive-time-out. |
| - | t2cdelay is the Transmit-end-to-chip-select-inactive-delay.                |
| - | c2tdelay is the Chip-select-active-to-transmit-start-delay.                |

#### Returns

none.

Note: SPIx\_CS and SPI\_ENA are active low pins.

4.46.2.10 void SPIEnable (unsigned int baseAdd)

• It will Enable SPI module

.

#### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used |
|---|--------------------------------------------------------|
|   |                                                        |

## Returns

none.

- 4.46.2.11 void SPIIntDisable (unsigned int baseAdd, unsigned int flag)
  - · It Disables the interrupts.

## **Parameters**

| - | baseAdd is the Memory Address of                                                                                                               | the SPI instance used.                                                                                                                                                                                                                    |
|---|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts required to be                                                                                                          | Enabled.                                                                                                                                                                                                                                  |
|   | flag can take followin                                                                                                                         | g values.\n                                                                                                                                                                                                                               |
|   | SPI_DATALEN_ERR_INT SPI_TIMEOUT_INT SPI_PARITY_ERR_INT SPI_DESYNC_SLAVE_INT SPI_BIT_ERR_INT SPI_RECV_OVERRUN_INT SPI_RECV_INT SPI_TRANSMIT_INT | - Data length error interrupt.\n - TimeOut length error interrupt.\n - Parity error interrupt.\n - Desyncrozied slave interrupt.\n - Bit error interrupt.\n - Receive Overrun interrupt.\n - Receive interrupt.\n - Transmit interrupt.\n |

## Returns

none.

## 4.46.2.12 void SPIIntEnable (unsigned int baseAdd, unsigned int flag)

• It Enables the interrupts.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used.                                                                                                                                                                                                                                                                                                                                  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts required to be Enabled.                                                                                                                                                                                                                                                                                                                                           |
|   | flag can take following values.\n                                                                                                                                                                                                                                                                                                                                                        |
|   | SPI_DATALEN_ERR_INT - Data length error interrupt.\n SPI_TIMEOUT_INT - TimeOut length error interrupt.\n SPI_PARITY_ERR_INT - Parity error interrupt.\n SPI_DESYNC_SLAVE_INT - Desyncrozied slave interrupt.\n SPI_BIT_ERR_INT - Bit error interrupt.\n SPI_RECV_OVERRUN_INT - Receive Overrun interrupt.\n SPI_RECV_INT - Receive interrupt.\n SPI_TRANSMIT_INT - Transmit interrupt.\n |

# Returns

none.

- 4.46.2.13 unsigned int SPIInterruptVectorGet ( unsigned int baseAdd )
  - It returns the vector of the pending interrupt at interrupt line INT1.

#### **Parameters**

| _ | baseAdd is the memory instance to be used. |
|---|--------------------------------------------|
|   | baseAdd is the memory instance to be used. |
|   |                                            |
|   |                                            |

## Returns

vector of the pending interrupt at interrupt line INT1.

- 4.46.2.14 void SPIIntLevelSet (unsigned int baseAdd, unsigned int flag)
  - It Configures SPI to Map interrupts to interrupt line INT1.

| - | baseAdd is the Memory Address of the                                                                                                                                   | e SPI instance used.                                                                                                                                                                                                                                                                      |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the interrupts required to be may                                                                                                                              | pped.                                                                                                                                                                                                                                                                                     |
|   | flag can take following v                                                                                                                                              | alues.\n                                                                                                                                                                                                                                                                                  |
|   | SPI_DATALEN_ERR_INTLVL SPI_TIMEOUT_INTLVL SPI_PARITY_ERR_INTLVL SPI_DESYNC_SLAVE_INTLVL SPI_BIT_ERR_INTLVL SPI_RECV_OVERRUN_INTLVL SPI_RECV_INTLVL SPI_TRANSMIT_INTLVL | - Data length error interrupt level.\n - TimeOut length error interrupt level.\n - Parity error interrupt level.\n - Desyncrozied slave interrupt level.\n - Bit error interrupt level.\n - Receive Overrun interrupt level.\n - Receive interrupt level.\n - Transmit interrupt level.\n |

#### Returns

none.

- 4.46.2.15 unsigned int SPIIntStatus (unsigned int baseAdd, unsigned int flag)
  - · It reads the Status of interrupts.

#### **Parameters**

```
- baseAdd is the Memory Address of the SPI instance used.

- flag is the interrupts whose status needs to be read.

- flag can take following values.\n

- SPI_DATALEN_ERR_INT - Data length error interrupt.\n

- SPI_TIMEOUT_INT - TimeOut length error interrupt.\n

- SPI_PARITY_ERR_INT - Parity error interrupt.\n

- SPI_DESYNC_SLAVE_INT - Desyncrozied slave interrupt.\n

- SPI_BIT_ERR_INT - Bit error interrupt.\n

- SPI_RECV_OVERRUN_INT - Receive Overrun interrupt.\n

- SPI_RECV_INT - Receive interrupt.\n

- SPI_TRANSMIT_INT - Transmit interrupt.\n

- SPI_DMA_REQUEST_ENA_INT - DMA request interrupt.\n
```

#### Returns

status of interrupt.

- 4.46.2.16 void SPIIntStatusClear ( unsigned int baseAdd, unsigned int flag )
  - · It clears Status of interrupts.

```
- baseAdd is the Memory Address of the SPI instance used.

- flag is the interrupts whose status needs to be cleared.

- flag can take following values.\n

- SPI_DATALEN_ERR_INT - Data length error interrupt.\n

- SPI_TIMEOUT_INT - TimeOut length error interrupt.\n

- SPI_PARITY_ERR_INT - Parity error interrupt.\n

- SPI_DESYNC_SLAVE_INT - Desyncrozied slave interrupt.\n

- SPI_BIT_ERR_INT - Bit error interrupt.\n

- SPI_RECV_OVERRUN_INT - Receive Overrun interrupt.\n

- SPI_RECV_INT - Receive interrupt.\n

- SPI_TRANSMIT_INT - Transmit interrupt.\n

- SPI_DMA_REQUEST_ENA_INT - DMA request interrupt.\n
```

#### Returns

none.

4.46.2.17 void SPIModeConfigure ( unsigned int baseAdd, unsigned int flag )

• Configures SPI to master or slave mode.

#### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used. |
|---|---------------------------------------------------------|
|   |                                                         |

#### Returns

none.

- 4.46.2.18 void SPIOutOfReset (unsigned int baseAdd)
  - Brings SPI out of reset state.

## **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used. |
|---|---------------------------------------------------------|
|   |                                                         |

## Returns

none.

- 4.46.2.19 void SPIParityDisable (unsigned int baseAdd, unsigned int dataFormat)
  - It Disables Parity in SPI.

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |

## Returns

none.

- 4.46.2.20 void SPIParityEnable (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)
  - It Enables Parity in SPI and also configures Even or Odd Parity.

## **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used.                                                 |  |
|---|-------------------------------------------------------------------------------------------------------------|--|
| - | flag is the value determines whether odd or even Parity.                                                    |  |
|   | flag can take following values.\n                                                                           |  |
|   | SPI_ODD_PARITY - selects odd parity                                                                         |  |
|   | SPI_EVEN_PARITY - selects even parity                                                                       |  |
| - | dataFormat is the value to select the Format register.                                                      |  |
|   | dataFormat can take following value.\n                                                                      |  |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n                                                       |  |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n                                                       |  |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n |  |

## Returns

none.

- 4.46.2.21 void SPIPinControl (unsigned int baseAdd, unsigned int idx, unsigned int flag, unsigned int \* val )
  - · Configures SPI Pin Control Registers.

| - | baseAdd is the Memory Address of the SPI instance used.                                                     |
|---|-------------------------------------------------------------------------------------------------------------|
| - | idx is the Pin Control register number.It can take any integer value between 0 and 5.                       |
| - | flag is to indicate to whether to (1)read from Pin Control Register or to (0)write to Pin Control Register. |

| - | val is a value/return argument which has the value to be written in case of writes or the value |
|---|-------------------------------------------------------------------------------------------------|
|   | read in case of reads                                                                           |

## Returns

none.

- 4.46.2.22 void SPIReset ( unsigned int baseAdd )
  - It will put SPI in to reset state.

#### **Parameters**

| - | baseAdd is the Memory Address of the SPI instance used. |
|---|---------------------------------------------------------|
|   |                                                         |

## Returns

none.

- 4.46.2.23 void SPIShiftLsbFirst ( unsigned int baseAdd, unsigned int dataFormat )
  - It Configures SPI to Transmit LSB bit first during Data transfer.

#### **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMAT0 - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |

#### Returns

none.

- 4.46.2.24 void SPIShiftMsbFirst ( unsigned int baseAdd, unsigned int dataFormat )
  - It Configures SPI to Transmit MSB bit first during Data transfer.

#### **Parameters**

Generated on Sat May 28 2016 15:22:22 for EV3-OSEK by Doxygen

```
- baseAdd is the Memory address of the the SPI instance used.

- dataFormat is the value to select the Format register.

dataFormat can take following value.\n

SPI_DATA_FORMATO - To select DataFormat Register 0.\n
SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n
SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n
SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n
```

#### Returns

none.

## 4.46.2.25 void SPITransmitData1 (unsigned int baseAdd, unsigned int data)

· Trasmits Data from TX part of SPIDAT1 register.

#### **Parameters**

| - | baseAdd is the Memory address of the SPI instance used. |
|---|---------------------------------------------------------|
| - | data is the data transmitted out of SPI.                |

### Returns

none.

## 4.46.2.26 void SPIWaitDisable (unsigned int baseAdd, unsigned int dataFormat)

• It Configures SPI Master not to wait for SPIx\_ENA signal.

|   |                                   | s of the the SPI instance used.      |
|---|-----------------------------------|--------------------------------------|
| - | dataFormat is the value to select | et the Format register.              |
|   | dataFormat can take               | following value.\n                   |
|   | SPI_DATA_FORMAT0                  | - To select DataFormat Register 0.\n |
|   | SPI_DATA_FORMAT1                  | - To select DataFormat Register 1.\n |
|   | SPI_DATA_FORMAT2                  | - To select DataFormat Register 2.\n |
|   | SPI_DATA_FORMAT3                  | - To select DataFormat Register 3.\n |

#### Returns

none.

Note:It is applicable only in SPI Master Mode.SPIx\_ENA is a active low signal

4.46.2.27 void SPIWaitEnable (unsigned int baseAdd, unsigned int dataFormat)

• It Configures SPI Master to wait for SPIx\_ENA signal.

## **Parameters**

| - | baseAdd is the Memory address of the the SPI instance used. |
|---|-------------------------------------------------------------|
| - | dataFormat is the value to select the Format register.      |
|   | dataFormat can take following value.\n                      |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n       |
|   | SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n       |
|   | SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n       |
|   | SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n       |
|   |                                                             |

#### Returns

none.

Note:It is applicable only in SPI Master Mode.SPIx\_ENA is a active low signal

4.46.2.28 void SPIWdelaySet (unsigned int baseAdd, unsigned int flag, unsigned int dataFormat)

• It sets the Delay between SPI transmission.

| - | baseAdd is the Memory address of the the SPI instance used.                                                                                                                                                             |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | flag is the value determines amount of delay.                                                                                                                                                                           |
| - | dataFormat is the value to select the Format register.                                                                                                                                                                  |
|   | dataFormat can take following value.\n                                                                                                                                                                                  |
|   | SPI_DATA_FORMATO - To select DataFormat Register 0.\n SPI_DATA_FORMAT1 - To select DataFormat Register 1.\n SPI_DATA_FORMAT2 - To select DataFormat Register 2.\n SPI_DATA_FORMAT3 - To select DataFormat Register 3.\n |

Returns

none.

# 4.47 leJOS\_EV3/src/ev3/ninja/spi.h File Reference

This header declares function required to interact with the SPI0 controller of the SoC which is connected to the ADC.

This graph shows which files directly or indirectly include this file:



## **Functions**

- unsigned short spi\_update (unsigned short data)
  - Send data via the SPI0 controller and get an updated value received by the SPI0 controller.
- void spi\_init (void)

Initialize the SPI0 controller and the required GPIO pins.

## 4.47.1 Detailed Description

This header declares function required to interact with the SPI0 controller of the SoC which is connected to the ADC.

Author

ev3ninja

## 4.47.2 Function Documentation

4.47.2.1 void spi\_init ( void )

Initialize the SPI0 controller and the required GPIO pins.

For the GPIO pins, the SPI functionality will be set instead of the GPIO functionality.

Returns

none

Here is the call graph for this function:



4.47.2.2 unsigned short spi\_update ( unsigned short data )

Send data via the SPI0 controller and get an updated value received by the SPI0 controller.

Since the SPI0 controller is configured for chip select 3 only, all data sent and received will be to or from the ADC. According to the documentation of the ADC, the selected channel (0 to 15) will be probed and returned on frame n+2. Therefore, the command is sent 3 times and only the third value received is returned to the caller of this function.

#### **Parameters**

| data | - The data to send (since this is data to the ADC, check the ADC documentation for possible |
|------|---------------------------------------------------------------------------------------------|
|      | commands that can be sent)                                                                  |

Returns

The value received from the ADC after sending the data 3 times

# 4.48 leJOS\_EV3/src/ev3/include/timer.h File Reference

Timer APIs and macros.

#include "hw\_tmr.h"
Include dependency graph for timer.h:



This graph shows which files directly or indirectly include this file:



#### **Macros**

- #define TMR\_TIMER12 (0x00003FFEu) /\* Timer12 \*/
- #define TMR\_TIMER34 (0x3FFE0000u) /\* Timer34 \*/
- #define TMR\_TIMER\_BOTH (0x3FFE3FFEu) /\* Both Timers \*/
- #define TMR ENABLE ONCE (0x00400040u)
- #define TMR ENABLE CONT (0x00800080u)
- #define TMR\_ENABLE\_CONTRELOAD (0x00C000C0u)
- #define TMR CFG 64BIT CLK INT (0x00000013u)
- #define TMR\_CFG\_64BIT\_CLK\_EXT (0x01000113u)
- #define TMR CFG 64BIT WATCHDOG (0x0000001Bu)
- #define TMR\_CFG\_32BIT\_CH\_CLK\_INT (0x0000001Fu)
- #define TMR\_CFG\_32BIT\_CH\_CLK\_EXT (0x0100011Fu)
- #define TMR\_CFG\_32BIT\_UNCH\_CLK\_BOTH\_INT (0x00000017u)
- #define TMR\_CFG\_32BIT\_UNCH\_CLK\_12INT\_34EXT (0x01000017u)
- #define TMR\_CFG\_32BIT\_UNCH\_CLK\_12EXT\_34INT (0x00000117u)
- #define TMR\_CFG\_32BIT\_UNCH\_CLK\_BOTH\_EXT (0x01000117u)
- #define TMR\_INT\_TMR12\_CAPT\_MODE (TMR\_INTCTLSTAT\_EVTINTEN12)
- #define TMR\_INT\_TMR12\_NON\_CAPT\_MODE (TMR\_INTCTLSTAT\_PRDINTEN12)
- #define TMR\_INT\_TMR34\_CAPT\_MODE (TMR\_INTCTLSTAT\_EVTINTEN34)
- #define TMR\_INT\_TMR34\_NON\_CAPT\_MODE (TMR\_INTCTLSTAT\_PRDINTEN34)
- #define TMR INTSTAT12 TIMER NON CAPT (TMR INTCTLSTAT PRDINTSTAT12)
- #define TMR INTSTAT12 TIMER CAPT (TMR INTCTLSTAT EVTINTSTAT12)
- #define TMR\_INTSTAT34\_TIMER\_NON\_CAPT (TMR\_INTCTLSTAT\_PRDINTSTAT34)
- #define TMR INTSTAT34 TIMER CAPT (TMR INTCTLSTAT EVTINTSTAT12)
- #define TMR\_CAPT\_DISABLE (0x00000000)
- #define TMR CAPT ENABLE RIS EDGE (0x08000800)
- #define TMR\_CAPT\_ENABLE\_FALL\_EDGE (0x18001800)
- #define TMR CAPT ENABLE BOTH EDGE (0x28002800)
- #define TMR PULSE WIDTH 1 CLK (0x00000000) /\* 1 clock cycle \*/
- #define TMR\_PULSE\_WIDTH\_2\_CLK (0x00100010) /\* 2 clock cycles \*/
- #define TMR PULSE WIDTH 3 CLK (0x00200020) /\* 3 clock cycles \*/
- #define TMR PULSE WIDTH 4 CLK (0x00300030) /\* 4 clock cycles \*/
- #define TMR OUT12 ASSERTED (TMR TCR TSTAT12) /\* TMR64P OUT12 \*/
- #define TMR\_OUT34\_ASSERTED (TMR\_TCR\_TSTAT34) /\* TMR64P\_OUT34 \*/

#### **Functions**

unsigned int TimerCompareGet (unsigned int baseAddr, unsigned int regIndex)

Returns the Compare value of the specified CMP register.

unsigned int TimerOUTStatusGet (unsigned int baseAddr, unsigned int timer)

Returns the timer status. The timer status Drives the value of the timer output TM64P OUTn when configured.

unsigned int TimerIntStatusGet (unsigned int baseAddr, unsigned int statFlag)

Returns the status of specified timer interrupts.

unsigned int TimerIntStatusClear (unsigned int baseAddr, unsigned int statFlag)

Clears the status of specified timer interrupts.

unsigned int TimerCaptureGet (unsigned int baseAddr, unsigned int timer)

Returns the capture value of the specified timer.

unsigned int TimerCounterGet (unsigned int baseAddr, unsigned int timer)

Returns the Counter register contents of the specified timer.

unsigned int TimerPeriodGet (unsigned int baseAddr, unsigned int timer)

Returns the Period register contents of the specified timer.

• unsigned int TimerReloadGet (unsigned int baseAddr, unsigned int timer)

Returns the Reload Period of the specified timer.

unsigned int TimerPreScalarCount34Get (unsigned int baseAddr)

Returns the Prescalar Counter of Timer34.

unsigned int TimerDivDwnRatio34Get (unsigned int baseAddr)

returns the Timer Divide Down Ratio of Timer34.

· void TimerCounterSet (unsigned int baseAddr, unsigned int timer, unsigned int counter)

Set the Counter register of the specified timer.

void TimerPeriodSet (unsigned int baseAddr, unsigned int timer, unsigned int period)

Set the Period register(s) of the specified timer(s).

· void TimerReloadSet (unsigned int baseAddr, unsigned int timer, unsigned int reload)

Set the Reload period of the specified timer.

void TimerEnable (unsigned int baseAddr, unsigned int timer, unsigned int enaMode)

Enables the timer in the specified mode. The timer must be configured before it is enabled. The timer starts running when this API is called.

· void TimerPreScalarCount34Set (unsigned int baseAddr, unsigned int psc34)

Sets the Prescalar Counter of Timer34.

void TimerDivDwnRatio34Set (unsigned int baseAddr, unsigned int tddr34)

Sets the Timer Divide Down Ratio of Timer34.

void TimerInvertOUTDisable (unsigned int baseAddr, unsigned int timer)

Disables the inversion the TMR64P\_OUTn signal.

void TimerReadResetDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer for read reset mode.

void TimerInputGateDisable (unsigned int baseAddr, unsigned int timer)

Disable the Input Gate. Timer clock will not be gated by input pin.

void TimerReadResetEnable (unsigned int baseAddr, unsigned int timer)

Enables the timer(s) for read reset mode. The timer shall be Configured in 32 bit unchained mode before this API is called. Read reset determines the effect of timer counter read on TIMn. If Read reset is enabled, the timer counter will be reset when the timer counter register TIMn is read.

void TimerInvertINDisable (unsigned int baseAddr, unsigned int timer)

Disables the Inversion of the TMR64P\_INn signal.

void TimerInvertOUTEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P\_OUTn signal.

void TimerInputGateEnable (unsigned int baseAddr, unsigned int timer)

Sets the Input Gate Enable. Allows the timer to gate the internal timer clock source. The timer starts counting when the input pin goes from Low to High and stops counting when transition happens from high to low.

void TimerInvertINEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P INn signal.

void TimerIntDisable (unsigned int baseAddr, unsigned int intFlags)

Disables the specified timer interrupts.

void TimerClockModeSet (unsigned int baseAddr, unsigned int timer)

Sets the clock mode. Once the clock mode is set, the outpin behaves as 50% duty cycle signal.

· void TimerPulseModeSet (unsigned int baseAddr, unsigned int timer)

Sets the pulse mode. The outpin goes active when the timer count reaches the period.

void TimerIntEnable (unsigned int baseAddr, unsigned int intFlags)

Enables the specified timer interrupts. The timer interrupts which are to be enabled can be passed as parameter to this function.

void TimerConfigure (unsigned int baseAddr, unsigned int config)

Configures the timer. The timer can be configured in 64 bit mode 32 bit chained/unchained mode, or as a watchdog timer. The timer can be given external clock input or internal clock input. When this API is called,

- > The Timer counters are cleared
- > Both the timers are disabled from Reset. Hence, both the timers will start counting when enabled.
- void TimerDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer. The timer stops running when this API is called.

void TimerWatchdogReactivate (unsigned int baseAddr)

Re-activate the Watchdog timer. The WDT shall be enabled before this API is called. The user shall call this API before the WDT expires, to avoid a reset.

void TimerWatchdogActivate (unsigned int baseAddr)

Activate the Watchdog timer. The timer shall be configured as watchdog timer before this API is called. This API writes two keys into the WDTCR in the order to activate the WDT. The user shall call TimerWatchdogReactivate API before the WDT expires, to avoid a reset.

void TimerCaptureConfigure (unsigned int baseAddr, unsigned int timer, unsigned int cfgCap)

Configures the Timer for Capture Mode. The Timer Module Shall be Configured in 32 bit unchained mode before this API is called.

· void TimerCompareSet (unsigned int baseAddr, unsigned int regIndex, unsigned int compare)

Set the Compare value of the specified CMP register.

void TimerPulseWidthSet (unsigned int baseAddr, unsigned int timer, unsigned int pulseWidth)

Sets the pulse width for the specified timer. Determines the pulse. width in the TSTATn bit and the OUT pin in pulse mode.

#### 4.48.1 Detailed Description

Timer APIs and macros.

This file contains the driver API prototypes and macro definitions.

### 4.48.2 Function Documentation

4.48.2.1 void TimerCaptureConfigure ( unsigned int baseAddr, unsigned int timer, unsigned int cfgCap )

Configures the Timer for Capture Mode. The Timer Module Shall be Configured in 32 bit unchained mode before this API is called.

**Parameters** 

baseAddr Base Address of the Timer Module Registers.

| time  | The timer, of which capture to be configured. |
|-------|-----------------------------------------------|
| cfgCa | Configuration of Capture Mode.                |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

cfgCap can take the values

TMR\_CAPT\_DISABLE - Capture Mode disable

TMR\_CAPT\_ENABLE\_RIS\_EDGE - Capture enable at rising edge

TMR\_CAPT\_ENABLE\_FALL\_EDGE - Capture enable at falling edge

TMR\_CAPT\_ENABLE\_BOTH\_EDGE - Capture enable at both edges

#### Returns

None.

4.48.2.2 unsigned int TimerCaptureGet (unsigned int baseAddr, unsigned int timer)

Returns the capture value of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which capture value to be read. |

timer can take the values

TMR\_TIMER34 - Timer34

TMR\_TIMER12 - Timer12

### Returns

Capture Value

4.48.2.3 void TimerClockModeSet ( unsigned int baseAddr, unsigned int timer )

Sets the clock mode. Once the clock mode is set, the outpin behaves as 50% duty cycle signal.

### **Parameters**

| ſ | baseAddr | Base Address of the Timer Module Registers. |
|---|----------|---------------------------------------------|
| Ī | timer    | The timer, of which clock mode to be set.   |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

#### Returns

None.

4.48.2.4 unsigned int TimerCompareGet (unsigned int baseAddr, unsigned int regIndex)

Returns the Compare value of the specified CMP register.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| regIndex | Index of the CMP Register                   |

regIndex can take any value from 0 to 7. If regIndex = n, contents of CMPn will be returned.

### Returns

Compare Value.

4.48.2.5 void TimerCompareSet ( unsigned int baseAddr, unsigned int regIndex, unsigned int compare)

Set the Compare value of the specified CMP register.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| regIndex | Index of the CMP Register                   |
| compare  | The value to be written                     |

regIndex can take any value from 0 to 7. If regIndex = n, CMPn will be set with the value compare.

#### Returns

None.

4.48.2.6 void TimerConfigure (unsigned int baseAddr, unsigned int config)

Configures the timer. The timer can be configured in 64 bit mode 32 bit chained/unchained mode, or as a watchdog timer. The timer can be given external clock input or internal clock input. When this API is called,

- > The Timer counters are cleared
- > Both the timers are disabled from Reset. Hence, both the timers will start counting when enabled.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| config   | Configuration of the Timer Module.          |

### config can take the values

TMR\_CFG\_64BIT\_CLK\_INT - 64 bit mode with internal clock

TMR\_CFG\_64BIT\_CLK\_EXT - 64 bit mode with external clock

TMR\_CFG\_64BIT\_WATCHDOG - 64 bit watchdog timer mode

TMR\_CFG\_32BIT\_CH\_CLK\_INT - 32 bit chained mode with internal clock

TMR CFG 32BIT CH CLK EXT - 32 bit chained mode with external clock

TMR\_CFG\_32BIT\_UNCH\_CLK\_BOTH\_INT - 32 bit unchained mode; Both timers clock sources are internal

TMR\_CFG\_32BIT\_UNCH\_CLK\_12INT\_34EXT - 32 bit unchained mode; Clock source for Timer12 is internal and for Timer34 is external

TMR\_CFG\_32BIT\_UNCH\_CLK\_12EXT\_34INT - 32 bit unchained mode; Clock source for Timer12 is external and for Timer34 is internal

TMR\_CFG\_32BIT\_UNCH\_CLK\_BOTH\_EXT - 32 bit unchained mode; Both timers clock sources are external

### Returns

None

4.48.2.7 unsigned int TimerCounterGet ( unsigned int baseAddr, unsigned int timer )

Returns the Counter register contents of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which counter to be read.     |

timer can take the values TMR\_TIMER34 - Timer34 TMR\_TIMER12 - Timer12

### Returns

Counter Value.

4.48.2.8 void TimerCounterSet (unsigned int baseAddr, unsigned int timer, unsigned int counter)

Set the Counter register of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which counter to be set.      |
| counter  | The counter value of the timer.             |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

### Returns

None.

4.48.2.9 void TimerDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer. The timer stops running when this API is called.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | Timer to be disabled.                       |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

#### Returns

None.

4.48.2.10 unsigned int TimerDivDwnRatio34Get ( unsigned int baseAddr )

returns the Timer Divide Down Ratio of Timer34.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

### Returns

TDDR34 value.

4.48.2.11 void TimerDivDwnRatio34Set (unsigned int baseAddr, unsigned int tddr34)

Sets the Timer Divide Down Ratio of Timer34.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| tddr34   | TDDR34, Timer Divide Down Ratio             |

### Returns

None.

4.48.2.12 void TimerEnable ( unsigned int baseAddr, unsigned int timer, unsigned int enaMode )

Enables the timer in the specified mode. The timer must be configured before it is enabled. The timer starts running when this API is called.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer to be enabled.                    |
| enaMode  | Mode of enabling the timer.                 |

timer can take the values

TMR TIMER34 - Timer34 only

TMR\_TIMER12 - Timer 12 only

 ${\sf TMR\_TIMER\_BOTH-Both\ timers}$ 

enaMode can take the values

TMR\_ENABLE\_ONCE - Enable the timer to run once

TMR\_ENABLR\_CONT - Enable to run continuous

TMR\_ENABLE\_CONTRELOAD - Enable to run continuous with period reload

### Returns

None.

4.48.2.13 void TimerInputGateDisable (unsigned int baseAddr, unsigned int timer)

Disable the Input Gate. Timer clock will not be gated by input pin.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.    |
|----------|------------------------------------------------|
| timer    | The timer, of which input gate to be disabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only TMR\_TIMER12 - Timer12 only TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.48.2.14 void TimerInputGateEnable ( unsigned int baseAddr, unsigned int timer )

Sets the Input Gate Enable. Allows the timer to gate the internal timer clock source. The timer starts counting when the input pin goes from Low to High and stops counting when transition happens from high to low.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which input gate to be enabled. |

timer can take the values

TMR TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.48.2.15 void TimerIntDisable (unsigned int baseAddr, unsigned int intFlags)

Disables the specified timer interrupts.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| intFlags | Timer Interrupts to be disabled             |

intFlags can take any, or a combination of the following values

TMR\_INT\_TMR12\_CAPT\_MODE - Disable Timer12 interrupt in Capture Mode

TMR\_INT\_TMR12\_NON\_CAPT\_MODE - Disable Timer12 interrupt in normal mode

TMR\_INT\_TMR34\_CAPT\_MODE - Disable Timer34 interrupt in Capture mode

TMR\_INT\_TMR34\_NON\_CAPT\_MODE - Disable Timer34 interrupt in normal mode

### Returns

None.

4.48.2.16 void TimerIntEnable (unsigned int baseAddr, unsigned int intFlags)

Enables the specified timer interrupts. The timer interrupts which are to be enabled can be passed as parameter to this function.

**Parameters** 

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| intFlags | Timer Interrupts to be enabled              |

intFlags can take any, or a combination of the following values

TMR\_INT\_TMR12\_CAPT\_MODE - Enable Timer12 interrupt in Capture Mode TMR\_INT\_TMR12\_NON\_CAPT\_MODE - Enable Timer12 interrupt in normal mode TMR\_INT\_TMR34\_CAPT\_MODE - Enable Timer34 interrupt in Capture mode TMR\_INT\_TMR34\_NON\_CAPT\_MODE - Enable Timer34 interrupt in normal mode

#### Returns

None.

4.48.2.17 unsigned int TimerIntStatusClear (unsigned int baseAddr, unsigned int statFlag)

Clears the status of specified timer interrupts.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| statFlag | Status flags to be cleared.                 |

intFlags can take any or combination of the following values

TMR\_INTSTAT12\_TIMER\_NON\_CAPT - Timer12 interrupt status in normal mode TMR\_INTSTAT12\_TIMER\_CAPT - Timer12 interrupt status in capture mode TMR\_INTSTAT34\_TIMER\_NON\_CAPT - Timer34 interrupt status in normal mode TMR\_INTSTAT34\_TIMER\_CAPT - Timer34 interrupt status in capture mode

### Returns

None

4.48.2.18 unsigned int TimerIntStatusGet ( unsigned int baseAddr, unsigned int statFlag )

Returns the status of specified timer interrupts.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| statFlag | Status flags to be read.                    |

intFlags can take any or combination of the following values

TMR\_INTSTAT12\_TIMER\_NON\_CAPT - Timer12 interrupt status in normal mode TMR\_INTSTAT12\_TIMER\_CAPT - Timer12 interrupt status in capture mode TMR\_INTSTAT34\_TIMER\_NON\_CAPT - Timer34 interrupt status in normal mode TMR\_INTSTAT34\_TIMER\_CAPT - Timer34 interrupt status in capture mode

### Returns

Status of Interrupt. Returns all the fields of which status is set

Note: This API will return the same fields which is passed as parameter, if all the specified interrupt status is set. The return value will be 0 if none of the interrupt status in the parameter passed is set.

4.48.2.19 void TimerInvertINDisable ( unsigned int baseAddr, unsigned int timer )

Disables the Inversion of the TMR64P\_INn signal.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which inversion to be disabled. |

timer can take the values

TMR\_TIMER34 - TMR64P\_INT34 inversion will be disabled

TMR\_TIMER12 - TMR64P\_IN12 inversion will be disabled

TMR TIMER BOTH - Both TMR64P IN12 and TMR64P IN34 inversion disabled

Returns

None.

4.48.2.20 void TimerInvertINEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P INn signal.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which inversion to be enabled. |

timer can take the following values.

TMR\_TIMER34 - Inverts TMR64P\_IN34 signal

TMR TIMER12 - Inverts TMR64P IN12 signal

TMR\_TIMER\_BOTH - Inverts both TMR64P\_IN12 and TMR64P\_IN34 signals

Returns

None.

4.48.2.21 void TimerInvertOUTDisable (unsigned int baseAddr, unsigned int timer)

Disables the inversion the TMR64P\_OUTn signal.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which inversion to be disabled. |

timer can take the values

TMR\_TIMER34 - TMR64P\_OUT34 inversion will be disabled

TMR\_TIMER12 - TMR64P\_OUT12 inversion will be disabled

TMR\_TIMER\_BOTH - Both TMR64P\_OUT12 and TMR64P\_OUT34 inversion disabled

Returns

None.

4.48.2.22 void TimerInvertOUTEnable (unsigned int baseAddr, unsigned int timer)

Inverts the TMR64P\_OUTn signal.

**Parameters** 

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which inversion to be enabled. |

timer can take the values

TMR\_TIMER34 - Inverts TMR64P\_OUT34 signal

TMR\_TIMER12 - Inverts TMR64P\_OUT12 signal

TMR\_TIMER\_BOTH - Inverts both TMR64P\_OUT12 and TMR64P\_OUT34 signals

#### Returns

None.

4.48.2.23 unsigned int TimerOUTStatusGet (unsigned int baseAddr, unsigned int timer)

Returns the timer status. The timer status Drives the value of the timer output TM64P\_OUTn when configured.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which status to be read       |

timer can take the values

TMR\_TIMER34 - Timer34

TMR\_TIMER12 - Timer12

TMR\_TIMER\_BOTH - Both timers

Note: This API returns 0 if none of the status bits is set.

### Returns

Status of the timer. Returns the following values or the combination of both.

TMR\_OUT12\_ASSERTED - TMR64P\_OUT12 is asserted TMR\_OUT34\_ASSERTED - TMR64P\_OUT34 is asserted

4.48.2.24 unsigned int TimerPeriodGet ( unsigned int baseAddr, unsigned int timer )

Returns the Period register contents of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which period to be read.      |

timer can take the values

TMR\_TIMER34 - Timer34

TMR TIMER12 - Timer12

#### Returns

Period Value

4.48.2.25 void TimerPeriodSet ( unsigned int baseAddr, unsigned int timer, unsigned int period )

Set the Period register(s) of the specified timer(s).

**Parameters** 

\_\_\_\_\_

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which period to be set.       |
| period   | The period value of the timer.              |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.48.2.26 unsigned int TimerPreScalarCount34Get (unsigned int baseAddr)

Returns the Prescalar Counter of Timer34.

**Parameters** 

| ſ | baseAddr | Base Address of the Timer Module Registers. |
|---|----------|---------------------------------------------|
|   |          | = 110 0 × 10 0 × 10 0 × 10 × 10 × 10 ×      |

#### Returns

Prescalar Value.

4.48.2.27 void TimerPreScalarCount34Set (unsigned int baseAddr, unsigned int psc34)

Sets the Prescalar Counter of Timer34.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| psc34    | 4 bit prescalar value                       |

## Returns

None.

4.48.2.28 void TimerPulseModeSet (unsigned int baseAddr, unsigned int timer)

Sets the pulse mode. The outpin goes active when the timer count reaches the period.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|
| timer    | The timer, of which pulse mode to be set.   |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

Returns

None.

4.48.2.29 void TimerPulseWidthSet ( unsigned int baseAddr, unsigned int timer, unsigned int pulseWidth )

Sets the pulse width for the specified timer. Determines the pulse. width in the TSTATn bit and the OUT pin in pulse mode.

#### **Parameters**

| baseAddr   | Base Address of the Timer Module Registers. |
|------------|---------------------------------------------|
| timer      | The timer, of which pulse width to be set.  |
| pulseWidth | Pulse width to be set.                      |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

pulseWidth can take the following values

TMR\_PULSE\_WIDTH\_1\_CLK - 1 clock cycle

TMR\_PULSE\_WIDTH\_2\_CLK - 2 clock cycles

TMR\_PULSE\_WIDTH\_3\_CLK - 3 clock cycles

TMR\_PULSE\_WIDTH\_4\_CLK - 4 clock cycles

#### Returns

None.

4.48.2.30 void TimerReadResetDisable (unsigned int baseAddr, unsigned int timer)

Disables the timer for read reset mode.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.    |
|----------|------------------------------------------------|
| timer    | The timer, of which Read Reset to be disabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR TIMER BOTH - Both timers

#### Returns

None.

4.48.2.31 void TimerReadResetEnable (unsigned int baseAddr, unsigned int timer)

Enables the timer(s) for read reset mode. The timer shall be Configured in 32 bit unchained mode before this API is called. Read reset determines the effect of timer counter read on TIMn. If Read reset is enabled, the timer counter will be reset when the timer counter register TIMn is read.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.   |
|----------|-----------------------------------------------|
| timer    | The timer, of which Read Reset to be enabled. |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR\_TIMER12 - Timer12 only

TMR TIMER BOTH - Both timers

### Returns

None.

4.48.2.32 unsigned int TimerReloadGet ( unsigned int baseAddr, unsigned int timer )

Returns the Reload Period of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which Reload value to be read. |

timer can take the values TMR\_TIMER34 - Timer34 TMR\_TIMER12 - Timer12

#### Returns

Reload Value

4.48.2.33 void TimerReloadSet (unsigned int baseAddr, unsigned int timer, unsigned int reload)

Set the Reload period of the specified timer.

#### **Parameters**

| baseAddr | Base Address of the Timer Module Registers.  |
|----------|----------------------------------------------|
| timer    | The timer, of which reload period to be set. |
| reload   | The reload period value of the timer.        |

timer can take the values

TMR\_TIMER34 - Timer34 only

TMR TIMER12 - Timer12 only

TMR\_TIMER\_BOTH - Both timers

### Returns

None.

4.48.2.34 void TimerWatchdogActivate ( unsigned int baseAddr )

Activate the Watchdog timer. The timer shall be configured as watchdog timer before this API is called. This API writes two keys into the WDTCR in the order to activate the WDT. The user shall call TimerWatchdogReactivate API before the WDT expires, to avoid a reset.

### **Parameters**

| baseAddr | Base Address of the Timer Module Registers. |
|----------|---------------------------------------------|

### Returns

None.

4.48.2.35 void TimerWatchdogReactivate (unsigned int baseAddr)

Re-activate the Watchdog timer. The WDT shall be enabled before this API is called. The user shall call this API before the WDT expires, to avoid a reset.

### **Parameters**

| baseAddr   Base Address of the Timer Module Registers. |
|--------------------------------------------------------|
|--------------------------------------------------------|

### Returns

None.

# 4.49 leJOS\_EV3/src/ev3/init.c File Reference

This code is required in order to initialize the leJOS driver including all modules properly.

```
#include "init.h"
#include "systick.h"
#include "i2c.h"
#include "ninja/spi.h"
#include "ninja/adc.h"
#include "ninja/gpio.h"
#include "ninja/led.h"
#include "ninja/motor.h"
#include "ninja/button.h"
#include "include/hw/soc_AM1808.h"
#include "interrupt.h"
#include "stdio.h"
```

Include dependency graph for init.c:



### **Functions**

void interrupt\_init (void)

Initialize the AINTC by enabling normal interrupts (IRQ) and fast interrupts (FIQ) on all required levels.

void sensor\_init (void)

Initialize the sensor ports of the EV3 by setting the correct pin-multiplexing configuration.

void leJOS init (void)

Initialize the leJOS driver and all required submodules.

### **Variables**

volatile U8 is\_AINTC\_initialized = 0

A flag indicating if the AINTC (Interrupt Controller) is already initialized or not.

sensor\_port\_info ports []

Array storing information about the 4 sensor ports of the EV3.

### 4.49.1 Detailed Description

This code is required in order to initialize the leJOS driver including all modules properly.

### Author

Tobias Schießl, ev3ninja

### 4.49.2 Function Documentation

### 4.49.2.1 void interrupt\_init ( void )

Initialize the AINTC by enabling normal interrupts (IRQ) and fast interrupts (FIQ) on all required levels.

### Returns

none

Here is the call graph for this function:



### 4.49.2.2 void leJOS\_init (void)

Initialize the leJOS driver and all required submodules.

Initialization contains: AINTC, systick, sensor ports, motor ports, SPI controller, ADC, hardware buttons, LEDs

Returns

none

Here is the call graph for this function:



### 4.49.2.3 void sensor\_init ( void )

Initialize the sensor ports of the EV3 by setting the correct pin-multiplexing configuration.

Returns

none

Here is the call graph for this function:



### 4.49.3 Variable Documentation

### 4.49.3.1 volatile U8 is\_AINTC\_initialized = 0

A flag indicating if the AINTC (Interrupt Controller) is already initialized or not.

This is required since the function leJOS\_init will be called twice in OSEK applications, but the systick and the AINTC should only be initialized once.

### 4.49.3.2 sensor\_port\_info ports[]

### Initial value:

Array storing information about the 4 sensor ports of the EV3.

A internally used attribute. Needed for port access.

## 4.50 leJOS\_EV3/src/ev3/init.h File Reference

This header provides the interface to initialize the leJOS EV3 drivers.

This graph shows which files directly or indirectly include this file:



### **Data Structures**

• struct sensor\_port\_info

This struct combines information about a sensor port of the EV3.

### **Typedefs**

typedef struct sensor\_port\_info sensor\_port\_info
 This struct combines information about a sensor port of the EV3.

### **Functions**

void leJOS\_init (void)
 Initialize the leJOS driver and all required submodules.

### 4.50.1 Detailed Description

This header provides the interface to initialize the leJOS EV3 drivers.

### **Author**

Tobias Schießl, ev3ninja

### 4.50.2 Typedef Documentation

4.50.2.1 typedef struct sensor\_port\_info sensor\_port\_info

This struct combines information about a sensor port of the EV3.

It is based on code taken from the ev3ninja project. Each sensor port is described by 4 GPIO pins which connect to the sensor, 1 buffer GPIO pin and 2 ADC channels.

### 4.50.3 Function Documentation

4.50.3.1 void leJOS\_init (void)

Initialize the leJOS driver and all required submodules.

Initialization contains: AINTC, systick, sensor ports, motor ports, SPI controller, ADC, hardware buttons, LEDs

Returns

none

Here is the call graph for this function:



# 4.51 leJOS\_EV3/src/ev3/mytypes.h File Reference

This header defines the data types used in the leJOS driver.

This graph shows which files directly or indirectly include this file:



### **Typedefs**

• typedef unsigned char U8

An unsigned 8 bit (1 byte) data type.

typedef signed char S8

An signed 8 bit (1 byte) data type.

• typedef unsigned short U16

An unsigned 16 bit (2 byte) data type.

typedef signed short S16

An signed 16 bit (2 byte) data type.

• typedef unsigned long U32

An unsigned 32 bit (4 byte) data type.

• typedef signed long S32

An signed 32 bit (4 byte) data type.

### 4.51.1 Detailed Description

This header defines the data types used in the leJOS driver.

**Author** 

Tobias Schießl, NXT leJOS

# 4.52 leJOS\_EV3/src/ev3/ninja/adc.c File Reference

This file contains function definitions to talk to the ADC.

```
#include "adc.h"
#include "gpio.h"
#include "spi.h"
```

Include dependency graph for adc.c:



### **Functions**

• unsigned short adc\_get (unsigned short channel)

Get the value currently meassured by the ADC for the specified channel.

void adc\_init (void)

Initialize the ADC by providing it with power.

### 4.52.1 Detailed Description

This file contains function definitions to talk to the ADC.

**Author** 

ev3ninja

### 4.52.2 Function Documentation

4.52.2.1 unsigned short adc\_get ( unsigned short channel )

Get the value currently meassured by the ADC for the specified channel.

### **Parameters**

```
channel - The channel to meassure (ranging from 0 to 15)
```

### Returns

The value currently measured by the ADC (ranging from 0 to 4095)

Here is the call graph for this function:



4.52.2.2 void adc\_init (void )

Initialize the ADC by providing it with power.

Returns

none

Here is the call graph for this function:



# 4.53 leJOS\_EV3/src/ev3/ninja/adc.h File Reference

This header contains function declarations to talk to the ADC.

This graph shows which files directly or indirectly include this file:



### **Functions**

- unsigned short adc\_get (unsigned short channel)
   Get the value currently measured by the ADC for the specified channel.
- void adc\_init (void)

Initialize the ADC by providing it with power.

### 4.53.1 Detailed Description

This header contains function declarations to talk to the ADC.

Author

ev3ninja

### 4.53.2 Function Documentation

4.53.2.1 unsigned short adc\_get ( unsigned short channel )

Get the value currently meassured by the ADC for the specified channel.

#### **Parameters**

| channel | - The channel to meassure (ranging from 0 to 15) |
|---------|--------------------------------------------------|

### Returns

The value currently measured by the ADC (ranging from 0 to 4095)

Here is the call graph for this function:



4.53.2.2 void adc\_init (void )

Initialize the ADC by providing it with power.

### Returns

none

Here is the call graph for this function:



# 4.54 leJOS\_EV3/src/ev3/ninja/button.c File Reference

This file contains function definitions to use the hardware buttons of the EV3.

```
#include "button.h"
#include "gpio.h"
```

Include dependency graph for button.c:



### **Functions**

• button\_state button\_get\_state (button\_id button)

Check if the given button is pressed.

• button\_id button\_get\_pressed (void)

Check if any button is pressed.

void button\_init (void)

Initialize the buttons be configuring the required GPIO pins as input pins.

#### **Variables**

button\_info buttons []

Array storing the required GPIO pins to read the state of the buttons.

### 4.54.1 Detailed Description

This file contains function definitions to use the hardware buttons of the EV3.

**Author** 

Tobias Schießl, ev3ninja

#### 4.54.2 Function Documentation

4.54.2.1 button\_id button\_get\_pressed ( void )

Check if any button is pressed.

This function will check if any button is pressed. As soon as one button that is pressed is found, it will be returned and the remaining buttons will not be checked. The buttons are checked in the order they are defined in the enumeration button\_id, i.e. LEFT, RIGHT, TOP, BOTTOM, CENTER, BACK.

### Returns

The ID of the button that was pressed (ranging from 0x00 to 0x05) or BUTTON\_NONE (0xFF) if none was pressed

Here is the call graph for this function:



### 4.54.2.2 button\_state button\_get\_state ( button\_id button )

Check if the given button is pressed.

#### **Parameters**

```
button - The ID of the button to check (ranging from 0x00 to 0x05)
```

### Returns

The state of the button (BUTTON\_DOWN = 0x01 if the button is pressed, BUTTON\_UP = 0x00 otherwise)

Here is the call graph for this function:



### 4.54.2.3 void button\_init (void )

Initialize the buttons be configuring the required GPIO pins as input pins.

### Returns

none

Here is the call graph for this function:



### 4.54.3 Variable Documentation

### 4.54.3.1 button\_info buttons[]

#### Initial value:

Array storing the required GPIO pins to read the state of the buttons.

# 4.55 leJOS\_EV3/src/ev3/ninja/button.h File Reference

This header contains function declarations to use the hardware buttons of the EV3 as well as enumerations to represent the buttons and their states.

This graph shows which files directly or indirectly include this file:



### **Data Structures**

struct button\_info

This struct contains the information required to read a buttons state.

### **Typedefs**

• typedef struct button\_info button\_info

This struct contains the information required to read a buttons state.

· typedef enum button id button id

This enumeration maps the buttons to unique IDs.

• typedef enum button\_state button\_state

This enumeration represents a button's state (pressed = DOWN or not pressed = UP)

### **Enumerations**

enum button\_id {
 BUTTON\_LEFT = 0x00, BUTTON\_RIGHT = 0x01, BUTTON\_TOP = 0x02, BUTTON\_BOTTOM = 0x03,
 BUTTON\_CENTER = 0x04, BUTTON\_BACK = 0x05, BUTTON\_NONE = 0xFF }

This enumeration maps the buttons to unique IDs.

• enum button\_state { BUTTON\_UP = 0x00, BUTTON\_DOWN = 0x01 }

This enumeration represents a button's state (pressed = DOWN or not pressed = UP)

#### **Functions**

• button\_state button\_get\_state (button\_id button)

Check if the given button is pressed.

button\_id button\_get\_pressed (void)

Check if any button is pressed.

void button\_init (void)

Initialize the buttons be configuring the required GPIO pins as input pins.

# 4.55.1 Detailed Description

This header contains function declarations to use the hardware buttons of the EV3 as well as enumerations to represent the buttons and their states.

**Author** 

Tobias Schießl, ev3ninja

### 4.55.2 Typedef Documentation

4.55.2.1 typedef struct button\_info button\_info

This struct contains the information required to read a buttons state.

Every buttons is red by reading the signal on 1 GPIO pin which is configured as input.

### 4.55.3 Enumeration Type Documentation

4.55.3.1 enum button id

This enumeration maps the buttons to unique IDs.

### **Enumerator**

BUTTON\_LEFT The left button of the EV3.

BUTTON\_RIGHT The right button of the EV3.

**BUTTON\_TOP** The top button of the EV3.

**BUTTON\_BOTTOM** The bottom button of the EV3.

BUTTON\_CENTER The center button of the EV3.

**BUTTON\_BACK** The upper left button of the EV3.

**BUTTON\_NONE** ID representing no button.

### 4.55.3.2 enum button\_state

This enumeration represents a button's state (pressed = DOWN or not pressed = UP)

#### **Enumerator**

BUTTON\_UP State representing that the button was not pressed.

BUTTON\_DOWN State representing that the button was pressed.

### 4.55.4 Function Documentation

4.55.4.1 button\_id button\_get\_pressed ( void )

Check if any button is pressed.

This function will check if any button is pressed. As soon as one button that is pressed is found, it will be returned and the remaining buttons will not be checked. The buttons are checked in the order they are defined in the enumeration button\_id, i.e. LEFT, RIGHT, TOP, BOTTOM, CENTER, BACK.

### Returns

The ID of the button that was pressed (ranging from 0x00 to 0x05) or BUTTON\_NONE (0xFF) if none was pressed

Here is the call graph for this function:



### 4.55.4.2 button\_state button\_get\_state ( button\_id button )

Check if the given button is pressed.

### Parameters

| button | - The ID of the button to check (ranging from 0x00 to 0x05) |
|--------|-------------------------------------------------------------|

### Returns

The state of the button (BUTTON\_DOWN = 0x01 if the button is pressed, BUTTON\_UP = 0x00 otherwise)

Here is the call graph for this function:



```
4.55.4.3 void button_init (void)
```

Initialize the buttons be configuring the required GPIO pins as input pins.

Returns

none

Here is the call graph for this function:



# 4.56 leJOS\_EV3/src/ev3/ninja/led.c File Reference

This contains function definitions required to interact with the LEDs of the EV3.

```
#include "led.h"
#include "gpio.h"
```

Include dependency graph for led.c:



### **Functions**

• void led\_set (led\_id led, led\_color color)

Set the color of the given LED.

void led\_init (void)

Initialize the GPIO pins required to manipulate the LEDs.

### **Variables**

• led\_info leds []

This array stores information about the 2 LEDs (left and right)

### 4.56.1 Detailed Description

This contains function definitions required to interact with the LEDs of the EV3.

**Author** 

ev3ninja

### 4.56.2 Function Documentation

```
4.56.2.1 void led_init (void)
```

Initialize the GPIO pins required to manipulate the LEDs.

Returns

none

Here is the call graph for this function:



4.56.2.2 void led\_set ( led\_id led, led\_color color )

Set the color of the given LED.

### **Parameters**

| led   | - The ID of the LED to control |
|-------|--------------------------------|
| color | - The color to set             |

### Returns

none

Here is the call graph for this function:



### 4.56.3 Variable Documentation

### 4.56.3.1 led\_info leds[]

### Initial value:

This array stores information about the 2 LEDs (left and right)

## 4.57 leJOS\_EV3/src/ev3/ninja/led.h File Reference

This header declares function required to interact with the LEDs of the EV3 as well as enumerations therefore.

This graph shows which files directly or indirectly include this file:



### **Data Structures**

• struct led\_info

This struct stores information about one LED which is controlled by 2 GPIO pins.

### **Typedefs**

• typedef enum led\_id led\_id

Enumeration to represent the ID of the LEDs.

• typedef enum led\_color led\_color

Enumeration to represent the color which should be set for an LED.

• typedef struct led\_info led\_info

This struct stores information about one LED which is controlled by 2 GPIO pins.

### **Enumerations**

enum led\_id { LED\_LEFT = 0x01, LED\_RIGHT = 0x02, LED\_BOTH = LED\_LEFT | LED\_RIGHT }
 Enumeration to represent the ID of the LEDs.

enum led\_color { LED\_BLACK = 0x00, LED\_RED = 0x01, LED\_GREEN = 0x02, LED\_ORANGE = LED\_RED | LED\_GREEN }

Enumeration to represent the color which should be set for an LED.

### **Functions**

void led\_set (led\_id led, led\_color color)

Set the color of the given LED.

void led\_init (void)

Initialize the GPIO pins required to manipulate the LEDs.

### 4.57.1 Detailed Description

This header declares function required to interact with the LEDs of the EV3 as well as enumerations therefore.

**Author** 

ev3ninja

### 4.57.2 Typedef Documentation

4.57.2.1 typedef enum led id led id

Enumeration to represent the ID of the LEDs.

Every LED in fact consists of two LEDs, a red ond and a green one.

4.57.2.2 typedef struct led\_info led\_info

This struct stores information about one LED which is controlled by 2 GPIO pins.

One GPIO pin controlls the red LED and one pin the green LED.

### 4.57.3 Enumeration Type Documentation

4.57.3.1 enum led\_color

Enumeration to represent the color which should be set for an LED.

### **Enumerator**

LED\_BLACK Black color (which equals off)

**LED\_RED** Red color (which equals enabling only one GPIO pin)

**LED\_GREEN** Green color (which equals enabling only one GPIO pin)

**LED\_ORANGE** Orange color (which equals enabling both GPIO pins)

4.57.3.2 enum led\_id

Enumeration to represent the ID of the LEDs.

Every LED in fact consists of two LEDs, a red ond and a green one.

#### **Enumerator**

**LED\_LEFT** The left LEDs (red and green) of the EV3.

LED\_RIGHT The right LEDs (red and green) of the EV3.

LED\_BOTH Both LEDs of the EV3.

### 4.57.4 Function Documentation

### 4.57.4.1 void led\_init (void )

Initialize the GPIO pins required to manipulate the LEDs.

#### Returns

none

Here is the call graph for this function:



### 4.57.4.2 void led\_set ( led\_id led, led\_color color )

Set the color of the given LED.

### **Parameters**

| led   | - The ID of the LED to control |
|-------|--------------------------------|
| color | - The color to set             |

### Returns

none

Here is the call graph for this function:



# 4.58 leJOS\_EV3/src/ev3/ninja/motor.c File Reference

Driver implementation to control LEGO servo motors. This file contains function definitions to use motors with EV3.

```
#include "motor.h"
#include "gpio.h"
#include "adc.h"
#include "hw_syscfg0_AM1808.h"
#include "soc_AM1808.h"
#include "interrupt.h"
#include "evmAM1808.h"
#include "ehrpwm.h"
#include "stdio.h"
#include "psc.h"
#include "hw_gpio.h"
#include "../include/gpio.h"
#include "systick.h"
#include "hw_ecap.h"
#include "hw_tmr.h"
```

Include dependency graph for motor.c:



#### **Macros**

Pin Multiplexing bit mask to select EPWM1A pin.

#define PINMUX5\_EPWM1B\_ENABLE (SYSCFG\_PINMUX5\_PINMUX5\_7\_4\_EPWM1B << SYSCFG\_P
 INMUX5\_PINMUX5\_7\_4\_SHIFT)</li>

Pin Multiplexing bit mask to select EPWM1B pin.

#define PINMUX2\_ECAP0\_ENABLE (SYSCFG\_PINMUX2\_PINMUX2\_31\_28\_ECAP0 << SYSCFG\_PIN

MUX2\_PINMUX2\_31\_28\_SHIFT)</li>

Pin Multiplexing bit mask to select ECAP0 pin.

#define PINMUX1\_ECAP1\_ENABLE (SYSCFG\_PINMUX1\_PINMUX1\_31\_28\_ECAP1 << SYSCFG\_PIN
 MUX1\_PINMUX1\_31\_28\_SHIFT)</li>

Multiplexing bit mask to select ECAP1 pin.

#define MAX\_PWM\_CNT (10000)

Maximal nuber that pwm counts to is 10000. This value was taken from ev3sources.

#### **Functions**

- void ehrpwm1\_pin\_mux\_setup (void)
  - This function does appropriate Pin multiplexing to enable the use of pwm1, ecap0 and ecap1 related pins on the board.
- void int\_gpio\_enable (void)

Enable GPIO interrupts for bank 5 and 6.

- void init ehrpwm (void)
  - Initialize EHRPWM.
- void set\_duty\_ma (U32 duty)
  - Load Compare A value
- void set\_duty\_mb (U32 duty)
  - Load Compare B value

- void set\_duty\_mc (U32 duty)
  - Load Compare C value
- void set\_duty\_md (U32 duty)
  - Load Compare D value
- void set\_power (motor\_port\_id port, S32 power)
  - Set power percent applied to motors. The calculation are appropriated to nxt motors
- motor\_type\_id get\_motor\_type (motor\_port\_id Port)

This function is not used. For future use. adc ch.14 -> A adc ch.13 -> B adc ch.0 -> C adc ch.1 -> D NXT\_SER ↔ VO\_ID (124) EV3\_MEDIUM\_MOTOR\_ID (288) EV3\_LARGE\_MOTOR\_ID (3692)

· int ev3 get count (int motor port id)

Get motor revolution count in degree.

- void ev3\_set\_count (int motor\_port\_id, int count)
  - Set motor revolution count in degree
- void ev3 motor command (U32 motor port id, int cmd, int target count, int speed percent)

Set motor target revolution count, brake mode and speed percent. After reaching the target count the given motor stops.

void set\_brake\_mode (int motor\_port\_id, int brake\_mode)

Set brake mode. Brake - stop immediately, float - soft stop.

void motor\_set\_state (motor\_port\_id port, motor\_state state)

Set the state of an attached motor.

unsigned int get tacho dir (motor port id port)

Get GPIO value of pin 6 (DIR). Is used to calculate motor revolution.

unsigned int get\_tacho\_int (motor\_port\_id port)

Get GPIO value of pin 5 (INT). Is used to calculate motor revolution.

void motor\_init (void)

Initialize the GPIO pins and the pwm modules necessary for motor moving functions.

void gpioISR5 (void)

Interrupt service routine for Pin Bank 5 (ports A, B and C). Calls ev3\_motor\_quad\_decode() if one of the 3 GPIO pins caused this interrupt. Is used to calculate motor revolution in degrees.

void gpioISR6 (void)

Interrupt service routine for Pin Bank 6. Calls ev3\_motor\_quad\_decode() to actualize current wheel revolution count of motor on port D.

· void ev3 motor guad decode (int motor port id)

Calculate actual revolution count of given motor port.

#### **Variables**

- volatile motor port info \* addrMotorPorts = ports
- motor\_data\_struct motor\_data [4]

Array storing the information about motor speed, current and target revolution counts and brake mode.

unsigned int masks [3] = {0x08000000, 0x01000000, 0x20000000}

Array storing the required GPIO pin masks for motors on ports A, B and C.

### 4.58.1 Detailed Description

Driver implementation to control LEGO servo motors. This file contains function definitions to use motors with EV3.

LEGO EV3 can be plugged with 4 motors on ports A, B, C and D of the brick. The Enhanced High Resolution Pulse Width Modulator(EHRPWM) of TexasInstruments Sitara AM1808 SoC manages motors speed. There are two ways to stop motors: brake (immediate stop) and float (soft stop). You can get and set rotation angle of motors in degrees anytime. Additionally you can set a target degree for some motor to reach and stop.

The identification of motor types (large, medium and nxt) was not implemented. So all speed calculations are configured for nxt motors.

Author

Bektur Marat uulu and Bektur Toktosunov

### 4.58.2 Function Documentation

4.58.2.1 void ehrpwm1\_pin\_mux\_setup ( void )

• This function does appropriate Pin multiplexing to enable the use of pwm1, ecap0 and ecap1 related pins on the board.

#### Returns

None.

4.58.2.2 int ev3\_get\_count ( int motor\_port\_id )

Get motor revolution count in degree.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR↔ |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

### Returns

revolution in degree

4.58.2.3 void ev3\_motor\_command ( U32 motor\_port\_id, int cmd, int target\_count, int speed\_percent )

Set motor target revolution count, brake mode and speed percent. After reaching the target count the given motor stops.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |
| cmd           | - brake mode. true - brake, false - float                             |
| target_count  | - Target revolution count to reach in degree                          |
| speed_percent | - Speed percent to rotate                                             |

### Returns

none

Here is the call graph for this function:



4.58.2.4 void ev3\_motor\_quad\_decode ( int motor\_port\_id )

Calculate actual revolution count of given motor port.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T D)                                                                  |

### Returns

none

Here is the call graph for this function:



4.58.2.5 void ev3\_set\_count ( int motor\_port\_id, int count )

· Set motor revolution count in degree

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |
| count         | - Motor revolution count to set                                       |

### Returns

none

4.58.2.6 unsigned int get\_tacho\_dir ( motor\_port\_id port )

Get GPIO value of pin 6 (DIR). Is used to calculate motor revolution.

### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

### Returns

Pin 6 value of a given port

Here is the call graph for this function:



4.58.2.7 unsigned int get\_tacho\_int ( motor\_port\_id port )

Get GPIO value of pin 5 (INT). Is used to calculate motor revolution.

#### **Parameters**

#### Returns

Pin 5 value of a given port

Here is the call graph for this function:



## 4.58.2.8 void gpioISR5 (void)

Interrupt service routine for Pin Bank 5 (ports A, B and C). Calls ev3\_motor\_quad\_decode() if one of the 3 GPIO pins caused this interrupt. Is used to calculate motor revolution in degrees.

## Returns

none

Here is the call graph for this function:



#### 4.58.2.9 void gpiolSR6 (void )

Interrupt service routine for Pin Bank 6. Calls ev3\_motor\_quad\_decode() to actualize current wheel revolution count of motor on port D.

Returns

none

Here is the call graph for this function:



## 4.58.2.10 void init\_ehrpwm (void)

· Initialize EHRPWM.

Enable EHRPWM and ECAP modules. PWM counts from 0 to counter period (10000). Set compare values of pwm and ecap modules to 0. A duty cicle of a motor begins when PWM counter reaches a given compare value and ends by reaching the counter period value (10000).

Returns

none

for Motor A and Motor B

Here is the call graph for this function:



4.58.2.11 void int\_gpio\_enable (void)

Enable GPIO interrupts for bank 5 and 6.

Returns

none

Here is the call graph for this function:



## 4.58.2.12 void motor\_init (void)

Initialize the GPIO pins and the pwm modules necessary for motor moving functions.

Returns

none

Here is the call graph for this function:



## 4.58.2.13 void motor\_set\_state ( motor\_port\_id port, motor\_state state )

Set the state of an attached motor.

**Parameters** 

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR↔ |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

| state | - one of MOTOR | FORWARD | MOTOR | BACKWARD        | MOTOR | OFF     |
|-------|----------------|---------|-------|-----------------|-------|---------|
| State |                |         |       | ם הטוניות וויים |       | $\circ$ |

Returns

none

Here is the call graph for this function:



4.58.2.14 void set\_brake\_mode ( int motor\_port\_id, int brake\_mode )

Set brake mode. Brake - stop immediately, float - soft stop.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D) - Brake mode. True - brake, false - float                        |

Returns

none

4.58.2.15 void set\_duty\_ma ( U32 duty )

· Load Compare A value

## **Parameters**

| duty | - Compare value epwm1A (Port B) |
|------|---------------------------------|

Returns

none

4.58.2.16 void set\_duty\_mb ( U32 duty )

· Load Compare B value

**Parameters** 

| , .  | 0 1 ( 1 ( 1 ( 1 ( 1 ( 1 ( 1 ( 1 ( 1 ( 1 |
|------|-----------------------------------------|
| dutv | - Compare value of epwm1B (Port A)      |
| uuly | - Compare value of Epwint D (1 of LA)   |
| auty | compare value of optimize (i office)    |

Returns

none

4.58.2.17 void set\_duty\_mc ( U32 duty )

· Load Compare C value

#### **Parameters**

| duty | - Compare value of ecap1 (Port C) |
|------|-----------------------------------|
|------|-----------------------------------|

#### Returns

none

4.58.2.18 void set\_duty\_md ( U32 duty )

· Load Compare D value

#### **Parameters**

| duty | - Compare value of ecap0 (Port D) |
|------|-----------------------------------|
|      |                                   |

## Returns

none

4.58.2.19 void set\_power ( motor\_port\_id port, S32 power )

• Set power percent applied to motors. The calculation are appropriated to nxt motors

## **Parameters**

| _ |               |                                                                                  |
|---|---------------|----------------------------------------------------------------------------------|
|   | motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR←            |
|   |               | T_D)                                                                             |
| Ī | power         | - Power percent from -100 to 100. Rotate backward if a negative number is given. |

#### Returns

none

Here is the call graph for this function:



# 4.59 leJOS\_EV3/src/ev3/ninja/motor.h File Reference

A header file for motor driver. This file contains function declarations to use servo motors as well as enumerations and structs to represent motors and their states.

#include "mytypes.h"
Include dependency graph for motor.h:



This graph shows which files directly or indirectly include this file:



## **Data Structures**

struct motor\_port\_info

Contains the gpio pins of output and input pins.

struct motor\_data\_struct

Contains the information about wheel revolution, given speed and brake mode of motors.

#### **Macros**

• #define NO\_OF\_OUTPUT\_PORTS 4

Number of output ports of servo motors.

## **Typedefs**

- typedef struct motor\_port\_info motor\_port\_info
- typedef struct motor\_data\_struct motor\_data\_struct
- typedef enum motor\_port\_id motor\_port\_id
- typedef enum motor\_type\_id motor\_type\_id
- · typedef enum motor state motor state

#### **Enumerations**

 enum motor\_port\_id { MOTOR\_PORT\_A = 0x00, MOTOR\_PORT\_B = 0x01, MOTOR\_PORT\_C = 0x02, MOTOR\_PORT\_D = 0x03 }

Enumeration of motor ports.

- enum motor\_type\_id { EV3\_MEDIUM\_MOTOR, NXT\_SERVO\_MOTOR, UNKNOWN\_MOTOR\_TYPE } Enumeration of motor types.
- enum motor\_state { MOTOR\_BACKWARD = 0x00, MOTOR\_OFF = 0x01, MOTOR\_FORWARD = 0x02 } Enumeration of motor states.

#### **Functions**

· void motor set state (motor port id port, motor state state)

Set the state of an attached motor.

- void set\_duty\_ma (U32 duty)
  - Load Compare A value
- void set\_duty\_mb (U32 duty)
  - Load Compare B value
- void set\_duty\_mc (U32 duty)
  - Load Compare C value
- void set duty md (U32 duty)
  - Load Compare D value
- unsigned int get\_tacho\_dir (motor\_port\_id Port)

Get GPIO value of pin 6 (DIR). Is used to calculate motor revolution.

unsigned int get\_tacho\_int (motor\_port\_id Port)

Get GPIO value of pin 5 (INT). Is used to calculate motor revolution.

motor\_type\_id get\_motor\_type (motor\_port\_id Port)

This function is not used. For future use. adc ch.14 -> A adc ch.13 -> B adc ch.0 -> C adc ch.1 -> D NXT\_SER  $\leftarrow$  VO\_ID (124) EV3\_MEDIUM\_MOTOR\_ID (288) EV3\_LARGE\_MOTOR\_ID (3692)

- void set\_power (motor\_port\_id Port, S32 Power)
  - Set power percent applied to motors. The calculation are appropriated to nxt motors
- void motor\_init (void)

Initialize the GPIO pins and the pwm modules necessary for motor moving functions.

int ev3\_get\_count (int motor\_port\_id)

Get motor revolution count in degree.

- void ev3\_set\_count (int motor\_port\_id, int count)
  - Set motor revolution count in degree
- void ev3\_motor\_command (U32 motor\_port\_id, int cmd, int target\_count, int speed\_percent)

Set motor target revolution count, brake mode and speed percent. After reaching the target count the given motor stops.

void ev3\_motor\_quad\_decode (int motor\_port\_id)

Calculate actual revolution count of given motor port.

void set\_brake\_mode (int motor\_port\_id, int brake\_mode)

Set brake mode. Brake - stop immediately, float - soft stop.

## 4.59.1 Detailed Description

A header file for motor driver. This file contains function declarations to use servo motors as well as enumerations and structs to represent motors and their states.

**Author** 

Bektur Marat uulu and Bektur Toktosunov

## 4.59.2 Function Documentation

4.59.2.1 int ev3\_get\_count ( int motor\_port\_id )

Get motor revolution count in degree.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

#### Returns

revolution in degree

4.59.2.2 void ev3\_motor\_command ( U32 motor\_port\_id, int cmd, int target\_count, int speed\_percent )

Set motor target revolution count, brake mode and speed percent. After reaching the target count the given motor stops.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |
| cmd           | - brake mode. true - brake, false - float                             |
| target_count  | - Target revolution count to reach in degree                          |
| speed_percent | - Speed percent to rotate                                             |

#### Returns

none

Here is the call graph for this function:



4.59.2.3 void ev3\_motor\_quad\_decode ( int motor\_port\_id )

Calculate actual revolution count of given motor port.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR↔ |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

#### Returns

none

Here is the call graph for this function:



## 4.59.2.4 void ev3\_set\_count ( int motor\_port\_id, int count )

· Set motor revolution count in degree

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |
| count         | - Motor revolution count to set                                       |

#### Returns

none

# 4.59.2.5 unsigned int get\_tacho\_dir ( motor\_port\_id port )

Get GPIO value of pin 6 (DIR). Is used to calculate motor revolution.

## **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

## Returns

Pin 6 value of a given port

Here is the call graph for this function:



4.59.2.6 unsigned int get\_tacho\_int ( motor\_port\_id port )

Get GPIO value of pin 5 (INT). Is used to calculate motor revolution.

## **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |

#### Returns

Pin 5 value of a given port

Here is the call graph for this function:



# 4.59.2.7 void motor\_init ( void )

Initialize the GPIO pins and the pwm modules necessary for motor moving functions.

## Returns

none

Here is the call graph for this function:



4.59.2.8 void motor\_set\_state ( motor\_port\_id port, motor\_state state )

Set the state of an attached motor.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D)                                                                  |
| state         | - one of MOTOR_FORWARD, MOTOR_BACKWARD, MOTOR_OFF                     |

#### Returns

none

Here is the call graph for this function:



4.59.2.9 void set\_brake\_mode ( int motor\_port\_id, int brake\_mode )

Set brake mode. Brake - stop immediately, float - soft stop.

#### **Parameters**

| motor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR← |
|---------------|-----------------------------------------------------------------------|
|               | T_D) - Brake mode. True - brake, false - float                        |

## Returns

none

4.59.2.10 void set\_duty\_ma ( U32 duty )

· Load Compare A value

#### **Parameters**

| duty | - Compare value epwm1A (Port B) |
|------|---------------------------------|

#### Returns

none

4.59.2.11 void set\_duty\_mb ( U32 duty )

· Load Compare B value

#### **Parameters**

| duty | - Compare value of epwm1B (Port A) |
|------|------------------------------------|

#### Returns

none

## 4.59.2.12 void set\_duty\_mc ( U32 duty )

· Load Compare C value

#### **Parameters**

| duty | - Compare value of ecap1 (Port C) |
|------|-----------------------------------|

#### Returns

none

## 4.59.2.13 void set\_duty\_md ( U32 duty )

· Load Compare D value

## **Parameters**

| duty | - Compare value of ecap0 (Port D) |
|------|-----------------------------------|

## Returns

none

# 4.59.2.14 void set\_power ( motor\_port\_id port, S32 power )

• Set power percent applied to motors. The calculation are appropriated to nxt motors

# **Parameters**

| mo | otor_port_id | - Motor port id (MOTOR_PORT_A, MOTOR_PORT_B, MOTOR_PORT_C, MOTOR_POR←            |
|----|--------------|----------------------------------------------------------------------------------|
|    |              | T_D)                                                                             |
|    | power        | - Power percent from -100 to 100. Rotate backward if a negative number is given. |

## Returns

none

Here is the call graph for this function:



# 4.60 leJOS\_EV3/src/ev3/ninja/pininfo.c File Reference

This file defines the array required to manipulate the PINMUX registers and set the functionality of GPIO pins.

#include "pininfo.h"

Include dependency graph for pininfo.c:



#### **Variables**

• pin\_info pininfo []

The array containing the information to manipulate the PINMUX registers.

unsigned int pininfo\_size = sizeof(pininfo) / sizeof(pininfo[0])

The size of the pininfo array (defined by the number of entries)

## 4.60.1 Detailed Description

This file defines the array required to manipulate the PINMUX registers and set the functionality of GPIO pins.

**Author** 

ev3ninja

# 4.61 leJOS\_EV3/src/ev3/ninja/pininfo.h File Reference

This header defines the struct that represents a GPIO pin in the ev3ninja driver and makes the corresponding variable in pininfo.c accessible by other files.

This graph shows which files directly or indirectly include this file:



## **Data Structures**

· struct pin\_info

This struct represents 1 GPIO pin.

## **Typedefs**

• typedef struct pin\_info pin\_info

This struct represents 1 GPIO pin.

## **Variables**

• pin\_info pininfo []

The array containing the information to manipulate the PINMUX registers.

• unsigned int pininfo\_size

The size of the pininfo array (defined by the number of entries)

## 4.61.1 Detailed Description

This header defines the struct that represents a GPIO pin in the ev3ninja driver and makes the corresponding variable in pininfo.c accessible by other files.

**Author** 

ev3ninja

# 4.62 leJOS\_EV3/src/ev3/power.c File Reference

This header contains function definitions for the power management on the EV3.

```
#include "power.h"
#include "ninja/adc.h"
#include "ninja/gpio.h"
Include dependency graph for power.c:
```



## **Functions**

void power\_off (void)

Turn of the EV3.

• U16 get\_battery\_voltage (void)

Get the voltage of the battery.

• U16 get\_battery\_vurrent (void)

Get the current of the battery.

## 4.62.1 Detailed Description

This header contains function definitions for the power management on the EV3.

Author

Tobias Schießl, Bektur Marat uulu, Bektur Toktosunov

## 4.62.2 Function Documentation

4.62.2.1 U16 get\_battery\_voltage ( void )

Get the voltage of the battery.

Returns

The volatge of the battery

Here is the call graph for this function:



4.62.2.2 U16 get\_battery\_vurrent ( void )

Get the current of the battery.

Returns

The current of the battery

Here is the call graph for this function:



4.62.2.3 void power\_off ( void )

Turn of the EV3.

Returns

none

Here is the call graph for this function:



# 4.63 leJOS\_EV3/src/ev3/power.h File Reference

This header contains function declarations for the power management on the EV3.

#include "mytypes.h"

Include dependency graph for power.h:



This graph shows which files directly or indirectly include this file:



#### **Functions**

void power\_off (void)

Turn of the EV3.

• U16 get\_battery\_voltage (void)

Get the voltage of the battery.

• U16 get\_battery\_vurrent (void)

Get the current of the battery.

## 4.63.1 Detailed Description

This header contains function declarations for the power management on the EV3.

**Author** 

Tobias Schießl

#### 4.63.2 Function Documentation

4.63.2.1 U16 get\_battery\_voltage ( void )

Get the voltage of the battery.

Returns

The volatge of the battery

Here is the call graph for this function:



4.63.2.2 U16 get\_battery\_vurrent (void)

Get the current of the battery.

Returns

The current of the battery

Here is the call graph for this function:



4.63.2.3 void power\_off ( void )

Turn of the EV3.

Returns

none

Here is the call graph for this function:



# 4.64 leJOS\_EV3/src/ev3/sensors.h File Reference

This header contains macros for the sensor ports of the EV3.

This graph shows which files directly or indirectly include this file:



#### **Macros**

```
• #define NXT_PORT_S1 0
```

NXT sensor port 1.

• #define NXT\_PORT\_S2 1

NXT sensor port 2.

• #define NXT\_PORT\_S3 2

NXT sensor port 3.

• #define NXT\_PORT\_S4 3

NXT sensor port 4.

• #define EV3\_PORT\_S1 NXT\_PORT\_S1

EV3 sensor port 1.

• #define EV3\_PORT\_S2 NXT\_PORT\_S2

EV3 sensor port 2.

• #define EV3\_PORT\_S3 NXT\_PORT\_S3

EV3 sensor port 3.

• #define EV3\_PORT\_S4 NXT\_PORT\_S4

EV3 sensor port 4.

## 4.64.1 Detailed Description

This header contains macros for the sensor ports of the EV3.

Author

Tobias Schießl

# 4.65 leJOS\_EV3/src/ev3/systick.c File Reference

This header contains function definitions required to manage the tick in milliseconds on the EV3.

```
#include "soc_AM1808.h"
#include "hw_syscfg0_AM1808.h"
#include "timer.h"
#include "evmAM1808.h"
#include "cpu.h"
#include "systick.h"
#include "interrupt.h"
#include "stdio.h"
```

Include dependency graph for systick.c:



#### **Macros**

#define TMR PERIOD LSB32 0x05CC

The compare value to set for the 16 least significant bits of the hardware timer.

• #define TMR\_PERIOD\_MSB32 0x0

The compare value to set for the 16 most significant bits of the hardware timer.

## **Functions**

void systick\_isr\_C (void)

The systick interrupt service routine (ISR) which will be called every millisecond.

U32 systick\_get\_ms (void)

Get the current tick in milliseconds.

void systick\_wait\_ms (U32 ms)

Wait for the specified amount of time.

void systick\_wait\_ns (U32 ns)

Wait for the specified amount of time.

void systick\_init (void)

Initialize the systick module, i.e. the hardware timer of the SoC.

void systick\_suspend (void)

Disable the timer and therefore the systick.

· void systick\_resume (void)

Enable the timer and therefore the systick.

## **Variables**

• volatile U32 systick\_ms = 0

The current tick in milliseconds.

## 4.65.1 Detailed Description

This header contains function definitions required to manage the tick in milliseconds on the EV3.

The tick is provided by a hardware timer of the AM1808 SoC which will trigger an interrupt every millisecond. The timer runs in 32 bit mode.

Author

Tobias Schießl

#### 4.65.2 Macro Definition Documentation

4.65.2.1 #define TMR\_PERIOD\_LSB32 0x05CC

The compare value to set for the 16 least significant bits of the hardware timer.

This is the value which causes the interrupt to be triggered every millisecond.

#### 4.65.3 Function Documentation

4.65.3.1 U32 systick\_get\_ms ( void )

Get the current tick in milliseconds.

Returns

The current tick in milliseconds

4.65.3.2 void systick\_init ( void )

Initialize the systick module, i.e. the hardware timer of the SoC.

This function will register the corresponding ISR, enable the timer interrupt and configure interrupt channel 2 (normal interrupt) for the hardware timer.

Returns

none

Here is the call graph for this function:



# 4.65.3.3 void systick\_isr\_C ( void )

The systick interrupt service routine (ISR) which will be called every millisecond.

This ISR will increase the systick\_ms variable and reset the interrupt flags.

Returns

none

Here is the call graph for this function:



4.65.3.4 void systick\_resume (void)

Enable the timer and therefore the systick.

Returns

none

Here is the call graph for this function:



4.65.3.5 void systick\_suspend (void)

Disable the timer and therefore the systick.

Returns

none

Here is the call graph for this function:



4.65.3.6 void systick\_wait\_ms ( U32 ms )

Wait for the specified amount of time.

Waiting with this function is an active waiting which will block until the time has elapsed.

#### **Parameters**

| ms | - The time to wait in milliseconds |
|----|------------------------------------|
|----|------------------------------------|

Returns

none

4.65.3.7 void systick\_wait\_ns ( U32 ns )

Wait for the specified amount of time.

Waiting with this function is an active waiting which will block until the time has elapsed.

**Parameters** 

ns - The time to wait in nanoseconds

Returns

none

# 4.66 leJOS\_EV3/src/ev3/systick.h File Reference

This header contains function declarations required to manage the tick in milliseconds on the EV3.

#include "mytypes.h"

Include dependency graph for systick.h:



This graph shows which files directly or indirectly include this file:



## **Functions**

void systick\_init (void)

Initialize the systick module, i.e. the hardware timer of the SoC.

• U32 systick get ms (void)

Get the current tick in milliseconds.

void systick\_wait\_ms (U32 ms)

Wait for the specified amount of time.

void systick\_wait\_ns (U32 n)

Wait for the specified amount of time.

void systick\_suspend (void)

Disable the timer and therefore the systick.

void systick\_resume (void)

Enable the timer and therefore the systick.

## 4.66.1 Detailed Description

This header contains function declarations required to manage the tick in milliseconds on the EV3. The tick is provided by a hardware timer of the AM1808 SoC which will trigger an interrupt every millisecond. **Author** Tobias Schießl 4.66.2 Function Documentation 4.66.2.1 U32 systick\_get\_ms ( void ) Get the current tick in milliseconds. Returns The current tick in milliseconds 4.66.2.2 void systick\_init ( void ) Initialize the systick module, i.e. the hardware timer of the SoC. This function will register the corresponding ISR, enable the timer interrupt and configure interrupt channel 2 (normal interrupt) for the hardware timer.

Returns

none

Here is the call graph for this function:



## 4.66.2.3 void systick\_resume ( void )

Enable the timer and therefore the systick.

Returns

none

Here is the call graph for this function:



## 4.66.2.4 void systick\_suspend (void)

Disable the timer and therefore the systick.

Returns

none

Here is the call graph for this function:



4.66.2.5 void systick\_wait\_ms ( U32 ms )

Wait for the specified amount of time.

Waiting with this function is an active waiting which will block until the time has elapsed.

#### **Parameters**

| ms | - The time to wait in milliseconds |
|----|------------------------------------|

Returns

none

4.66.2.6 void systick\_wait\_ns ( U32 ns )

Wait for the specified amount of time.

Waiting with this function is an active waiting which will block until the time has elapsed.

**Parameters** 

ns - The time to wait in nanoseconds

Returns

none