

### μPD80C39H/49H, μPD49H HIGH-SPEED, 8-BIT, SINGLE-CHIP CMOS MICROCOMPUTERS

### **Description**

The μPD80C39H, μPD80C49H, and μPD49H are singlechip, 8-bit microcomputers containing an 8-bit CPU, ROM (80C49H and 49H), RAM, I/O ports, and control circuitry. Through CMOS technology, the devices can retain data with low power consumption. In addition, the processor uses two standby modes (HALT and STOP) to further minimize power drain.

### **Features**

- ☐ 98 instructions
- □ 1.25 µs instruction cycle time (12 MHz crystal)
- ☐ Addition, logic, and decimal adjust functions
- $\square$  2K  $\times$  8-bit ROM ( $\mu$ PD80C49H and  $\mu$ PD49H)
- ☐ 256 × 8-bit RAM
- ☐ Standby function
- □ 8-level stack
- ☐ Two sets of working registers
- Interrupt capability
- ☐ Two test inputs
- ☐ Internal timer/event counter
- $\square$  Input/output ports (8 bits  $\times$  2)
  - Data bus alternative to I/O ports (8 bits × 1)
- □ Expandable memory and I/O ports
- □ Single-step function
- Internal clock generator
- □ CMOS technology
- ☐ Single power supply of +2.5 to +6.0 V
- ☐ Intel 8049H, 8039H pin compatible

| Item              | μ <b>PD80C49H</b>                                                                                                                                                      | μPD80C49                                                                                                              |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| Instructions      | 98 (STOP instruction added)                                                                                                                                            | 97                                                                                                                    |  |  |
| Instruction Cycle | 1.25 µs (12 MHz<br>crystal)                                                                                                                                            | 1.875 µs (8 MHz<br>crystal)                                                                                           |  |  |
| Standby Modes     | 3 (HALT, hardware<br>STOP, software STOP)                                                                                                                              | 2 (STOP and HALT)                                                                                                     |  |  |
| Standby Functions | andby Functions  All standby modes stop at the same timing. The control signal (ALE) stops in the inactive state whether or not internal or external ROM is accessed.  |                                                                                                                       |  |  |
| Port Options      | Type 0: $I_{OH} = -5 \mu A$ ;<br>$V_{DD} = 5 \text{ V} \pm 10\%$<br>Type 1: $I_{OH} = -50 \mu A$ ;<br>$V_{DD} = 5 \text{ V} \pm 10\%$<br>Type 2: no pullup<br>resistor | Type 0: $I_{OH} = -5 \mu A$ ;<br>$V_{DD} = 5 V \pm 10\%$<br>Type 1: $I_{OH} = -50 \mu A$ ;<br>$V_{DD} = 5 V \pm 10\%$ |  |  |

www.DataSheet4U.com

### **Pin Configurations**

### 40-Pin Plastic DIP



### 44-Pin Plastic Miniflat



## www. μΡD80C39H/49H, μΡD49H



### Pin Configurations (cont)

### 52-Pin Plastic Miniflat



### **Ordering Information**

| Part<br>Number                     | Package Type               | Max Frequency<br>of Operation | ROM         |  |
|------------------------------------|----------------------------|-------------------------------|-------------|--|
| μPD80C39HC                         | 40-pin plastic DIP         | 12 MHz                        | None        |  |
| μPD80C49HG-00                      | 52-pin plastic<br>miniflat | 12 MHz                        | 2K × 8 bits |  |
| µPD80C49HC                         | 40-pin plastic DIP         | 12 MHz                        | 2K × 8 bits |  |
| μPD49HG-22 44-pin plastic miniflat |                            | 12 MHz                        | 2K × 8 bits |  |

### Pin Identification

| Symbol                           | Function                    |
|----------------------------------|-----------------------------|
| 0                                | Test 0 input / clock output |
| (TAL1                            | Crystal 1 input             |
| (TAL2                            | Crystal 2 input             |
| RESET                            | Reset input                 |
| SS                               | Single step input           |
| NT                               | Interrupt input             |
| Ā                                | External access input       |
| ₹D                               | Read output                 |
| PSEN                             | Program store enable output |
| WR                               | Write output                |
| ALE                              | Address latch enable output |
| DB <sub>O</sub> -DB <sub>7</sub> | Bidirectional data bus      |
| V <sub>SS</sub>                  | Ground                      |
| P2 <sub>0</sub> -P2 <sub>7</sub> | Quasi-bidirectional port 2  |
| PROG                             | Program output              |
| STOP                             | Stop input                  |
| P1 <sub>0</sub> -P1 <sub>7</sub> | Quasi-bidirectional port 1  |
| Τ1                               | Test 1 input                |
| V <sub>DD</sub>                  | Power supply                |
| NC                               | Not connected               |
| IC                               | Internal connection         |



### **Pin Functions**

### XTAL1, XTAL2 (Crystals 1, 2)

XTAL1 and XTAL2 are the crystal inputs for the internal clock oscillator. XTAL1 is also used as an input for external clock signals.

### T0 (Test 0)

The JT0 and JNT0 instructions test the level of T0 and, if it is high, the program address jumps to the specified address. T0 becomes a clock output when the ENT0 CLK instruction is executed.

### T1 (Test 1)

The JT1 and JNT1 instructions test the level of T1 and, if it is high, the program address jumps to the specified address. T1 becomes an internal counter input when the STRT CNT instruction is executed.

### **RESET** (Reset)

RESET initializes the processor and is also used to verify the internal ROM. RESET determines the oscillation stabilizing time during the release of STOP mode. The RESET pulse width requires at least 5 machine cycles when the supply voltage is within specifications and the oscillation frequency is stable. (Active low).

### SS (Single Step)

SS causes the processor to execute the program one step at a time. SS also determines the oscillation stabilizing time during the release of the software STOP mode.

### **INT** (Interrupt)

INT starts an interrupt if interrupts are enabled. A reset disables an interrupt. INT can be tested with the JNI instruction and, depending on the results, a jump to the specified address can occur.

### EA (External Access)

EA disables internal program memory and fetches and accesses external program memory. EA is used for system testing and debugging. (Active high).

### RD (Read)

RD enables a data read from external memory. (Active low).

### WR (Write)

WR enables a data write to external memory.

### **PSEN** (Program Store Enable)

PSEN fetches instructions only from external program memory. (Active low).

### **ALE (Address Latch Enable)**

ALE occurs at each cycle. The falling edge of ALE addresses external data memory or external program memory. ALE can also be used as a clock output.

### DB<sub>0</sub>-DB<sub>7</sub> (Data Bus)

DB<sub>0</sub>-DB<sub>7</sub> is a bidirectional port. DB<sub>0</sub>-DB<sub>7</sub> reads and writes data using RD and WR for latching. During an external program memory fetch, DB<sub>0</sub>-DB<sub>7</sub> output the low-order eight bits of the memory address. PSEN fetches the instruction. DB<sub>0</sub>-DB<sub>7</sub> also output the address of an external data memory fetch. The addressed data is read and written by RD and WR.

### P10-P17 (Port 1)

P10-P17 is an 8-bit quasi-bidirectional port.

### P20-P27 (Port 2)

 $P2_0-P2_7$  is an 8-bit quasi-bidirectional port.  $P2_0-P2_3$  output the high-order four bits of the address during an external program memory fetch.  $P2_0-P2_3$  also function as a 4-bit I/O bus for the  $\mu$ PD82C43 I/O port expander.

### PROG (Program Pulse)

PROG is used as an output pulse during a fetch when interfacing with the  $\mu$ PD82C43 I/O port expander.

### STOP (Stop)

STOP controls the hardware STOP mode. STOP stops the oscillator when active low.

### **V<sub>DD</sub>** (Power Supply)

 $V_{DD}$  is the positive power supply (+2.5 V to +6.0 V).

### VSS (Ground)

V<sub>SS</sub> is ground potential.



**Block Diagram** 



### **Absolute Maximum Ratings**

 $T_{\Delta} = 25$  °C

| $V_{SS} = 0.3 \text{ V to } +7 \text{ V}$          |
|----------------------------------------------------|
| V <sub>SS</sub> -0.3 V to V <sub>DD</sub> +0.3 V   |
| $V_{SS} - 0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| -40°C to +85°C                                     |
| -65°C to +150°C                                    |
|                                                    |

Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of the specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **DC Characteristics**

### Standard Voltage Range

 $T_A = -40$  °C to +85 °C,  $V_{DD} = +5$  V ±10%,  $V_{SS} = 0$  V

|                        |                      | Limits              |      |                 |      | Test                                                            |
|------------------------|----------------------|---------------------|------|-----------------|------|-----------------------------------------------------------------|
| Parameter              | Symbol               | Min                 | Тур  | Max             | Unit | Conditions                                                      |
| Input voltage<br>low   | V <sub>IL</sub>      | -0.3                |      | +0.8            | V    |                                                                 |
| Input voltage<br>high  | V <sub>lH</sub>      | V <sub>DD</sub> -2  |      | V <sub>DD</sub> | ٧    | Except XTAL1,<br>XTAL2, RESET, SS                               |
| •                      | V <sub>IH1</sub>     | V <sub>DD</sub> – 1 |      | V <sub>DD</sub> | ٧    | RESET, XTAL1,<br>XTAL2, SS                                      |
| Output voltage low     | V <sub>OL</sub>      |                     |      | +0.45           | ٧    | $I_{0L} = 2.0 \text{ mA}$                                       |
| Output voltage<br>high | V <sub>OH</sub>      | 2.4                 |      |                 | ٧    | Bus, RD, WR,<br>PSEN, ALE, PROG<br>T0; I <sub>OH</sub> = -400 µ |
|                        | V <sub>0H1</sub> (1  | ) 2.4               |      |                 | ٧    | $1_{OH} = -5 \mu A$ (type 0) port 1, port 2                     |
|                        |                      | 2.4                 |      |                 | ٧    | $I_{OH} = -50 \mu\text{A}$<br>(type 1) port 1,<br>port 2        |
|                        | V <sub>0H2</sub>     | V <sub>DD</sub> -0  | .5   |                 | ٧    | All outputs,<br>$1_{OH} = -0.2 \mu\text{A}$                     |
| Input current          | I <sub>ILP</sub> (1) |                     | - 15 | -40             | μΑ   | Port 1, port 2; V <sub>1</sub> ≤<br>V <sub>1L</sub> (type 0)    |
|                        |                      |                     | -    | - 500           | μA   | Port 1, port 2; V <sub>1</sub> ≤<br>V <sub>IL</sub> (type 1)    |
|                        | HLC                  |                     |      | - 40            | μΑ   | SS, RESET;<br>V <sub>I</sub> ≤V <sub>IL</sub>                   |



# DC Characteristics (cont) Standard Voltage Range (cont)

 $T_A = -40$  °C to +85 °C,  $V_{DD} = +5$  V  $\pm 10$  %,  $V_{SS} = 0$  V

|                           |                      |     | Limits |     |      | Test                                                                                |  |
|---------------------------|----------------------|-----|--------|-----|------|-------------------------------------------------------------------------------------|--|
| Parameter                 | Symbol               | Min | Тур    | Max | Unit | Conditions                                                                          |  |
| Input leakage current     | I <sub>LI1</sub>     |     |        | ±1  | μΑ   | T1, INT, STOP;<br>V <sub>SS</sub> ≤ V <sub>I</sub> ≤ V <sub>DD</sub>                |  |
|                           | I <sub>L12</sub>     |     |        | ±3  | μA   | EA; $V_{SS} \leq V_I \leq V_{DD}$                                                   |  |
| Output leakage current    | I <sub>LO</sub>      |     |        | ±1  | μА   | V <sub>SS</sub> ≤ V <sub>0</sub> ≤ V <sub>DD</sub><br>High impedance,<br>bus, T0(3) |  |
| Standby current           | I <sub>DD1</sub> (4) |     | 1.5    | 3.0 | mA   | $t_{CY} = 1.25 \mu s$                                                               |  |
|                           | I <sub>DD2</sub> (5) |     | 1      | 20  | μΑ   | (2)                                                                                 |  |
| Supply current (total)    | I <sub>DD</sub>      |     | 6      | 18  | mΑ   | $t_{CY} = 1.25 \mu s$                                                               |  |
| Data retention<br>voltage | V <sub>DDDR</sub>    | 2.0 |        |     | V    | At hardware STOP<br>mode (STOP,<br>RESET ≤ 0.4 V) or<br>RESET<br>(RESET ≤ 0.4 V)    |  |

### Extended Voltage Range

 $T_A = -40$  °C to +85 °C,  $V_{DD} = +2.5$  V to +6.0 V,  $V_{SS} = 0$  V

|                           |                      |                      | Limits       | 3                    |      | Test                                                                      |
|---------------------------|----------------------|----------------------|--------------|----------------------|------|---------------------------------------------------------------------------|
| Parameter                 | Symbol               | Min                  | Тур          | Max                  | Unit | Conditions                                                                |
| Input voltage low         | V <sub>IL</sub>      | -0.3                 |              | +0.18 V <sub>I</sub> | OD V |                                                                           |
| Input voltage<br>high     | V <sub>IH</sub>      | 0.7 V <sub>DD</sub>  |              | V <sub>DD</sub>      | ٧    | Except XTAL1, XTAL2, RESET, SS                                            |
|                           | V <sub>IH1</sub>     | 0.8V <sub>DD</sub>   |              | V <sub>DD</sub>      | V    | RESET, XTAL1,<br>XTAL2, SS                                                |
| Output voltage low        | V <sub>OL</sub>      |                      |              | +0.45                | ٧    | I <sub>OL</sub> = 1.0 mA                                                  |
| Output voltage<br>high    | V <sub>OH</sub>      | 0.75 V <sub>DC</sub> | 1            |                      | ٧    | Bus, RD, WR,<br>PSEN, ALE, PROG,<br>T0; I <sub>OH</sub> = -100 µA         |
|                           | V <sub>OH1</sub> (1) | 0.7V <sub>DD</sub>   |              |                      | ٧    | $l_{OH} = -1 \mu A$ (type 0) port 1, port 2                               |
|                           |                      | 0.7V <sub>DD</sub>   |              |                      | ٧    | $l_{OH} = -10 \mu\text{A}$ (type 1) port 1, port 2                        |
| Input current             | I <sub>ILP</sub> (1) |                      | <b>– 1</b> 5 | -40                  | μΑ   | Port 1, port 2; V <sub>I</sub> ≤ V <sub>IL</sub> (type 0)                 |
|                           |                      |                      |              | - 500                | μΑ   | Port 1, port 2; V <sub>!</sub> ≤ V <sub>IL</sub> (type 1)                 |
|                           | ILC                  |                      |              | -40                  | μА   | SS, RESET; V <sub>I</sub> ≤<br>V <sub>IL</sub>                            |
| Input leakage<br>current  | ILIT                 |                      |              | ±1                   | μΑ   | T1, $\overline{INT}$ , $\overline{STOP}$ ;<br>$V_{SS} \le V_1 \le V_{DD}$ |
|                           | I <sub>LI2</sub>     |                      |              | <b>±</b> 5           | μΑ   | EA; $V_{SS} \leq V_I \leq V_{DD}$                                         |
| Output leakage<br>current | I <sub>LO</sub>      |                      |              | ±1                   | μА   | $V_{SS} \le V_0 \le V_{DD}$<br>High impedance,<br>bus, T0 (3)             |

### Extended Voltage Range (cont)

 $T_A = -40$  °C to +85 °C,  $V_{DD} = +2.5$  V to +6.0 V,  $V_{SS} = 0$  V

|                 |                      | Limits |         |     |      | Test                                                   |  |
|-----------------|----------------------|--------|---------|-----|------|--------------------------------------------------------|--|
| Parameter       | Symbol               | Min    | Min Typ |     | Unit | Conditions                                             |  |
| Standby current | I <sub>DD1</sub> (4) |        | 0.3     | 0.6 | mA   | $V_{DD} = 3 V;$<br>$t_{CY} = 5 \mu s$                  |  |
|                 | ,                    |        | 2.0     | 4.0 | mA   | $V_{DD} = 6 V$<br>$t_{CY} = 1.25 \mu s$                |  |
|                 | I <sub>DD2</sub> (5) |        | 1       | 20  | μΑ   | (2); V <sub>DD</sub> =3 V                              |  |
|                 |                      |        | 1       | 50  | μΑ   | V <sub>DD</sub> = 6 V                                  |  |
| Supply current  | I <sub>DD</sub>      |        | 2.0     | 4.0 | mA   | $V_{DD} = 3 V;$<br>$t_{CY} = 5 \mu s$                  |  |
|                 |                      |        | 10      | 20  | mA   | $V_{DD} = 6 \text{ V};$<br>$t_{CY} = 1.25 \mu\text{s}$ |  |

### Note:

- Types 0, 1, and 2 options can be specified for µPD80C49H.
   Type 0 for µPD80C39H only.
- (2) Input pin voltage is  $V_1 \le V_{1L}$  or  $V_1 \ge V_{1H}$ .
- (3) Includes port 1 and port 2 pins optionally specified with type 2.
- (4) HALT mode.
- (5) STOP mode.

### **AC Characteristics**

 $T_A = -40$  °C to +85 °C,  $V_{SS} = 0$  V

|                                         |                  |                                 | Lir |      | Test |                                     |            |
|-----------------------------------------|------------------|---------------------------------|-----|------|------|-------------------------------------|------------|
|                                         |                  | V <sub>DD</sub> =<br>+5 V ± 10% |     |      |      | V <sub>DD</sub> =<br>2.5 V to 6.0 V |            |
| Parameter                               | Symbol           | Min                             | Max | Min  | Max  | Unit                                | Conditions |
| Cycle time                              | t <sub>CY</sub>  | 1.25                            | 150 | 5    | 150  | μS                                  |            |
| ALE pulse width                         | t <sub>LL</sub>  | 125                             |     | 995  |      | ns                                  | (1)        |
| Address setup<br>before ALE             | t <sub>AL</sub>  | 140                             |     | 890  |      | ns                                  | (1)        |
| Address hold from ALE                   | t <sub>LA</sub>  | 45                              |     | 295  |      | ns                                  | (1)        |
| Control pulse<br>width (RD, WR)         | t <sub>CC1</sub> | 425                             |     | 2300 |      | ns                                  | (1)        |
| Control pulse<br>width (PSEN)           | t <sub>CC2</sub> | 300                             |     | 1400 |      | ns                                  | (1)        |
| Data setup<br>before WR                 | t <sub>DW</sub>  | 340                             |     | 1965 |      | ns                                  | (1)        |
| Data hold after<br>WR                   | t <sub>WD</sub>  | 45                              |     | 295  |      | ns                                  | (2)        |
| Data hold after<br>RD, PSEN             | t <sub>DR</sub>  | 0                               | 95  | 0    | 470  | ns                                  | (1)        |
| RD to data in                           | t <sub>RD1</sub> |                                 | 300 |      | 1800 | ns                                  | (1)        |
| PSEN to data in                         | t <sub>RD2</sub> |                                 | 175 |      | 1300 | ns                                  | (1)        |
| Address setup<br>before WR              | t <sub>AW</sub>  | 350                             |     | 1850 |      | ns                                  | (1)        |
| Address setup<br>before data in<br>(RD) | t <sub>AD1</sub> |                                 | 700 |      | 3585 | •                                   | (1)        |



### **AC Characteristics (cont)**

 $T_A = -40$  °C to +85 °C,  $V_{SS} = 0$  V

|                                                         | _                   | Limits                  |          |                             |          |           |            |
|---------------------------------------------------------|---------------------|-------------------------|----------|-----------------------------|----------|-----------|------------|
|                                                         |                     | V <sub>DD</sub><br>+5∨± | =<br>10% | V <sub>DD</sub><br>2.5 V to | 6.0 V    |           | Test       |
| Parameter :                                             | Symbol              | Min                     | Max      | Min                         | Max      |           | Conditions |
| Address setup<br>before data in<br>(PSEN)               | t <sub>AD2</sub>    |                         | 500      |                             | 2750     | ns        | (1)        |
| Address float to<br>RD, WR                              | t <sub>AFC1</sub>   | 105                     |          | 600                         | ·        | ns<br>——— | (1)        |
| Address float to<br>PSEN                                | t <sub>AFC2</sub>   | 5                       |          | 125                         |          | ns        | (1)        |
| ALE to control signal (RD, WR)                          | tLAFC1              | 175                     |          | 925                         |          | ns        | (1)        |
| ALE to control signal (PSEN)                            | t <sub>LAFC2</sub>  | 50                      |          | 425                         |          | ns        | (1)        |
| Control signal<br>(RD, WR, PROG)<br>to ALE              | <sup>†</sup> CA1    | 35                      |          | 285                         |          | ns        | (1)        |
| Control signal<br>(PSEN) to ALE                         | t <sub>CA2</sub>    | 280                     |          | 1285                        |          | ns        | (1)        |
| Port control<br>setup before<br>falling edge of<br>PROG | t <sub>CP</sub>     | 85                      |          | 460                         |          | ns        | (3)        |
| Port control hold                                       | t <sub>PC1</sub>    | 0                       | 80       | 0                           | 200      | ns        | (3, 4)     |
| Port control hold<br>after falling edge<br>of PROG      |                     | 135                     |          | 1135                        |          | ns        | (3, 5)     |
| PROG to time P2 input must be valid                     | t <sub>PR</sub>     |                         | 585      |                             | 2715     | ns        | (3)        |
| Input data hold time                                    | tpF                 | 0                       | 125      | 0                           | 500      | ns        | (3)        |
| Output data setup time                                  | t <sub>DP</sub>     | 350                     |          | 1850                        | <u></u>  | ns        | (3)        |
| Output data hol time                                    | d t <sub>PD</sub>   | 75                      |          | 450                         |          | ns        | (3)        |
| PROG pulse<br>width                                     | tpp                 | 625                     |          | 3250                        |          | ns        | (3)        |
| Port 21/0 data<br>setup time                            | tpL                 | 135                     |          | 1135                        | <u> </u> | ns        | (3)        |
| Port 21/0 data<br>hold time                             | ιt <sub>L</sub> p   | 5                       |          | 125                         |          | ns        | (3)        |
| ALE to port output                                      | tpy                 |                         | 475      |                             | 1600     | ns        | (3)        |
| T0 clock period                                         | i t <sub>OPRR</sub> | 250                     |          | 1000                        |          | ns        | (3)        |

### Note:

- (1) Control output:  $C_L = 80 \, pF$ , bus output:  $C_L = 150 \, pF$
- (2)  $C_L = 20 pF$
- (3) Control output: C<sub>L</sub> = 80 pF
- (4) At execution of MOVD A, Pp instruction
- (5) At execution of MOVD Pp, A; ANLD Pp, A; ORLD Pp, A instructions

### AC Timing Test Points (Except RESET, XTAL1, XTAL2, SS)



### **Timing Waveforms**

### Instruction Fetch (External Program Memory)



### Read (External Data Memory)



### Write (External Data Memory)





### **Timing Waveforms (cont)**

### Port 2 Expansion Timing



### I/O Port Timing



### **Bus Timing Requirements**

| Symbol             | Timing Formula                  | Min/Max | Unit |
|--------------------|---------------------------------|---------|------|
| t <sub>LL</sub>    | (7/30) t <sub>CY</sub> – 170    | Min     | ns   |
| t <sub>AL</sub>    | (1/5) t <sub>CY</sub> -110      | Min     | ns   |
| t <sub>LA</sub>    | (1/15) t <sub>CY</sub> - 40     | Min     | ns   |
| t <sub>CC1</sub>   | (1/2) t <sub>CY</sub> – 200     | Min     | ns   |
| t <sub>CC2</sub>   | (2/5) t <sub>CY</sub> – 200     | Min     | ns   |
| t <sub>DW</sub>    | (13 / 30) t <sub>CY</sub> - 200 | Min     | ns   |
| t <sub>WD</sub>    | (1/15) t <sub>CY</sub> -40      | Min     | ns   |
| t <sub>DR</sub>    | (1/10) t <sub>CY</sub> - 30     | Max     | ns   |
| t <sub>RD1</sub>   | (2/5) t <sub>CY</sub> - 200     | Max     | ns   |
| t <sub>RD2</sub>   | (3/10) t <sub>CY</sub> -200     | Max     | ns   |
| t <sub>AW</sub>    | (2/5) t <sub>CY</sub> – 150     | Min     | ns   |
| t <sub>AD1</sub>   | (23 / 30) t <sub>CY</sub> - 250 | Max     | ns   |
| t <sub>AD2</sub>   | (3/5) t <sub>CY</sub> -250      | Max     | ns   |
| t <sub>AFC1</sub>  | (2/15) t <sub>CY</sub> - 65     | Min     | ns   |
| t <sub>AFC2</sub>  | (1/30) t <sub>CY</sub> - 40     | Min     | ns   |
| t <sub>LAFC1</sub> | (1/5) t <sub>CY</sub> - 75      | Min     | ns   |
| t <sub>LAFC2</sub> | (1/10) t <sub>CY</sub> -75      | Min     | ns   |
| t <sub>CA1</sub>   | (1/15) t <sub>CY</sub> - 50     | Min     | ns   |
| t <sub>CA2</sub>   | (4 / 15) t <sub>CY</sub> - 50   | Min     | ns   |
| t <sub>CP</sub>    | (1/10) t <sub>CY</sub> - 40     | Min     | ns   |
| t <sub>PC2</sub>   | (4 / 15) t <sub>CY</sub> - 200  | Min     | ns   |
| t <sub>PR</sub>    | (17 / 30) t <sub>CY</sub> - 120 | Max     | ns   |
| t <sub>PF</sub>    | (1/10) t <sub>CY</sub>          | Max     | ns   |
| t <sub>DP</sub>    | (2/5) t <sub>CY</sub> - 150     | Min     | ns   |
| t <sub>PD</sub>    | (1/10) t <sub>CY</sub> - 50     | Min     | ns   |
| tpp                | (7 / 10) t <sub>CY</sub> - 250  | Min     | ns   |
| t <sub>PL</sub>    | (4/15) t <sub>CY</sub> -200     | Min     | ns   |
| t <sub>LP</sub>    | (1/30) t <sub>CY</sub> -40      | Min     | ns   |
| t <sub>PV</sub>    | (3/10) t <sub>CY</sub> +100     | Max     | ns   |
| t <sub>OPRR</sub>  | (1/5) t <sub>CY</sub>           | Min     | ns   |
| t <sub>CY</sub>    | (1/f <sub>XTAL</sub> )×15       | 7.1000  | μS   |



### **Operating Characteristics**















### **Operating Characteristics (cont)**



Curves below 1 MHz show characteristics for external oscillation









Note: Curves without "operation secured area" show reference data.



### **Functional Description**

The μPD80C39H/μPD80C49H has the following functional blocks:

### Instruction Decoder

The instruction decoder stores the operation code of each instruction and converts it into outputs that control the functions of each block. These outputs control the functions executed by the ALU, data source, and specified registers.

### Arithmetic Logic Unit (ALU)

The ALU receives 8-bit data from the accumulator or temporary register and computes an 8-bit result under control of the instruction decoder.

The ALU executes the following functions:

- · Add with carry or add without carry
- · Logical AND, OR, XOR
- · Increment and decrement
- · Bit complement
- Rotate left and right
- · Swap nibbles
- · BCD decimal correction

When a carry results from ALU overflows, the carry bit of the program word is set.

### **Accumulator**

The accumulator is an 8-bit register that stores ALU input data and arithmetic results. It can also be used for transferring data between I/O ports and memory.

### **Temporary Register**

The temporary register is an 8-bit register used for the internal processing necessary with arithmetic operations. The contents of the temporary register are input to the ALU.

### **Program Counter**

The program counter is a 12-bit register that addresses on-chip program memory. The program counter specifies the address of the next instruction to be executed.

### **Program Memory**

The  $\mu$ PD80C49H contains a mask-programmable ROM of 2048  $\times$  8 bits that can be addressed by a program counter. The  $\mu$ PD80C39H has no internal ROM, so it uses external program memory. You can expand internal program memory to 4096 bytes by connecting external program memory. When the contents of the program

counter exceed the built-in ROM area, the external program memory will be automatically accessed by  $DB_0-DB_7$ ,  $P2_0-P2_3$ , and  $\overline{PSEN}$ .

### **Data Memory**

The  $\mu$ PD80C39H/ $\mu$ PD80C49H has 128 words  $\times$  8 bits of data memory that can be externally expanded 256 words maximum when needed.

### RAM Address Register

The RAM address register specifies the next address to be accessed in data memory.

### **Program Status Word**

The PSW (figure 1) is an 8-bit status word containing the information shown in table 1.

### Figure 1. Program Status Word



### Table 1. PSW Bit Functions

| Bits 0-2 | Stack pointer bits (S0–S2) A RESET clears the stack pointer to 0.                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------|
| Bit 3    | Not used (1).                                                                                                          |
| Bit 4    | Working register bank switch bit (BS)<br>0 = Bank 0<br>1 = Bank 1                                                      |
| Bit 5    | Flag bit (F0). User-controlled bit that can be complemented, cleared, or tested by conditional jump instruction JF0.   |
| Bit 6    | Auxiliary Carry (AC) Generated by an auxiliary carry, ADD instruction. Can by used by decimal adjust instruction DA A. |
| Bit 7    | Carry flag (CY) Indicates that an accumulator overflow has taken place with the previously executed instruction.       |

### **Conditional Branch Logic**

The conditional branch logic is used to test processor conditions. Use a conditional jump instruction to test the conditions shown in table 2.

### Control Logic

The control logic generates or receives the signals that control various functions including memory reads and writes, interrupts, software STOP mode, resets, and external memory fetches.



Table 2. Branching Conditions

| Condition | onal Jump |
|-----------|-----------|
| All 0     | Not all 0 |
|           | 1         |
| 0         | 1         |
|           | 1         |
| _         | 1         |
| 0         | 1         |
| 0         | _         |
|           | All 0     |

### **Reset Functions**

A reset performs the following functions:

- Clears the program counter and the stack pointer to 0
- · Selects register bank and memory bank 0
- Sets the data bus in a high impedance state (except when EA is high)
- · Sets ports 1, 2 in input mode
- Disables interrupts (timer and external)
- · Stops the timer
- · Clears the timer flag, F0, and F1
- Disables the clock output from T0
- Releases HALT and STOP modes

### Timer/Event Counter

The timer/event counter can count external events in order to generate a precise time delay. The counter operation is the same in both modes, the only difference is the input source.

The counter is an 8-bit binary up counter (figure 2) that can be reset. It is possible to transfer the contents of the timer to the accumulator and vice-versa by using the MOV A, T and MOV T, A instructions, respectively. The contents of the counter can be independently initialized by the MOV T, A instruction. Use the STRT T instruction to use the counter as a timer and the STRT CNT instruction to use the counter as an event counter.

Figure 2. Timer/Event Counter



Once the counter starts, it continues counting until the program executes a STOP TCNT instruction or RESET becomes active. The counter is incremented up to the maximum count (FFH) and overflows when the count goes from FFH to 00H.

Event Counter. When the T1 pin and counter input are connected by the execution of a STRT CNT instruction, the counter starts counting as an event counter. A change in T1 from high to low causes a count signal which increments the counter by +1. The maximum speed of a count increment is one count per 3 machine cycles. When a 12 MHz crystal is used, the maximum speed is 1 count per  $3.75\,\mu\text{s}$ . There is no mimimum speed. After a count signal the T1 input must be held low at least 250 ns (at 12 MHz).

Timer. When an internal clock is connected with the counter input by the execution of the STRT T instruction, the counter starts counting as a timer. When used as a machine cycle clock, ALE is passed through a prescaler which generates an internal clock that increments the timer every 32 machine cycles. The prescaler is reset during the execution of a STRT T instruction. With a 12 MHz crystal, the counter is incremented by  $\pm 1$  at each 25 kHz clock every  $\pm 1$ 0  $\pm 1$ 0.

You can obtain a delay from 40  $\mu$ s to 10 ms (256 counts) by presetting the counter and detecting the overflow. To obtain time, through software control, in excess of 10 ms, count overflows in a separate register. To count in steps of 40  $\mu$ s or less, an external clock can be supplied to the T1 input which causes the counter to operate in the event counter mode. Use the ALE frequency divided by 3 or more for the external clock. Use a software delay loop for fine adjustment of an extremely small or large delay.

### Ports 1 and 2 Latch and Buffer

Ports 1 and 2 are 8-bit input/output ports. The data written to the port by an output instruction is latched and output and the data is maintained unless a new output instruction is executed. Input data is not latched, so it is necessary to stabilize input data when reading data by an input instruction.

Several port-loading options are available. At the time you order a mask ROM, ( $\mu$ PD80C49H), you can designate the pullup resistors for port lines P10-P17, P20-P23, and P24-P27.

Three types of pullup resistors are available:

| Туре 0 | $(I_{OH} = -5 \mu\text{A}: V_{DD} = +5 V + 10\%)$  |
|--------|----------------------------------------------------|
| Type 1 | $(I_{OH} = -50 \mu\text{A}: V_{DD} = +5 V + 10\%)$ |
| Type 2 | No pullup resistor                                 |



Only type 0 pullup resistors are available with the  $\mu PD80C39H$ .

### **Timing Logic**

The oscillator generates a clock signal that controls all system timing operations. Oscillation is generated by either an external self-oscillating element or external clock input. The oscillator acts as an internal high-gain amplifier for serial resonance. To obtain the oscillation frequency, an external LC network or a crystal or ceramic external resonator may be connected.

As the crystal frequency is lowered, there is an equivalent reduction in series resistance (R). As the temperature of the crystal is lowered, R is increased. Due to this relationship, it becomes difficult to stabilize oscillation where there is low power supply voltage. When  $V_{CC}$  is less than 2.7 V and the oscillator frequency is 3 MHz or less,  $T_A$  (ambient temperature) should not be less than  $-10\,^{\circ}\text{C}$ .

### **Standby Control**

The standby control circuitry allows low power consumption operation. The standby function operates in 2 modes: HALT and STOP.

### **HALT Mode**

In HALT mode, the oscillation circuit continues to operate but the internal clock stops. The CPU holds all the status of the internal circuits just prior to execution of the HALT instruction. In HALT mode, power consumption is much less than normal.

Setting HALT Mode. HALT mode is set by execution of the HALT instruction and released by either  $\overline{\text{INT}}$  or RESET. If interrupts are disabled and  $\overline{\text{INT}}$  becomes low at a machine cycle right before the HALT instruction and remains low during 2 machine cycles, the HALT instruction byte will be fetched and decoded, but the HALT mode will not be set. Program operation resumes from the instruction following the HALT instruction.

If interrupts are enabled under the same conditions as above, the HALT instruction byte will be fetched and decoded but the HALT mode will not be set and the program will jump to the interrupt start address. After returning from the interrupt routine, the program will continue from the instruction following the HALT instruction.

Releasing HALT Mode. Release HALT mode by activating INT or RESET. When using INT to release HALT mode, a low level is present at the INT pin and the internal clock is restarted. If interrupts are enabled, the interrupt is executed after the first instruction following the HALT instruction.

In the interrupt enable state, hold the  $\overline{\text{INT}}$  pin low until the interrupt procedure is started to ensure the interrupt.

When using RESET to release HALT mode, a low level is present at the RESET pin and the HALT mode is reset and a normal reset operation is executed. When RESET goes to a high level, the program starts from address 0.

### STOP Mode

In STOP mode, the oscillator stops and only the contents of RAM are maintained. Power consumption is lower than that of the HALT mode. You can set the STOP mode with hardware, by controlling the RESET and STOP pins; and by software, by executing the corresponding instruction.

### **Hardware STOP Mode**

In hardware STOP mode, the contents of RAM can be held at a voltage as low as +2.0 V.

To set hardware STOP mode, set the RESET pin to a low level to protect the contents of RAM. Set the STOP pin to a low level to stop operation of the oscillation circuit.

To release hardware STOP mode, apply the normal operating level (+2.5 V to +6.0 V) to the power supply at the  $V_{DD}$  pin. As figure 3 shows, set the  $\overline{STOP}$  pin to a high level while holding the  $\overline{RESET}$  pin at a low level. This will restart the oscillation circuit. When  $\overline{RESET}$  is set high after oscillation circuit operation is stabilized, the program is started from address 000H. Because the  $\overline{STOP}$  pin controls oscillator operation, be careful to protect the  $\overline{STOP}$  pin from noise.

When power is turned on, or when STOP mode is released, the oscillation circuit restarts. Because the crystal or ceramic resonator utilizes mechanical vibration, a certain time is required for the oscillation to stabilize. The "t" represents the oscillation stabilizing wait time in the timing waveform.

During this wait time, it is necessary to stop instruction execution in order to prevent CPU errors, Therefore, "t" must be longer than the oscillator's stabilizing time.

Figure 3. Oscillator Stop and Start





Oscillation stabilizing time differs somewhat by the type of oscillator used. With a 6 MHz oscillation frequency, a crystal resonator needs several milliseconds to stabilize, while a ceramic resonator needs several hundred microseconds. Figure 4 shows how to easily control the hardware STOP mode by externally connecting a capacitor to the RESET pin. This allows control of the oscillation stabilizing time.

Figure 4. Hardware STOP Mode Control Circuit



### **Software STOP Mode**

In software STOP mode, the oscillation circuits stop, but the CPU maintains all status of internal circuits and data existing just before the STOP instruction. Software STOP mode is the same as when the oscillation circuit stops in HALT mode.

In software STOP mode, if a capacitor (C<sub>SS</sub>) is connected to the SS pin as shown in figure 5, you can obtain the oscillation stabilizing wait time when releasing STOP mode.

Setting Software STOP Mode. To set software STOP mode, execute the STOP instruction. This sets the internal software STOP mode flip-flop which stops the oscillator and turns transistors A and B off and on, respectively. Capacitor CSS discharges through transistor B causing the SS pin to go low.

**Releasing Software STOP Mode.** To release software STOP mode, apply an  $\overline{\text{INT}}$  or  $\overline{\text{RESET}}$  input.

When using the  $\overline{\text{INT}}$  input (figure 6), a low at the  $\overline{\text{INT}}$  pin resets the software STOP flip-flop and turns transistors A and B on and off, respectively. Then the oscillator restarts, but since  $\overline{\text{SS}}$  is still low, program execution remains stopped. With transistor A on,  $C_{\text{SS}}$  charges and

causes  $\overline{SS}$  to go to a high level. Then, program execution restarts. The time it takes for  $\overline{SS}$  to reach the threshold of a logic 1 determines the oscillation stabilizing wait time.

After software STOP mode is released, if interrupts are disabled as in the HALT mode, program execution is resumed from the instruction following the STOP instruction. If interrupts are enabled, the interrupt procedure is initiated (address 003H) after the execution of 1 instruction following the STOP instruction. To assure the interrupt, hold  $\overline{\text{INT}}$  at a low level until the interrupt procedure is initiated. Even with short low level timing, the interrupt procedure will be assured if you place a 1-machine cycle instruction after the STOP instruction. However, it is recommended that you hold  $\overline{\text{INT}}$  low for at least 2 machine cycles.

When using the  $\overline{\text{RESET}}$  input, a low level at the  $\overline{\text{RESET}}$  pin resets the software STOP flip-flop. The oscillator starts and the  $\overline{\text{SS}}$  pin goes to a high level as  $C_{SS}$  is charged. The program starts from address 000H when  $\overline{\text{RESET}}$  goes high. Also, since the oscillation stabilizing wait time is generated when  $\overline{\text{SS}}$  is low, the  $\overline{\text{RESET}}$  pin should be held low longer than the  $\overline{\text{SS}}$  pin. When the oscillation stabilizing wait time is obtained by the externally connected capacitor, the value of the capacitor (CRST) connected to the  $\overline{\text{RESET}}$  pin (figure 4) should be set at least 3 times larger than that of capacitor  $C_{SS}$  connected to the  $\overline{\text{SS}}$  pin. For example, if  $C_{SS}$  is set to 0.33  $\mu$ F,  $C_{RST}$  should be 1  $\mu$ F.

When no capacitor is connected to the SS pin, the low level time of the RESET pin should be set to a value larger than the oscillation stabilizing time and SS should be open or pulled up with a 1k or more resistor.



Figure 5. Software STOP Mode Control Circuit



Figure 6. Software STOP Mode Timing



# www.DataSteet/U.com

| Mnemonic Opera Accumulator ADD A, # data (A) ~ |                                                                                                 |                                                                                     | ×eH   |                     |         | Š              | Operation Code | Code                |                                    |                  |        |       |
|------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|---------------------|---------|----------------|----------------|---------------------|------------------------------------|------------------|--------|-------|
|                                                | Operation                                                                                       | Description                                                                         | Code  | ٥,                  | å       | Ds             | 70             | D3                  | D <sub>2</sub> D <sub>1</sub>      | õ                | Cycles | Bytes |
|                                                |                                                                                                 |                                                                                     |       |                     |         |                |                |                     |                                    |                  |        |       |
|                                                | (A) + (A) + data                                                                                | Add immediate the specified data to the accumulator.(2)                             | 03    | 0<br>q <sub>7</sub> | 9p<br>0 | o<br>ds        | 0<br>4         | ဝဗ္မ                | 0<br>d <sub>2</sub> d <sub>1</sub> | - do -           | 2      | 2     |
| ADD A, Rr (A) →<br>r = 0                       | (A) $\leftarrow$ (A) + (Rr) for $r = 0-7$                                                       | Add contents of designated register to the accumulator.(2)                          | 6n(4) | 0                   | -       |                | 0              | -                   | _                                  | נ נ              | -      | -     |
| ADD A, @ Rr (A) ←<br>r = 0                     | (A) $\leftarrow$ (A) + ((Rr)) for $r = 0-1$                                                     | Add indirect the contents the data memory location to the accumulator (2)           | 6n(4) | 0                   | -       | -              | 0              | 0                   | 0                                  | ٥ ،              | -      | -     |
| ADDC A, # data (A) *                           | (A) ← (A) + (C) + data                                                                          | Add immediate with carry the specified data to the accumulator.(2)                  | 5     | 0 4                 | ဝဗို    | o <del>გ</del> | 1<br>q4        | 0<br>d3 (           | 0 1<br>d <sub>2</sub> dղ           | - 6              | 2      | 2     |
| ADDC A, Rr (A) +                               | $(A) \leftarrow (A) + (C) + (Rr)$<br>for $r = 0-7$                                              | Add with carry the contents of the designated register to the accumulator.(2)       | 7n(4) | 0                   | -       | -              | -              | -                   | _                                  | <u>.</u>         | 1      | -     |
| ADDC A, @ Rr (A) +                             | (A) $\leftarrow$ (A) + (C) + ((Rr))<br>for r = 0-1                                              | Add indirect with carry the contents of data memory location to the accumulator (2) | 7n(4) | 0                   | -       | -              |                | 0                   | 0                                  | 0                | 1      |       |
| ANL A, # data (A) +                            | (A) (A) AND data                                                                                | Logical AND specified immediate data with accumulator.                              | 53    | 040                 | - 9°    | ဝန္            | - 4            | ၀-မွာ               | 0<br>2<br>0                        | 1 1<br>d1 d0     | 2      | 2     |
| ANL A, Rr (A) +                                | (A) ← (A) AND (Rr) for r = 0-7                                                                  | Logical AND contents of designated register with accumulator.                       | 5n(4) | 0                   | -       | 0              |                | -                   | _                                  | נו               | -      | -     |
| ANL A, @ Rr (A) +                              | (A) ← (A) AND ((Rr))<br>for r = 0-1                                                             | Logical AND indirect the contents of data memory with accumulator.                  | 5n(4) | 0                   | -       | 0              | -              | 0                   | 0                                  | 0                | -      | -     |
| CPL A (A)                                      | (A) ← NOT (A)                                                                                   | Complement the contents of the accumulator.                                         | 37    | 0                   | 0       | -              | -              | 0                   | _                                  | -                | -      | -     |
| CLR A (A) 0                                    | 0                                                                                               | Clear the contents of the accumulator.                                              | 27    | 0                   | 0       | -              | 0              | 0                   |                                    | -                | -      | -     |
| DA A                                           |                                                                                                 | Decimal adjust the contents of the accumulator (2)                                  | 25    | 0                   | -       | 0              | -              | 0                   | _                                  | -                | 1      | -     |
| DEC A (A) -                                    | (A) ← (A) – 1                                                                                   | Decrement by 1 the accumulator's contents.                                          | 20    | 0                   | 0       | 0              | 0              | 0                   | +                                  | 1                | 1      | -     |
| INC A (A) *                                    | (A) ← (A) + 1                                                                                   | Increment by 1 the accumulator's contents.                                          | 17    | 0                   | 0       | 0              | -              | 0                   | _                                  | 1 1              | 1      | -     |
| ORL A, # data (A) -                            | (A) ← (A) OR data                                                                               | Logical OR specified immediate data with accumulator.                               | 43    | 0 4                 | 1<br>de | 0 <del>R</del> | 0<br>4         | 0<br>d <sub>3</sub> | ) <sup>2</sup> р<br>О              | ط <del>-</del> و | 5      | 2     |
| ORL A, Rr (A) -                                | (A) (A) OR (Rr) for r = 0-7                                                                     | Logical OR contents of designated register with accumulator.                        | 4n(4) | 0                   | -       | 0              | 0              | -                   | _                                  | ١ ١              | +      | -     |
| ORL A, @ Rr (A) →<br>r = C                     | (A) $\leftarrow$ (A) OR ((Rr)) for $r = 0-1$                                                    | Logical OR indirect the contents of data memory location with accumulator.          | 4n(4) | 0                   | -       | 0              | 0              | 0                   | 0                                  | 0 ر              | -      | -     |
|                                                | $(A_N + 1) \leftarrow (A_N)$<br>$(A_0) \leftarrow (A_7) \text{ for } N = 0-6$                   | Rotate accumulator left by 1 bit without carry.                                     | E3    | -                   | -       | -              | 0              | 0                   | -                                  | -                | -      | -     |
| v(0v)<br>(v)<br>V)<br>ValaS                    | $(A_{N+1}) \leftarrow (A_{N}); N = 0-6$<br>$(A_{0}) \leftarrow (C)$<br>$(C) \leftarrow (A_{7})$ | Rotate accumulator left by 1 bit through carry.                                     | 14    | -                   | -       | -              | -              | 0                   | <del>-</del>                       | -                | 1      | -     |
|                                                | $(A_N) \leftarrow (A_{N+1}); N = 0-6$<br>$(A_7) \leftarrow (A_0)$                               | Rotate accumulator right by 1 bit without carry.                                    | 77    | 0                   | 1       | 1              | -              | 0                   | _                                  | -                | -      | -     |



| Instruction                                    | Instruction set (cont)                                                                                                                                                                        |                                                                             | 3     |                     |                | ő             | Operation Code | Code             |                     |                  |                 |        |       |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|---------------------|----------------|---------------|----------------|------------------|---------------------|------------------|-----------------|--------|-------|
| Mnemonic                                       | Operation                                                                                                                                                                                     | Description                                                                 | Code  | 7                   | ۵              | ۵             | 4              | e<br>e           | 20                  | ٥                | ς<br>ο          | Cycles | Bytes |
| Accumulator (cont)                             |                                                                                                                                                                                               |                                                                             |       |                     |                |               |                |                  | ١,                  |                  |                 |        | -     |
| RRC A                                          | $(A_N) \leftarrow (A_{N+1}); N = 0-6$<br>$(A_7) \leftarrow (C)$<br>$(C) \leftarrow (A_2)$                                                                                                     | Rotate accumulator right by 1 bit through carry.                            | 29    | 0                   | -              | -             | 0              | 0                | _ ]                 | _                | _               | _      | -     |
|                                                | (0) (0)                                                                                                                                                                                       | Swan the 2.4-bit nibbles in the accumulator.                                | 47    | 0                   | -              | 0             | 0              | 0                | _                   | _                | _               | _      | -     |
| XRI A # data                                   | (A) (A) XOR data                                                                                                                                                                              | Logical XOR specified immediate data with accumulator.                      | 63    |                     | - 4            | 0 4           | - €            | 0 -5             | 0 €                 | <del></del>      | ~- <del>-</del> | 2      | 2     |
| XRL A, Rr                                      | (A) + (A) XOR (Rr) for                                                                                                                                                                        | Logical XOR contents of designated register with accumulator.               | Dn(4) | - 6                 | 8 -            | 5 0           |                | İ                | 1                   |                  |                 | -      | -     |
| XRL A, @ Rr                                    | $(A) \leftarrow (A) \times ((Rr))$ for $r = 0-1$                                                                                                                                              | Logical XOR indirect the contents of data memory location with accumulator. | Dn(4) | -                   | -              | 0             | -              | 0                |                     | 0                |                 | _      | -     |
| Branch                                         |                                                                                                                                                                                               |                                                                             |       |                     |                |               |                |                  |                     |                  |                 |        |       |
| DJNZ Rr, addr                                  | (Rr) $\leftarrow$ (Rr) - 1; r = 0-7<br>If (Rr) $\neq$ 0;<br>(80°=0C=) $\leftarrow$ addr                                                                                                       | Decrement the specified register and test contents.                         | E     | 1<br>a <sub>7</sub> | a <sub>6</sub> | - a2          | 94<br>0        | - 8 <sub>3</sub> | a <sub>2</sub>      | a <sub>1</sub> , | 30 g            | 2      | 7     |
| JBb addr                                       | $(PC_0 - PC_7) \leftarrow addr \text{ if } Bb = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } Bb = 0$                                                                                           | Jump to specified address if accumulator bit is set.                        | x2(6) | b <sub>2</sub>      | р-<br>9в       | ъ<br>в<br>э   | - a4           |                  | 0<br>a <sub>2</sub> | - 2              | a <sub>0</sub>  | 2      | 2     |
| JC addr                                        | $(PC_0-PC_7) \leftarrow addr \text{ if } C = 1$<br>$(PC_1 \leftarrow PC_7) \leftarrow addr \text{ if } C = 0$                                                                                 | Jump to specified address if carry flag is set.                             | F6    | 1<br>a <sub>7</sub> | - %            | - 85          | - 8g           | 330              | - a                 | - स्             | g<br>90         | 2      | 2     |
| JF0 addr                                       | $(PC_0 - PC_7) \leftarrow addr \text{ if } F0 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } F0 = 0$                                                                                           | Jump to specified address if flag F0 is set.                                | 98    | 1<br>a <sub>7</sub> | a <sub>6</sub> | - %           | - a            | 0 &              | a <sub>2</sub>      | - E              | 90              | 2      | 7     |
| JF1 addr                                       | $(PC_0-PC_7) \leftarrow addr \text{ if } F1 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } F1 = 0$                                                                                             | Jump to specified address if flag F1 is set.                                | 92    | 0<br>a <sub>7</sub> | - %            | - %           | a4             | 3 0              | - s                 | - &              | 90              | 2      | 7     |
| JMP addr                                       | (PC <sub>8</sub> −PC <sub>10</sub> ) ← (addr <sub>8</sub> −addr <sub>10</sub> )<br>(PC <sub>0</sub> −PC <sub>7</sub> ) ← (addr <sub>0</sub> −addr <sub>7</sub> )<br>(PC <sub>11</sub> ) ← DBF | Direct jump to specified address within the 2K address block.               | x4(6) | a <sub>10</sub>     | g gg           | . 28 88<br>35 | a4             | g3               | a <sub>2</sub>      | a 0              | 0 00            | 2      | 7     |
| IMPP @ A                                       | (PC <sub>1</sub> −PC <sub>7</sub> ) ← ((A))                                                                                                                                                   | Jump indirect to specified address with address page.                       | B3    | -                   | 0              | -             | -              | 0                | 0                   | -                | -               | 2      | -     |
| Manual and |                                                                                                                                                                                               | Jump to specified address if carry flag is low.                             | E6    | 1<br>a <sub>7</sub> | - ae           | - %           | 92.0           | 93.0             | - 8                 | - æ              | 90 0            | 7      | 7     |
| N.Dai                                          | $(PC_0 - PC_7) \leftarrow addr \text{ if } l = 0$<br>$(PC_1 \leftarrow (PC_1) \leftarrow (PC_2) + 2 \text{ if } l = 1$                                                                        | Jump to specified address if interrupt is low.                              | 98    | 1<br>a <sub>7</sub> | 0<br>9e        | 3,0           | a4 0           | 3 0              | - a                 | - F              | 9 0             | 2      | 7     |
| aShe                                           | $(PC_0 - PC_7) \leftarrow addr \text{ if } T0 = 0$<br>$(PC_1 \leftarrow PC_7) \leftarrow addr \text{ if } T0 = 1$                                                                             | Jump to specified address if test 0 is low.                                 | 26    | 0<br>a7             | 98             | ÷ %           | 94             | a3               | a <sub>2</sub>      | - 4              | g 0             | 2      | 2     |
| ppa LING4U                                     | $(PC_0-PC_7) \leftarrow addr \text{ if } T1 = 0$<br>$(PC) \leftarrow (PC) + 2 \text{ if } T1 = 1$                                                                                             | Jump to specified address if test 1 is low.                                 | 46    | 0<br>a <sub>7</sub> | - 8e           | o %           | 0 4            | 33 0             | a <sub>2</sub>      | - 45             | 30 o            | 7      | 7     |
| OD JNZ addr                                    | $(PC_0-PC_7) \leftarrow addr \text{ if } A \neq 0$<br>$(PC) \leftarrow (PC) + 2 \text{ if } A = 0$                                                                                            | Jump to specified address if accumulator is non-zero.                       | 96    | 1<br>a7             | 0 %            | 9.0           | - 4g           | - g              | a <sub>2</sub>      | - &              | 9 c             | 7      | 2     |
|                                                |                                                                                                                                                                                               |                                                                             |       |                     |                |               |                |                  |                     |                  |                 |        |       |

# www.balastesty.U.com

|                 |                                                                                                   |                                                                          | H     |                     |                | ō              | Operation Code      | e<br>Code      |                     |                         |                |        |       |
|-----------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------|---------------------|----------------|----------------|---------------------|----------------|---------------------|-------------------------|----------------|--------|-------|
| Mnemonic        | Operation                                                                                         | Description                                                              | Code  | D,                  | D <sub>6</sub> | Ds             | D4                  | D3             | D2                  | D1 D0                   | ,              | Cycles | Bytes |
| Branch (cont)   |                                                                                                   |                                                                          |       |                     |                |                |                     |                |                     |                         |                |        |       |
| JTF addr        | $(PC_0-PC_7) \leftarrow addr \text{ if TF} = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if TF} = 0$   | Jump to specified address if timer flag is set to 1.                     | 9     | 0<br>a <sub>7</sub> | 0 %            | o %            | - 4g                | 0 &            | - g                 | - a<br>- a              | 90<br>90       | 2      | 2     |
| JT0 addr        | $(PC_0-PC_7) \leftarrow addr \text{ if } T0 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } T0 = 0$ | Jump to specified address if test 0 is a 1.                              | 36    | 9.<br>9.            | 0 %            | - %            | 1 g                 | 33             | - g                 | a, 1                    | 90             | 2      | 2     |
| JT1 addr        | $(PC_0-PC_7) \leftarrow addr \text{ if } T1 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } T1 = 0$ | Jump to specified address if test 1 is a 1.                              | 99    | 0<br>a <sub>7</sub> | - %            | 0<br>%         | - 4g                | 93<br>93       | 1<br>a <sub>2</sub> | a, 1                    | a <sub>0</sub> | 2      | 2     |
| JZ addr         | $(PC_0-PC_7) \leftarrow addr \text{ if } A = 0$<br>$(PC) \leftarrow (PC) + 2 \text{ if } A = 1$   | Jump to specified address if accumulator is 0.                           | 90    | 1<br>a <sub>7</sub> | - 9e           | 0<br>35        | 0<br>4 <sub>4</sub> | a <sub>3</sub> | 1<br>a <sub>2</sub> | 1 (<br>a <sub>1</sub> a | a <sub>0</sub> | 2      | 2     |
| Control         |                                                                                                   |                                                                          |       |                     |                |                |                     |                |                     |                         |                |        |       |
| ENI             |                                                                                                   | Enable the external interrput input.                                     | 05    | 0                   | 0              | 0              | 0                   | 0              | -                   | 0                       | 1              | 1      | -     |
| DISI            |                                                                                                   | Disable the external interrupt input.                                    | 15    | 0                   | 0              | 0              | -                   | 0              | -                   | 0                       | 1              | 1      | -     |
| ENTO CLK        |                                                                                                   | Enable the clock output pin To.                                          | 75    | 0                   | -              | -              | -                   | 0              |                     | 0                       | _              | 1      | -     |
| SEL MB0         | (DBF) ← 0                                                                                         | Select bank 0 (locations 0-2047) of program memory.                      | 罚     | -                   | -              | -              | 0                   | 0              | -                   | 0                       | -              | -      | -     |
| SEL MB1         | (DBF) ← 1                                                                                         | Select bank 1 (locations 2048-4095) of program memory.                   | 55    | -                   | -              | -              | -                   | 0              | -                   | 0                       |                | _      | -     |
| SEL RB0         | (88) ← 0                                                                                          | Select bank 0 (locations 0-7) of data memory.                            | S     | -                   | -              | 0              | 0                   | 0              | -                   | 0                       | -              |        | -     |
| SEL RB1         | (BS) ← 1                                                                                          | Select bank 1 (locations 24-31) of data memory.                          | 05    | -                   | -              | 0              | -                   | 0              | -                   | 0                       | -              | -      | -     |
| HALT            |                                                                                                   | Initiates halt mode.                                                     | 10    | 0                   | 0              | 0              | 0                   | 0              | 0                   | 0                       | 1              | -      | 1     |
| STOP            | -                                                                                                 | Sets CPU to software stop mode.                                          | 82    | -                   | 0              | 0              | 0                   | 0              | 0                   | -                       | 0              | -      | 1     |
| Data Moves      |                                                                                                   |                                                                          |       |                     |                |                |                     |                |                     |                         |                |        |       |
| MOV A, # data   | (A) ← data                                                                                        | Move immediate the specified data into the accumulator.                  | 23    | 0 4                 | 0 %            | - <del>2</del> | 0 \$                | o &            | o 5                 | <del>-</del> Б          | - 8            | 2      | 2     |
| MOV A, Rr       | (A) $\leftarrow$ (Rr); $r = 0-7$                                                                  | Move the contents of the designated registers into the accumulator.      | Fn(4) | -                   | -              |                | -                   | -              | ľ                   | 7                       | ľ              | 1      | -     |
| MOV A, @ Rr     | (A) $\leftarrow$ ((Rr)); $r = 0-1$                                                                | Move indirect the contents of data memory location into the accumulator. | Fn(4) | -                   | -              | -              | -                   | 0              | 0                   | 0                       | į              | -      | -     |
| MOV A, PSW      | (A) ← (PSW)                                                                                       | Move contents of the program status word into the accumulator.           | 23    | -                   | -              | 0              | 0                   | 0              | -                   | -                       | _              | 1      | -     |
| Mov Rr. # data  | (Rr) data; r = 0-7                                                                                | Move immediate the specified data into the designated register.          | Bn(4) | t 4                 | 0 %            | - &            | - 4                 | - £            | - ç                 | - 5                     | _ မွ           | 2      | 2     |
| DV Rr, A        | $(Rr) \leftarrow (A); r = 0-7$                                                                    | Move accumulator contents into the designated register.                  | An(4) | -                   | 0              | -              | 0                   | -              | ~                   | _                       | L              | 1      | 1     |
| MOV @ Rr, A     | $((Rr)) \leftarrow (A); r = 0-1$                                                                  | Move indirect accumulator contents into data memory location.            | An(4) | -                   | 0              | -              | 0                   | 0              | 0                   | 0                       | L              | 1      | -     |
| ∂V @ Rr, # data | (Rr) ← data ((Rr)) ← data; r = 0-1                                                                | Move immediate the specified data into data memory.                      | Bn(4) | - ¢                 | 0 %            | - સ            | - 2                 | ంభ             | 6 م                 | 0 &                     | 노용             | 2      | 2     |
| A WOW A         | $(PSW) \leftarrow (A)$                                                                            | Move contents of accumulator into the program status word                | 07    | -                   | -              | c              | -                   | -              | -                   | -                       | -              | -      | -     |



| =  |
|----|
| 0  |
| ೨  |
| -  |
| ب  |
| •  |
| S  |
| Ē  |
| Ō  |
| -  |
|    |
| Ü  |
| 3  |
| Ē  |
| -  |
| 60 |
| 2  |

|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                          | Hex   |     |      | ð                | Operation Code | Code |                |                       |              |       |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------|-----|------|------------------|----------------|------|----------------|-----------------------|--------------|-------|
| Mnemonic          | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                              | ခို   | 4   | õ    | D <sub>S</sub>   | 2              | ۵    | D <sub>2</sub> | ã                     | Cycles       | Bytes |
| Data Moves (cont) | ()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                          |       |     |      |                  |                |      |                |                       |              |       |
| M0VP A, @ A       | $(PC_0-PC_7) \leftarrow (A)$<br>$(A) \leftarrow ((PC))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Move data in the current page into the accumulator.                      | A3    | -   | 0    | -                | 0              | 0    | 0              | -                     | 5            | -     |
| M0VP3 A, @ A      | $(PC_0-PC_7) \leftarrow (A)$<br>$(PC_8-PC_{11}) \leftarrow 0011$<br>$(A) \leftarrow ((PC))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Move program data in page 3 into the accumulator.                        | E3    | -   | -    | -                | 0              | 0    | 0              | -                     | 2            |       |
| M0VX A, @ R       | (A) $\leftarrow$ ((Rr)); $r = 0-1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Move indirect the contents of external data memory into the accumulator. | 8n(4) | -   | 0    | 0                | 0              | 0    | 0              | 0                     | 5            | -     |
| MOVX @ R, A       | ((Rr)) (A); r = 0-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Move indirect the contents of the accumulator into external data memory. | 9n(4) |     | 0    | 0                | -              | 0    | 0              | 0                     | 2            | -     |
| XCH A, Rr         | (A) (Rr); $r = 0-7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Exchange the accumulator and designated register's contents.             | 2n(4) | 0   | 0    | -                | 0              | _    | _              | _                     | -            | -     |
| XCH A, @ Rr       | $(A) \longleftarrow ((Rr)); r = 0-1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Exchange indirect contents of accumulator and location in data memory.   | 2n(4) | 0   | 0    | -                | 0              | 0    | 0              | 0                     | <del>-</del> | -     |
| XCHD A, @ Rr      | $(A_0-A_3)$ $\longleftarrow$ $((Rr))_0-((Rr))_3$ ; $r = 0-1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Exchange indirect 4-bit contents of accumulator and data memory.         | 3n(4) | 0   | 0    | -                | -              | 0 0  |                | 0 r                   | 1            | -     |
| Flags             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                          |       |     |      |                  |                |      |                |                       |              |       |
| CPL C             | (C) ← NOT (C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Complement contents of carry bit.                                        | A7    | -   | 0    | <b>-</b> -       | 0              | 0    | _              | +                     |              | -     |
| CPL F0            | (F0) ← NOT (F0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Complement contents of flag F0.                                          | 95    | -   | 0    | 0                | -              | 0    | _              | 0                     | -            | -     |
| CPL F1            | (F1) ← NOT (F1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Complement contents of flag F1.                                          | 82    | -   | 0    | -                | -              | 0    | -              | 0 1                   | -            | -     |
| CLRC              | 0 (0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clear contents of carry bit to 0.                                        | 26    | -   | 0    | 0                | -              | 0    |                | -                     | -            | -     |
| CLR F0            | (F0) ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Clear contents of flag 0 to 0.                                           | 85    | -   | 0    | 0                | 0              | 0    | _              | 0 1                   | -            | -     |
| CLR F1            | (F1) ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Clear contents of flag 1 to 0.                                           | A5    | -   | 0    | -                | 0              | 0    | -              | 0 1                   | -            | -     |
| Input / Output    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                          |       |     |      |                  |                |      |                |                       |              |       |
| ANL BUS,          | (bus) ← (bus) AND data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Logical AND immediate specified data with contents of bus.               | 86    | 4 م | ၀ မွ | o <del>2</del> 8 | - 4<br>4       | - q  | - 5<br>- 5     | 0<br>0<br>0<br>0<br>0 | 2            | 2     |
| ata data          | (Pp) $\leftarrow$ (Pp) AND data p = 1-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Logical AND immediate specified data with designated port (1 or 2).      | 9n(5) | 4   | ၀ မွ | 0<br>&           | - 45           | d d  | - 5<br>- 6     | σ.δ.<br>σ.δ.          | 2            | 2     |
| Shee<br>Shee      | (Pp) $\leftarrow$ (Pp) AND (A <sub>0</sub> -A <sub>3</sub> );<br>p = 4-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Logical AND contents of accumulator with designated port (4-7).          | 9n(5) | -   | 0    | 0                | -              | -    | _              | d<br>d                | 2            | -     |
| 4. Pp             | (A) ← (Pp); p = 1-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Input data from designated port (1-2) into accumulator.                  | 0n(5) | 0   | 0    | 0                | 0              | 1 0  |                | d d                   | 2            | -     |
| HINS A, BUS       | $(A) \leftarrow (bus)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input strobed bus data into accumulator.                                 | 80    | 0   | 0    | 0                | 0              | 1 0  |                | 0 0                   | 2            | -     |
| MOVD A, Pp        | $(A_0-A_3) \leftarrow (Pp)$ ; $p = 4-7$<br>$(A_4-A_7) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Move contents of designated port (4-7) into accumulator.                 | 0n(5) | 0   | 0    | 0                | 0              | 1    |                | d d                   | 2            | -     |
|                   | and the state of t |                                                                          |       |     |      |                  |                |      |                |                       |              |       |

www.Datasheet4U.com

|                       |                                                                                                                                                                                                                                                                                      |                                                                 | Hex   |                 |                      | 5              | Operation Code | 500            |                     |                                      | i      |       |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------|-----------------|----------------------|----------------|----------------|----------------|---------------------|--------------------------------------|--------|-------|
| Mnemonic              | Operation                                                                                                                                                                                                                                                                            | Description                                                     | Code  | 7               | °                    | o <sub>S</sub> | D4             | D3             | D <sub>2</sub>      | 04 P0                                | Cycles | Bytes |
| Input / Output (cont) | out)                                                                                                                                                                                                                                                                                 |                                                                 |       |                 |                      |                |                |                |                     |                                      |        |       |
| MOVD Pp. A            | (Pp) $\leftarrow$ (A <sub>0</sub> -A <sub>3</sub> ); p = 4-7                                                                                                                                                                                                                         | Move contents of accumulator to designated port (4-7).          | 3n(5) | 0               | 0                    | -              | -              | -              | -                   | d d                                  | 2      | -     |
| ORL BUS,<br># data    | (bus) - (bus) OR data                                                                                                                                                                                                                                                                | Logical OR immediate specified data with contents of bus.       | 88    | 4               | 0 8                  | 0 8            | 0<br>q4        | 1<br>d3        | 0<br>6              | 0<br>d- d0                           | 2      | 2     |
| ORLD Pp, A            | (Pp) $\leftarrow$ (Pp) OR (A <sub>0</sub> -A <sub>3</sub> ).<br>p = 4-7                                                                                                                                                                                                              | Logical OR contents of accumulator with designated port (4-7).  | 8n(5) | -               | 0                    | 0              | 0              | -              | -                   | d d                                  | 2      | -     |
| ORL Pp,<br># data     | (Pp) ← (Pp) OR data<br>p = 1-2                                                                                                                                                                                                                                                       | Logical OR immediate specified data with designated port (1–2). | 9n(5) | - 4             | ၀ မွ                 | 0<br>ç         | 0 p            | 1<br>مع        | 0<br>d <sub>2</sub> | р р<br>d <sub>1</sub> d <sub>0</sub> | 2      | 2     |
| OUTL BUS, A           | (bus) ← (A)                                                                                                                                                                                                                                                                          | Output contents of accumulator onto bus.                        | 05    | 0               | 0                    | 0              | 0              | 0              | 0                   | 1 0                                  | 2      | -     |
| OUTL Pp,A             | $(Pp) \leftarrow (A)$ ; $p = 1-2$                                                                                                                                                                                                                                                    | Output contents of accumulator to designated port (1-2).        | 3n(5) | 0               | 0                    | -              | -              | -              | 0                   | d d                                  | 2      | -     |
| Registers             |                                                                                                                                                                                                                                                                                      |                                                                 |       |                 |                      |                |                |                |                     |                                      |        |       |
| DEC Rr                | $(Rr) \leftarrow (Rr) - 1; r = 0-7$                                                                                                                                                                                                                                                  | Decrement by 1 contents of designated register.                 | Cn(4) | -               | -                    | 0              | 0              | -              | _                   | _                                    | -      | -     |
| INC Rr                | $(Rr) \leftarrow (Rr) + 1; r = 0-7$                                                                                                                                                                                                                                                  | Increment by 1 contents of designated register.                 | 1n(4) | 0               | 0                    | 0              | -              | -              | r                   | _                                    | -      | -     |
| INC @ Rr              | $((Rr)) \leftarrow ((Rr)) + 1;$<br>r = 0-1                                                                                                                                                                                                                                           | Increment indirect by 1 the contents of data memory location.   | 1n(4) | 0               | 0                    | 0              | -              | 0              | 0                   | 0                                    | -      | -     |
| Subroutine            |                                                                                                                                                                                                                                                                                      |                                                                 |       |                 |                      |                |                |                |                     |                                      |        |       |
| CALL addr             | $ \begin{aligned} & ((SP)) \leftarrow (PC), \ (PSW_4-PSW_7) \end{aligned} \ \text{Call designated subroutine} \\ & (SP) \leftarrow (SP) + 1 \\ & (PC_8-PC_{10}) \leftarrow (add'_8-add'_{10}) \\ & (PC_0-PC_7) \leftarrow (add'_8-add'_7) \\ & (PC_1) \leftarrow DBF \end{aligned} $ | Call designated subroutine.                                     | x4(6) | a <sub>10</sub> | ag<br>a <sub>6</sub> | as<br>a5       | 1<br>34        | a <sub>3</sub> | 45<br>45            | 0 0<br>a <sub>1</sub> a <sub>0</sub> | 5      | 5     |
| RET                   | $ (SP) \leftarrow (SP) - 1 $ $ (PC) \leftarrow ((SP)) $                                                                                                                                                                                                                              | Return from subroutine without restoring program status word.   | 83    | ~               | 0                    | 0              | 0              | 0              | 0                   | 1 1                                  | 2      | -     |
| RETR                  | $ (SP) \leftarrow (SP) - 1 $ $ (PC) \leftarrow ((SP)) $ $ (PSW_4 - PSW_7) \leftarrow ((SP)) $                                                                                                                                                                                        | Return from subroutine restoring program status word.           | 93    | -               | 0                    | 0              | -              | 0              | 0                   | -                                    | 2      | -     |
| Timer / Counter       |                                                                                                                                                                                                                                                                                      |                                                                 |       |                 |                      |                |                |                |                     |                                      |        |       |
| EN TCNTI              |                                                                                                                                                                                                                                                                                      | Enable internal interrupt flag for timer / counter output.      | 52    | 0               | 0                    | -              | 0              | 0              | -                   | 0 1                                  | -      | -     |
| DIS TONTI             |                                                                                                                                                                                                                                                                                      | Disable internal interrupt flag for timer / counter output.     | 35    | 0               | 0                    | -              | -              | 0              | -                   | 0 1                                  | -      | -     |
| MOV A. T              | (A) ← (T)                                                                                                                                                                                                                                                                            | Move contents of timer / counter into accumulator.              | 42    | 0               | -                    | 0              | 0              | 0              | 0                   | 1 0                                  | -      | 1     |
| Mov T, A              | (T) ← (A)                                                                                                                                                                                                                                                                            | Move contents of accumulator into timer / counter.              | 62    | 0               | -                    | -              | 0              | 0              | 0                   | 1 0                                  | -      | 1     |
| SEDP TCNT             |                                                                                                                                                                                                                                                                                      | Stop count for event counter.                                   | 65    | 0               | -                    | -              | 0              | 0              | -                   | 0 1                                  | 1      | 1     |
| STRT CNT              |                                                                                                                                                                                                                                                                                      | Start count for event counter.                                  | 45    | 0               | -                    | 0              | 0              | 0              | -                   | 0 1                                  | 1      | -     |
| STT                   |                                                                                                                                                                                                                                                                                      | Start count for timer.                                          | 55    | 0               | -                    | 0              | -              | 0              | <b>-</b>            | 0                                    | -      | -     |



# Instruction Set (cont)

|               |                    |                         | Υeχ  |   |   | 5      | peration code |    |     |   |        |       |
|---------------|--------------------|-------------------------|------|---|---|--------|---------------|----|-----|---|--------|-------|
| Mnemonic      | Inemonic Operation | Description             | Code | 5 | å | -<br>6 | 7             | 20 | 2 م | 2 | Cycles | Bytes |
| Miscellaneous |                    |                         |      |   |   |        |               |    |     |   |        |       |
| NOP           |                    | No operation performed. | 8    | 0 | 0 | 0      | 0             | 0  | 0   | 0 | -      | -     |
|               |                    |                         |      |   |   |        |               |    |     |   |        |       |

(1) Binary instruction code designations rand p represent encoded values or the lowest-order bit value of specified registers and ports, respectively.

overflow in the accumulator (the auxiliary carry flag is set when there is an overflow of bit 3 of the accumulator) and clear the carry flags when there is no overflow. Flags that are specifically (2) Execution of the ADDC, and DA instructions affect the carry flags, which are not shown in the respective function equations. These instructions set the carry flags when there is an addressed by flag instructions are shown in the function equations for those instructions.

(3) References to addresses and data are specified in byte 1 and/or 2 in the opcode of the corresponding instruction.

(4) The hex value of n for specific registers is as follows:

a) Direct addressing

R6: n = E R7: n = F R4: n = C R5: n = D R2: n = A R3: n = B R0: n = 8 R1: n = 9

@ R1: n = 1 b) Indirect addressing @ R0: n = 0 (5) The hex value of n for specific ports is as follows: P6: n = E P7: n = E P4: n = C P5: n = D P1: n = 9 P2: n = A

(6) The hex value of x for specific accumulator or address bits is as follows: a) JBb instruction

 $B_6: x = D$  $B_7: x = F$  $B_4: x = 9$  $B_5: x = B$  $B_2$ : x = 5 $B_3$ : x = 7b) JMP instruction

B<sub>0</sub>: x = 1 B<sub>1</sub>: x = 3 Page 6: x = CPage 7: x = EPage 6: x = DPage 7: x = FPage 4: x = 9Page 5: x = BPage 5: x = A Page 2: x = 5Page 3: x = 7Page 3: x = 6 c) CALL instruction

Page 4: x = 8

Page 2: x = 4

Page 0: x = 0

Page 1: x = 2 Page 0: x = 1 Page 1: x = 3

www.DataSheet4U.com



### **Symbol Definitions**

| Symbol | Description                                                                                    |
|--------|------------------------------------------------------------------------------------------------|
| A      | Accumulator                                                                                    |
| AC     | Auxiliary carry flag                                                                           |
| addr   | Program memory address (a <sub>0</sub> -a <sub>7</sub> ) or (a <sub>0</sub> -a <sub>10</sub> ) |
| b      | Accumulator bit (b = 0-7)                                                                      |
| BS     | Bank switch                                                                                    |
| BUS    | Bus port                                                                                       |
| С      | Carry flag                                                                                     |
| CLK    | Clock signal                                                                                   |
| CNT    | Event counter                                                                                  |
| data   | Number or expression (8 bits)                                                                  |
| DBF    | Memory bank flip-flop                                                                          |
| F0, F1 | Flags 0, 1                                                                                     |
| ĪNT    | Interrupt                                                                                      |
| n      | Indicates the hex number of the specified register<br>or port                                  |
| PC     | Program counter                                                                                |
| Pp     | Port designator (p=1, 2 or 4-7)                                                                |
| PSW    | Program status word                                                                            |
| Rr     | Register designator (r=0-7)                                                                    |

| Symbol | Description                                                                                                 |
|--------|-------------------------------------------------------------------------------------------------------------|
| SP     | Stack pointer                                                                                               |
| T      | Timer                                                                                                       |
| TF     | Timer flag                                                                                                  |
| T0, T1 | Testable flags 0, 1                                                                                         |
| #      | Prefix for immediate data                                                                                   |
| @      | Prefix for indirect address                                                                                 |
| х      | Indicates the hex number corresponding to the<br>accumulator bit or page number specified in the<br>operand |
| (x)    | Contents of external RAM location                                                                           |
| ((x))  | Contents of memory location addressed by the contents of external RAM location                              |
| -      | Replaced by                                                                                                 |
| AND    | Logical product (logical AND)                                                                               |
| OR     | Logical sum (logical OR)                                                                                    |
| XOR    | Exclusive-OR                                                                                                |
|        | Complement                                                                                                  |