#### 18-447

# Computer Architecture Lecture 5: ISA Wrap-Up and Single-Cycle Microarchitectures

Prof. Onur Mutlu
Carnegie Mellon University
Spring 2012, 1/25/2012

#### Homework 0

Was due Wednesday!

34 received

#### Reminder: Homeworks for Next Two Weeks

#### Homework 1

- Due Monday Jan 28, right before lecture
- Turn in via AFS (hand-in directories)
- MIPS warmup, ISA concepts, basic performance evaluation

#### Homework 2

Will be assigned next week. Stay tuned...

# Reminder: Lab Assignment 1

- Due next Friday (Feb 1), at the end of Friday lab
- A functional C-level simulator for a subset of the MIPS ISA
- Study the MIPS ISA Tutorial
  - □TAs will cover this in Lab Sessions this week

#### A Note on Lab and Homework Dates

- Intended dates are on your syllabus
  - http://www.ece.cmu.edu/~ece447/s13/lib/exe/fetch.php?medi
     a=syllabus-18-447-mutlu-s13.pdf
  - We will try to stick to them.
- Last year's website can provide you a good lookahead into what is coming...
  - http://www.ece.cmu.edu/~ece447/s12/doku.php
  - http://www.ece.cmu.edu/~ece447/s12/doku.php?id=wiki:lect ures

# Readings for Next Lecture

- P&P, Revised Appendix C
  - Microarchitecture of the LC-3b
  - Appendix A (LC-3b ISA) will be useful in following this
- P&H, Appendix D
  - Mapping Control to Hardware
- Optional
  - Maurice Wilkes, "The Best Way to Design an Automatic Calculating Machine," Manchester Univ. Computer Inaugural Conf., 1951.

#### Review of Last Lecture: ISA Tradeoffs

- Complex vs. simple instructions: concept of semantic gap
- Use of translation to change the tradeoffs
- Fixed vs. variable length, uniform vs. non-uniform decode
- Number of registers

- What is the benefit of translating complex instructions to "simple instructions" before executing them?
  - In hardware (a la Intel, AMD)?
  - In software (a la Transmeta)?
- Which ISA is easier to extend: fixed length or variable length?
- How can you have a variable length, uniform decode ISA?

## Review: x86 vs. Alpha Instruction Formats

#### **x86**:



#### Alpha:

| 31 26  | 25 21 | 20 16 | 15             | 5             | 4 0 | _              |  |  |
|--------|-------|-------|----------------|---------------|-----|----------------|--|--|
| Opcode |       |       | PALcode Format |               |     |                |  |  |
| Opcode | RA    |       | Disp           | Branch Format |     |                |  |  |
| Opcode | RA    | RB    | Disp           |               |     | Memory Format  |  |  |
| Opcode | RA    | RB    | Function       | Function RC   |     | Operate Format |  |  |

#### Review: ISA-level Tradeoffs: Number of Registers

#### Affects:

- Number of bits used for encoding register address
- Number of values kept in fast storage (register file)
- (uarch) Size, access time, power consumption of register file

#### Large number of registers:

- + Enables better register allocation (and optimizations) by compiler → fewer saves/restores
- -- Larger instruction size
- -- Larger register file size

# ISA-level Tradeoffs: Addressing Modes

- Addressing mode specifies how to obtain an operand of an instruction
  - Register
  - Immediate
  - Memory (displacement, register indirect, indexed, absolute, memory indirect, autoincrement, autodecrement, ...)

#### More modes:

- + help better support programming constructs (arrays, pointerbased accesses)
- -- make it harder for the architect to design
- -- too many choices for the compiler?
  - Many ways to do the same thing complicates compiler design
  - Wulf, "Compilers and Computer Architecture," IEEE Computer 1981

## x86 vs. Alpha Instruction Formats

#### **x86**:



#### Alpha:



Table 2-2. 32-Bit Addressing Forms with the ModR/M Byte

|          | Table 2-2                                                                                                                                                                   | . 32-l | BIT Add                                              | ressing                                      | g Form                                       | s with                                                                     | tne M                                        | OOK/M                                        | Byte                                         |                                              |                                              |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| •        | r8(/r)<br>r16(/r)<br>r32(/r)<br>r32(/r)<br>xmm(/r)<br>xmm(/r)<br>(In decimal) /digit (Opcode)<br>(In binary) REG =                                                          |        |                                                      | AL<br>AX<br>EAX<br>MMO<br>XMMO<br>0<br>0     | CL<br>CX<br>ECX<br>MM1<br>XMM1<br>1<br>001   | DL<br>DX<br>EDX<br>MM2<br>XMM2<br>2<br>010                                 | BL<br>BX<br>EBX<br>MM3<br>XMM3<br>3<br>011   | AH<br>SP<br>ESP<br>MM4<br>XMM4<br>4<br>100   | CH<br>BP<br>EBP<br>MM5<br>XMM5<br>5<br>101   | DH<br>SI<br>ESI<br>MM6<br>XMM6<br>5<br>110   | BH<br>DI<br>EDI<br>MM7<br>XMM7<br>7<br>111   |
|          | Effective Address                                                                                                                                                           | Mod    | R/M                                                  |                                              | Value                                        | of Mod                                                                     | R/M By                                       | /te (in l                                    | lexade                                       | cimal)                                       |                                              |
| <u></u>  | [EAX]<br>(EDX)<br>(EBX)<br>(-)[-] <sup>1</sup><br>disp32 <sup>2</sup><br>(ESI)<br>(EDI)                                                                                     | 00     | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07 | 08<br>09<br>0A<br>0B<br>0C<br>0D<br>0F       | 10<br>11<br>12<br>13<br>14<br>15<br>16                                     | 18<br>19<br>1A<br>1B<br>1C<br>1D<br>1E<br>1F | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | 28<br>29<br>2A<br>2B<br>2C<br>2D<br>2E<br>2F | 30<br>31<br>32<br>33<br>34<br>35<br>36<br>37 | 38<br>39<br>38<br>38<br>30<br>35<br>35<br>35 |
| <u> </u> | [EAX]+disp8 <sup>3</sup> [ECX]+disp8 [EDX]+disp8 [EBX]+disp8 [-][-]+disp8 [ESI]+disp8 [EDI]+disp8                                                                           | 01     | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>41<br>42<br>43<br>44<br>45<br>46<br>47 | 48<br>49<br>4A<br>4B<br>4C<br>4D<br>4F<br>4F | 50<br>55<br>55<br>55<br>55<br>55<br>55<br>55<br>55<br>55<br>55<br>55<br>55 | 58<br>59<br>5B<br>5C<br>5D<br>5E<br>5F       | 60<br>61<br>62<br>63<br>64<br>65<br>66<br>67 | 68<br>69<br>68<br>60<br>60<br>66<br>6F       | 70<br>71<br>72<br>73<br>74<br>75<br>76<br>77 | 78<br>79<br>7A<br>7B<br>7C<br>7D<br>7E<br>7F |
|          | [EAX]+disp32<br>[ECX]+disp32<br>[EDX]+disp32<br>[EBX]+disp32<br>[](]+disp32<br>[EBP]+disp32<br>[ESI]+disp32<br>[EDI]+disp32                                                 | 10     | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87 | 88<br>89<br>8A<br>8B<br>8C<br>8D<br>8E<br>8F | 90<br>91<br>92<br>93<br>94<br>95<br>96<br>97                               | 98<br>99<br>9A<br>9B<br>9C<br>9D<br>9E<br>9F | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | A8<br>A9<br>AB<br>AC<br>AD<br>AF<br>AF       | B0<br>B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | B8<br>B9<br>BA<br>BB<br>BC<br>BD<br>BE<br>BF |
|          | EAX/AX/AL/MM0/XMM0<br>ECX/CX/CL/MM/XMM1<br>EDX/DX/DL/MM2/XMM2<br>EBX/BX/BL/MM3/XMM3<br>ESP/SP/AH/MM4/XMM4<br>EBP/BP/CH/MM5/XMM5<br>ESI/SI/DH/MM6/XMM6<br>EDI/DI/BH/MM7/XMM7 | 11     | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 85888585                                     | 89588888                                     | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6                                     | D8<br>D9<br>DA<br>DB<br>DC<br>DD<br>DE<br>DF | 81284567                                     | 89686666                                     | F0<br>F1<br>F2<br>F3<br>F4<br>F5<br>F6<br>F7 | F8<br>F9<br>FA<br>FB<br>FC<br>FD<br>FF<br>FF |

#### NOTES:

x86

register

indirect

absolute

register +

displacement

register

- The [--][--] nomenclature means a SIB follows the ModR/M byte.
- The disp32 nomenclature denotes a 32-bit displacement that follows the ModR/M byte (or the SIB byte if one is present) and that is added to the index.
- The disp8 nomenclature denotes an 8-bit displacement that follows the ModR/M byte (or the SIB byte if one is present) and that is sign-extended and added to the index.

Table 2-3 is organized to give 256 possible values of the SIB byte (in hexadecimal).

x86

indexed

(base +

index)

Table 2-3. 32-Bit Addressing Forms with the SIB Byte

|   |                                                                                   | Idule 2 | 5. 52                                                | -DIL AU                                      | niessiii                                     | g roini                                      | s with                                       | tile 31b                                                                          | byte                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |
|---|-----------------------------------------------------------------------------------|---------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
|   | r32<br>(In decimal) Base =<br>(In binary) Base =                                  |         |                                                      | EAX<br>0<br>000                              | ECX<br>1<br>001                              | EDX<br>2<br>010                              | EBX<br>3<br>011                              | ESP<br>4<br>100                                                                   | [*]<br>5<br>101                              | ESI<br>6<br>110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | EDI<br>7<br>111                              |
| • | Scaled Index                                                                      | SS      | Index Value of SIB Byte (in Hexadecimal)             |                                              |                                              |                                              |                                              |                                                                                   |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |
| 7 | [EAX]<br>[ECX]<br>[EDX]<br>[EBX]<br>none<br>[EBP]<br>[ESI]<br>[EDI]               | 00      | 000<br>001<br>010<br>011<br>100<br>101<br>110        | 00<br>08<br>10<br>18<br>20<br>28<br>30<br>38 | 01<br>09<br>11<br>19<br>21<br>29<br>31<br>39 | 02<br>0A<br>12<br>1A<br>22<br>2A<br>32<br>3A | 03<br>0B<br>13<br>1B<br>23<br>2B<br>33<br>3B | 04<br>0C<br>14<br>1C<br>24<br>2C<br>34<br>3C                                      | 05<br>0D<br>15<br>1D<br>25<br>2D<br>35<br>3D | 06<br>0E<br>16<br>1E<br>26<br>2E<br>36<br>3E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 07<br>0F<br>17<br>1F<br>27<br>2F<br>37<br>3F |
|   | [EAX*2]<br>[ECX*2]<br>[EDX*2]<br>[EBX*2]<br>none<br>[EBP*2]<br>[ESI*2]<br>[EDI*2] | 01      | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 40<br>48<br>50<br>58<br>60<br>68<br>70<br>78 | 41<br>49<br>51<br>59<br>61<br>69<br>71<br>79 | 42<br>4A<br>52<br>5A<br>62<br>6A<br>72<br>7A | 43<br>4B<br>53<br>5B<br>63<br>6B<br>73<br>7B | 44<br>40<br>54<br>50<br>64<br>60<br>74<br>70                                      | 45<br>4D<br>55<br>5D<br>65<br>6D<br>75<br>7D | 46<br>4E<br>56<br>5E<br>66<br>6E<br>76<br>7E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 47<br>4F<br>57<br>5F<br>67<br>6F<br>77<br>7F |
| 7 | [EAX*4]<br>[ECX*4]<br>[EDX*4]<br>[EBX*4]<br>none<br>[EBP*4]<br>[ESI*4]<br>[EDI*4] | 10      | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 80<br>88<br>90<br>98<br>A0<br>A8<br>B0<br>B8 | 81<br>89<br>91<br>89<br>A1<br>A9<br>B1<br>B9 | 82<br>8A<br>92<br>9A<br>A2<br>AA<br>B2<br>BA | 83<br>8B<br>93<br>9B<br>A3<br>AB<br>B3<br>BB | 84<br>80<br>94<br>90<br>84<br>80<br>84<br>80                                      | 85<br>8D<br>95<br>9D<br>A5<br>AD<br>B5<br>BD | 86<br>8E<br>96<br>9E<br>A6<br>AE<br>B6<br>BE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 87<br>8F<br>97<br>9F<br>A7<br>AF<br>B7<br>BF |
|   | [EAX*8]<br>ECX*8]<br>[EDX*8]<br>[EBX*8]<br>none<br>[EBP*8]<br>[ESI*8]<br>[EDI*8]  | 11      | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 080808C8                                     | C1<br>C9<br>D1<br>E1<br>E9<br>F1<br>F9       | C2<br>CA<br>D2<br>DA<br>E2<br>EA<br>FA       | CB C     | 404<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64<br>64 | 56565656                                     | 66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00<br>66.00 | 77 CF D7 GF F7 FF                            |

scaled (base + index\*4)

#### NOTES:

#### MOD bits Effective Address

- 00 [scaled index] + disp32
- 01 [scaled index] + disp8 + [EBP]
- 10 [scaled index] + disp32 + [EBP]

The [\*] nomenclature means a disp32 with no base if the MOD is 00B. Otherwise, [\*] means disp8
or disp32 + [EBP]. This provides the following address modes:

# X86 SIB-D Addressing Mode



Figure 3-11. Offset (or Effective Address) Computation

x86 Manual Vol. 1, page 3-22 -- see course resources on website Also, see Section 3.7.3 and 3.7.5

### X86 Manual: Suggested Uses of Addressing Modes

The following addressing modes suggest uses for common combinations of address components.

- Displacement A displacement alone represents a direct (uncomputed) offset to the operand. Because the
  displacement is encoded in the instruction, this form of an address is sometimes called an absolute or static
  address. It is commonly used to access a statically allocated scalar operand.
- Base A base alone represents an indirect offset to the operand. Since the value in the base register can
  change, it can be used for dynamic storage of variables and data structures.
- Base + Displacement A base register and a displacement can be used together for two distinct purposes:
  - As an index into an array when the element size is not 2, 4, or 8 bytes—The displacement component
    encodes the static offset to the beginning of the array. The base register holds the results of a calculation to
    determine the offset to a specific element within the array.
  - To access a field of a record: the base register holds the address of the beginning of the record, while the
    displacement is a static offset to the field.

An important special case of this combination is access to parameters in a procedure activation record. A procedure activation record is the stack frame created when a procedure is entered. Here, the EBP register is the best choice for the base register, because it automatically selects the stack segment. This is a compact encoding for this common function.

x86 Manual Vol. 1, page 3-22 -- see course resources on website Also, see Section 3.7.3 and 3.7.5

### X86 Manual: Suggested Uses of Addressing Modes

- (Index \* Scale) + Displacement This address mode offers an efficient way
  to index into a static array when the element size is 2, 4, or 8 bytes. The
  displacement locates the beginning of the array, the index register holds the
  subscript of the desired array element, and the processor automatically converts
  the subscript into an index by applying the scaling factor.
- Base + Index + Displacement Using two registers together supports either
  a two-dimensional array (the displacement holds the address of the beginning of
  the array) or one of several instances of an array of records (the displacement is
  an offset to a field within the record).
- Base + (Index \* Scale) + Displacement Using all the addressing components together allows efficient indexing of a two-dimensional array when the elements of the array are 2, 4, or 8 bytes in size.

x86 Manual Vol. 1, page 3-22 -- see course resources on website Also, see Section 3.7.3 and 3.7.5

# Other Example ISA-level Tradeoffs

- Condition codes vs. not
- VLIW vs. single instruction
- Precise vs. imprecise exceptions
- Virtual memory vs. not
- Unaligned access vs. not
- Hardware interlocks vs. software-guaranteed interlocking
- Software vs. hardware managed page fault handling
- Cache coherence (hardware vs. software)
- **...**

# Back to Programmer vs. (Micro)architect

- Many ISA features designed to aid programmers
- But, complicate the hardware designer's job
- Virtual memory
  - vs. overlay programming
  - Should the programmer be concerned about the size of code blocks fitting physical memory?
- Addressing modes
- Unaligned memory access
  - Compile/programmer needs to align data

# MIPS: Aligned Access

| MSB | byte-3 | byte-2 | byte-1 | byte-0 | LSB |
|-----|--------|--------|--------|--------|-----|
|     | byte-7 | byte-6 | byte-5 | byte-4 |     |

- LW/SW alignment restriction: 4-byte word-alignment
  - not designed to fetch memory bytes not within a word boundary
  - not designed to rotate unaligned bytes into registers
- Provide separate opcodes for the "infrequent" case



- LWL/LWR is slower
- Note LWL and LWR still fetch within word boundary

# X86: Unaligned Access

- LD/ST instructions automatically align data that spans a "word" boundary
- Programmer/compiler does not need to worry about where data is stored (whether or not in a word-aligned location)

#### 4.1.1 Alignment of Words, Doublewords, Quadwords, and Double Quadwords

Words, doublewords, and quadwords do not need to be aligned in memory on natural boundaries. The natural boundaries for words, double words, and quadwords are even-numbered addresses, addresses evenly divisible by four, and addresses evenly divisible by eight, respectively. However, to improve the performance of programs, data structures (especially stacks) should be aligned on natural boundaries when ever possible. The reason for this is that the processor requires two memory accesses to make an unaligned memory access; aligned accesses require only one memory access. A word or doubleword operand that crosses a 4-byte boundary or a quadword operand that crosses an 8-byte boundary is considered unaligned and requires two separate memory bus cycles for access.

# X86: Unaligned Access



Figure 4-2. Bytes, Words, Doublewords, Quadwords, and Double Quadwords in Memory

# Aligned vs. Unaligned Access

Pros of having no restrictions on alignment

Cons of having no restrictions on alignment

Filling in the above: an exercise for you...

# Implementing the ISA: Microarchitecture Basics

#### How Does a Machine Process Instructions?

- What does processing an instruction mean?
- Remember the von Neumann model

A = Architectural (programmer visible) state before an instruction is processed

Process instruction

A' = Architectural (programmer visible) state after an

 Processing an instruction: Transforming A to A' according to the ISA specification of the instruction

instruction is processed

# The "Process instruction" Step

- ISA specifies abstractly what A' should be, given an instruction and A
  - It defines an abstract finite state machine where
    - State = programmer-visible state
    - Next-state logic = instruction execution specification
  - From ISA point of view, there are no "intermediate states" between A and A' during instruction execution
    - One state transition per instruction
- Microarchitecture implements how A is transformed to A'
  - There are many choices in implementation
  - We can have programmer-invisible state to optimize the speed of instruction execution: multiple state transitions per instruction
    - Choice 1:  $A \rightarrow A'$  (transform A to A' in a single clock cycle)
    - Choice 2: A → A+MS1 → A+MS2 → A+MS3 → A' (take multiple clock cycles to transform A to A')

# A Very Basic Instruction Processing Engine

- Each instruction takes a single clock cycle to execute
- Only combinational logic is used to implement instruction execution
  - No intermediate, programmer-invisible state updates

A = Architectural (programmer visible) state at the beginning of a clock cycle

Process instruction in one clock cycle

A' = Architectural (programmer visible) state at the end of a clock cycle

# A Very Basic Instruction Processing Engine

Single-cycle machine



- What is the clock cycle time determined by?
- What is the *critical path* of the combinational logic determined by?

#### Remember: Programmer Visible (Architectural) State

| M[0]   |
|--------|
| M[1]   |
| M[2]   |
| M[3]   |
| M[4]   |
|        |
|        |
|        |
|        |
| M[N-1] |



#### Registers

- given special names in the ISA (as opposed to addresses)
- general vs. special purpose

#### Memory

array of storage locations indexed by an address

#### **Program Counter**

memory address
of the current instruction

Instructions (and programs) specify how to transform the values of programmer visible state

# Single-cycle vs. Multi-cycle Machines

#### Single-cycle machines

- Each instruction takes a single clock cycle
- All state updates made at the end of an instruction's execution
- Big disadvantage: The slowest instruction determines cycle time → long clock cycle time

#### Multi-cycle machines

- Instruction processing broken into multiple cycles/stages
- State updates can be made during an instruction's execution
- Architectural state updates made only at the end of an instruction's execution
- Advantage over single-cycle: The slowest "stage" determines cycle time
- Both single-cycle and multi-cycle machines literally follow the von Neumann model at the microarchitecture level

# Instruction Processing "Cycle"

- Instructions are processed under the direction of a "control unit" step by step.
- Instruction cycle: Sequence of steps to process an instruction
- Fundamentally, there are six phases:
- Fetch
- Decode
- Evaluate Address
- Fetch Operands
- Execute
- Store Result
- Not all instructions require all six stages (see P&P Ch. 4)

#### Instruction Processing "Cycle" vs. Machine Clock Cycle

- Single-cycle machine:
  - All six phases of the instruction processing cycle take a single machine clock cycle to complete
- Multi-cycle machine:
  - All six phases of the instruction processing cycle can take multiple machine clock cycles to complete
  - In fact, each phase can take multiple clock cycles to complete

# Instruction Processing Viewed Another Way

- Instructions transform Data (AS) to Data' (AS')
- This transformation is done by functional units
  - Units that "operate" on data
- These units need to be told what to do to the data
- An instruction processing engine consists of two components
  - Datapath: Consists of hardware elements that deal with and transform data signals
    - functional units that operate on data
    - hardware structures (e.g. wires and muxes) that enable the flow of data into the functional units and registers
    - storage units that store data (e.g., registers)
  - Control logic: Consists of hardware elements that determine control signals, i.e., signals that specify what the datapath elements should do to the data

# Single-cycle vs. Multi-cycle: Control & Data

- Single-cycle machine:
  - Control signals are generated in the same clock cycle as data signals are operated on
  - Everything related to an instruction happens in one clock cycle
- Multi-cycle machine:
  - Control signals needed in the next cycle can be generated in the previous cycle
  - Latency of control processing can be overlapped with latency of datapath operation
- We will see the difference clearly in microprogrammed multi-cycle microarchitecture

## Many Ways of Datapath and Control Design

- There are many ways of designing the data path and control logic
- Single-cycle, multi-cycle, pipelined datapath and control
- Single-bus vs. multi-bus datapaths
  - See your homework 2 question
- Hardwired/combinational vs. microcoded/microprogrammed control
  - Control signals generated by combinational logic versus
  - Control signals stored in a memory structure
- Control signals and structure depend on the datapath design

# Flash-Forward: Performance Analysis

- Execution time of an instruction
  - □ {CPI} x {clock cycle time}
- Execution time of a program
  - Sum over all instructions [{CPI} x {clock cycle time}]
  - {# of instructions} x {Average CPI} x {clock cycle time}
- Single cycle microarchitecture performance
  - $\Box$  CPI = 1
  - Clock cycle time = long
- Multi-cycle microarchitecture performance
  - CPI = different for each instruction
    - Average CPI → hopefully small
  - Clock cycle time = short

Now, we have two degrees of freedom to optimize independently

# A Single-Cycle Microarchitecture A Closer Look

#### Remember...

Single-cycle machine



#### Let's Start with the State Elements

#### Data and control inputs







#### For Now, We Will Assume

- "Magic" memory and register file
- Combinational read
  - output of the read data port is a combinational function of the register file contents and the corresponding read select port
- Synchronous write
  - the selected register is updated on the positive edge clock transition when write enable is asserted
    - Cannot affect read output in between clock edges
    - Can affect read output at clock edges (but who cares?)
- Single-cycle, synchronous memory
  - Contrast this with memory that tells when the data is ready
  - i.e., Ready bit: indicating the read or write is done

#### Instruction Processing

- 5 generic steps (P&H)
  - Instruction fetch (IF)
  - Instruction decode and register operand fetch (ID/RF)
  - Execute/Evaluate memory address (EX/AG)
  - Memory operand fetch (MEM)
  - Store/writeback result (WB)



### What Is To Come: The Full Datapath



### Single-Cycle Datapath for Arithmetic and Logical Instructions

#### R-Type ALU Instructions

- Assembly (e.g., register-register signed addition)
   ADD rd<sub>req</sub> rs<sub>req</sub> rt<sub>req</sub>
- Machine encoding

| 0     | rs    | rt    | rd    | 0     | ADD   | R-type |
|-------|-------|-------|-------|-------|-------|--------|
| 6-bit | 5-bit | 5-bit | 5-bit | 5-bit | 6-bit |        |

Semantics

if MEM[PC] == ADD rd rs rt
$$GPR[rd] \leftarrow GPR[rs] + GPR[rt]$$

$$PC \leftarrow PC + 4$$

#### ALU Datapath







#### I-Type ALU Instructions

- Assembly (e.g., register-immediate signed additions)
   ADDI rt<sub>reg</sub> rs<sub>reg</sub> immediate<sub>16</sub>
- Machine encoding

| ADDI  | rs    | rt    | immediate | I-type |
|-------|-------|-------|-----------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit    |        |

Semantics

if MEM[PC] == ADDI rt rs immediate  
GPR[rt] 
$$\leftarrow$$
 GPR[rs] + sign-extend (immediate)  
PC  $\leftarrow$  PC + 4

#### Datapath for R and I-Type ALU Insts.



if MEM[PC] == ADDI rt rs immediate GPR[rt]  $\leftarrow$  GPR[rs] + sign-extend (immediate) PC  $\leftarrow$  PC + 4 IF ID EX MEM WB

Combinational state update logic 46

### Single-Cycle Datapath for Data Movement Instructions

#### Load Instructions

- Assembly (e.g., load 4-byte word)
   LW rt<sub>req</sub> offset<sub>16</sub> (base<sub>req</sub>)
- Machine encoding

| LW    | base  | rt    | offset | l-type |
|-------|-------|-------|--------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit |        |

Semantics

#### LW Datapath



if MEM[PC]==LW rt offset<sub>16</sub> (base)

EA = sign-extend(offset) + GPR[base]

GPR[rt]  $\leftarrow$  MEM[ translate(EA) ]

PC  $\leftarrow$  PC + 4

Combinational
state update logic 49

#### Store Instructions

- Assembly (e.g., store 4-byte word)
   SW rt<sub>req</sub> offset<sub>16</sub> (base<sub>req</sub>)
- Machine encoding

| SW    | base  | rt    | offset | I-type |
|-------|-------|-------|--------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit |        |

Semantics

if MEM[PC]==SW rt offset<sub>16</sub> (base)  
EA = sign-extend(offset) + GPR[base]  
MEM[ translate(EA) ] 
$$\leftarrow$$
 GPR[rt]  
PC  $\leftarrow$  PC + 4

#### SW Datapath



if MEM[PC]==SW rt offset<sub>16</sub> (base)

EA = sign-extend(offset) + GPR[base]

MEM[ translate(EA) ]  $\leftarrow$  GPR[rt]

PC  $\leftarrow$  PC + 4

Combinational

state update logic 51

#### Load-Store Datapath



#### Datapath for Non-Control-Flow Insts.



# Single-Cycle Datapath for Control Flow Instructions

#### Unconditional Jump Instructions

- AssemblyJ immediate<sub>26</sub>
- Machine encoding

```
J immediate J-type
```

Semantics

```
if MEM[PC]==J immediate<sub>26</sub>
target = { PC[31:28], immediate<sub>26</sub>, 2' b00 }
PC ← target
```

#### Unconditional Jump Datapath



#### Conditional Branch Instructions

- Assembly (e.g., branch if equal)
   BEQ rs<sub>reg</sub> rt<sub>reg</sub> immediate<sub>16</sub>
- Machine encoding

| BEQ   | rs    | rt    | immediate | I-type |
|-------|-------|-------|-----------|--------|
| 6-bit | 5-bit | 5-bit | 16-bit    |        |

Semantics (assuming no branch delay slot)
 if MEM[PC]==BEQ rs rt immediate<sub>16</sub>
 target = PC + 4 + sign-extend(immediate) x 4

if 
$$GPR[rs] = = GPR[rt]$$
 then  $PC \leftarrow target$   
else  $PC \leftarrow PC + 4$ 

#### Conditional Branch Datapath (For You to Fix)



How to uphold the delayed branch semanties?

### Putting It All Together



We did not cover the following slides in lecture. These are for your preparation for the next lecture.

## Single-Cycle Control Logic

#### Single-Cycle Hardwired Control

As combinational function of Inst=MEM[PC]



- Consider
  - All R-type and I-type ALU instructions
  - LW and SW
  - BEQ, BNE, BLEZ, BGTZ
  - J, JR, JAL, JALR

#### Single-Bit Control Signals

|          | When De-asserted                                                | When asserted                                                        | Equation                                                               |
|----------|-----------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|
| RegDest  | GPR write select according to rt, i.e., inst[20:16]             | GPR write select according to rd, i.e., inst[15:11]                  | opcode==0                                                              |
| ALUSrc   | 2 <sup>nd</sup> ALU input from 2 <sup>nd</sup><br>GPR read port | 2 <sup>nd</sup> ALU input from sign-<br>extended 16-bit<br>immediate | (opcode!=0) &&<br>(opcode!=BEQ) &&<br>(opcode!=BNE)                    |
| MemtoReg | Steer ALU result to GPR write port                              | steer memory load to<br>GPR wr. port                                 | opcode==LW                                                             |
| RegWrite | GPR write disabled                                              | GPR write enabled                                                    | (opcode!=SW) &&<br>(opcode!=Bxx) &&<br>(opcode!=J) &&<br>(opcode!=JR)) |

#### Single-Bit Control Signals

|                    | When De-asserted                | When asserted                                             | Equation                                 |
|--------------------|---------------------------------|-----------------------------------------------------------|------------------------------------------|
| MemRead            | Memory read disabled            | Memory read port return load value                        | opcode==LW                               |
| MemWrite           | Memory write disabled           | Memory write enabled                                      | opcode==SW                               |
| PCSrc <sub>1</sub> | According to PCSrc <sub>2</sub> | next PC is based on 26-<br>bit immediate jump<br>target   | (opcode==J)   <br>(opcode==JAL)          |
| PCSrc <sub>2</sub> | next PC = PC + 4                | next PC is based on 16-<br>bit immediate branch<br>target | (opcode==Bxx) &&<br>"bcond is satisfied" |

#### ALU Control

#### case opcode

- '0' ⇒ select operation according to funct
  'ALUi' ⇒ selection operation according to opcode
  'LW' ⇒ select addition
  'SW' ⇒ select addition
  'Bxx' ⇒ select bcond generation function
  ⇒ don't care
- Example ALU operations
  - ADD, SUB, AND, OR, XOR, NOR, etc.
  - bcond on equal, not equal, LE zero, GT zero, etc.

#### R-Type ALU



#### I-Type ALU









#### Branch Not Taken



#### Branch Taken





#### What is in That Control Box?

- Combinational Logic → Hardwired Control
  - Idea: Control signals generated combinationally based on instruction
- Sequential Logic → Sequential/Microprogrammed Control
  - Control Store
  - Idea: A memory structure contains the control signals associated with an instruction