



### **RISC-V** testbeds

Bridging the gaps among performance analysis tools

Filippo Mantovani

BoF: Advanced Architecture "Playgrounds"

## **Context and goals**

- ⇒ We are building RISC-V chips with an "extreme" design point
  - Vector Unit of 256 DP elements (i.e., registers of 16 kbits)
  - Main drivers EPI and EUPILOT projects
- **⇒** Hardware design process takes long time
  - EU project with several partners
  - Coordination of the "handcraft" of making chips
- ⇒ Software development needs to advance before hardware is ready
  - How can we make software progress in a meaningful way even if hardware is not fully available?
  - How can we explore our design point "at scale" without being even close to scale?

We call our approach
Software Development Vehicles







Demo at BSC boot #3549

until 3pm

## **Software Development Vehicles (SDV)**









# **Co-design with SDV**

















## Navigate, visualize and quantify









## The lesson learned... and a crazy proposal

⇒ This is not only for benchmarks and mini-apps: we studied complex codes with meaningful use cases

• Plasma physics: Vlasiator, PlConGPU, BIT1, GENE-X

• **CFD**: Alya, WaLBerla

• Earth Science: miniFALL-3D

**Molecular dynamics**: GROMACS

Weather forecast: ECMWF dwarf



- At different scale
- With different granularity
- Dynamically











Technology providers may open visibility to some internals of their hardware?

- Provide emulators
- Tracing the PC and opcode of instructions?
- Monitoring addresses of memory accesses?
- Easily expose metrics (Bytes/FLOP)?







#### Resources



- Vizcaino, Pablo, et al. "Short reasons for long vectors in HPC CPUs: a study based on RISC-V." Proceedings of the SC'23 Workshops of The International Conference on High Performance Computing, Network, Storage, and Analysis. 2023. <a href="https://arxiv.org/abs/2309.06865">https://arxiv.org/abs/2309.06865</a>
- Vizcaino, Pablo, et al. "RAVE: RISC-V Analyzer of Vector Executions, a QEMU tracing plugin." <a href="https://arxiv.org/abs/2409.13639">https://arxiv.org/abs/2409.13639</a>
- Blancafort, Marc, et al. "Exploiting long vectors with a CFD code: a co-design show case." 2024 IEEE International Parallel and Distributed Processing Symposium (IPDPS). IEEE, 2024. <a href="https://arxiv.org/abs/2411.00815">https://arxiv.org/abs/2411.00815</a>





