# CET 241: Day 15 Motors and PWM

Dr. Noori Kim



Average voltage supplied to the motor given is half of A

Brushless DC motor









# Recap: Stepper motors

Two coils, labeled A and B





By GPIO?? By PWM??

# Choosing PWM Frequency

- Application dependant.
- Not too low:
  - Audible frequencies
  - At least twice the inverse of device time constant (NST)
- Not too high:
  - Transistors generate more heat at higher frequencies
  - Some loads will not respond at higher frequencies

# Datasheet 1230

# PWM Modules in the TM4C123GH6PM MCU System

The TM4C123GH6PM MCU contains two PWM modules.

PWM0: 0x4002.8000

PWM1: 0x4002.9000

 Each module has four PWM generator blocks and a control block and each generator block can create two PWM output signals → total of 16 PWM output signals

- The output signals, pwmA' and pwmB', (of the PWM generation blocks) are managed by the output control block before being passed to the device pins as
  - MnPWM0 and MnPWM1 or
  - MnPWM2 and MnPWM3, and so on.

| IO  | Ain   | 0    | 1    | 2       | 3                    | 4      | 5      | 6    | 7       | 8        | 9 | 14 |
|-----|-------|------|------|---------|----------------------|--------|--------|------|---------|----------|---|----|
| PA2 |       | Port |      | SSI0Clk |                      |        |        |      |         |          |   |    |
| PA3 |       | Port |      | SSI0Fss |                      |        |        |      |         |          |   |    |
| PA4 |       | Port |      | SSI0Rx  |                      |        |        |      |         |          |   |    |
| PA5 |       | Port |      | SSI0Tx  |                      |        |        |      |         |          |   |    |
| PA6 |       | Port |      |         | I <sub>2</sub> C1SCL |        | M1PWM2 |      |         |          |   |    |
| PA7 |       | Port |      |         | $I_2C1SDA$           |        | M1PWM3 |      |         |          |   |    |
| PB0 |       | Port | U1Rx |         |                      |        |        |      | T2CCP0  |          |   |    |
| PB1 |       | Port | U1Tx |         |                      |        |        |      | T2CCP1  |          |   |    |
| PB2 |       | Port |      |         | $I_2COSCL$           |        |        |      | T3CCP0  |          |   |    |
| PB3 |       | Port |      |         | I <sub>2</sub> C0SDA |        |        |      | T3CCP1  |          |   |    |
| PB4 | Ain10 | Port |      | SSI2Clk |                      | M0PWM2 |        |      | T1CCP0  | CAN0Rx   |   |    |
| PB5 | Ain11 | Port |      | SSI2Fss |                      | M0PWM3 |        |      | T1CCP1  | CAN0Tx   |   |    |
| PB6 |       | Port |      | SSI2Rx  |                      | M0PWM0 |        |      | T0CCP0  |          |   |    |
| PB7 |       | Port |      | SSI2Tx  |                      | M0PWM1 |        |      | T0CCP1  |          |   |    |
| PC4 | C1-   | Port | U4Rx | U1Rx    |                      | M0PWM6 |        | IDX1 | WT0CCP0 | U1RTS    |   |    |
| PC5 | C1+   | Port | U4Tx | U1Tx    |                      | M0PWM7 |        | PhA1 | WT0CCP1 | U1CTS    |   |    |
| PC6 | C0+   | Port | U3Rx |         |                      |        |        | PhB1 | WT1CCP0 | USB0epen |   |    |
| PC7 | С0-   | Port | U3Tx |         |                      |        |        |      | WT1CCP1 | USB0pflt |   |    |

 The two PWM signals that share the same timer and frequency and can either be programmed with independent actions or as a single pair of complementary signals

Figure 20-1. PWM Module Diagram



Figure 20-2. PWM Generator Block Diagram



# Datasheet 1239

# **Initialization and Configuration**

The following example shows how to initialize PWM Generator 0 with a 25-kHz frequency, a 25% duty cycle on the MnPWM0 pin, and a 75% duty cycle on the MnPWM1 pin. This example assumes the system clock is 20 MHz.

 Enable the PWM clock by writing a value of 0x0010.0000 to the RCGCO register in the System Control module (see page 456, or RCGCPWM can)

# Register 134: Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100

This register controls the clock gating logic in normal Run mode. Each bit controls a clock enable for a given interface, function, or module. If set, the module receives a clock and functions. Otherwise, the module is unclocked and disabled (saving power). If the module is unclocked, reads or writes to the module generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional modules are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or modules to control. This configuration is implemented to assure reasonable code compatibility with other family and future parts. RCGC0 is the clock configuration register for running operation, SCGC0 for Sleep operation, and DCGC0 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration (RCC) register specifies that the system uses sleep modes. Note that there must be a delay of 3 system clocks after a module clock is enabled before any registers in that module are accessed.

**Important:** This register is provided for legacy software support only.

The peripheral-specific Run Mode Clock Gating Control registers (such as **RCGCWD**) should be used to reset specific peripherals. A write to this legacy register also writes the corresponding bit in the peripheral-specific register. Any bits that are changed by writing to this register can be read back correctly with a read of this register. Software

#### Run Mode Clock Gating Control Register 0 (RCGC0)

Base 0x400F.E000 Offset 0x100 Type RO, reset 0x0000.0040

20



PWM0 RO 0x0 PWM Clock Gating Control

This bit controls the clock gating for the PWM module. If set, the module receives a clock and functions. Otherwise, the module is unclocked and disabled. If the module is unclocked, a read or write to the module generates a bus fault.

2. Enable the clock to the appropriate GPIO module via the **RCGC2** register in the System Control module (see page 464 or RCGCGPIO can).

- 3. In the GPIO module, enable the appropriate pins for their alternate function using the **GPIOAFSEL** register. To determine which GPIOs to configure, see Table 23-4 on page 1344.
- 4. Configure the PMCn fields in the **GPIOPCTL** register to assign the PWM signals to the appropriate pins (see page 688 and Table 23-5 on page 1351).

| IO  | Ain   | 0    | 1       | 2       | 3                    | 4        | 5        | 6    | 7       | 8        | 9   | 14    |
|-----|-------|------|---------|---------|----------------------|----------|----------|------|---------|----------|-----|-------|
| PA2 |       | Port |         | SSI0Clk |                      |          |          |      |         |          |     |       |
| PA3 |       | Port |         | SSI0Fss |                      |          |          |      |         |          |     |       |
| PA4 |       | Port |         | SSI0Rx  |                      |          |          |      |         |          |     |       |
| PA5 |       | Port |         | SSI0Tx  |                      |          |          |      |         |          |     |       |
| PA6 |       | Port |         |         | I <sub>2</sub> C1SCL |          | M1PWM2   |      |         |          |     |       |
| PA7 |       | Port |         |         | I <sub>2</sub> C1SDA |          | M1PWM3   |      |         |          |     |       |
| PB0 |       | Port | U1Rx    |         |                      |          |          |      | T2CCP0  |          |     |       |
| PB1 |       | Port | U1Tx    |         |                      |          |          |      | T2CCP1  |          |     |       |
| PB2 |       | Port |         |         | $I_2COSCL$           |          |          |      | T3CCP0  |          |     |       |
| PB3 |       | Port |         |         | $I_2COSDA$           |          |          |      | T3CCP1  |          |     |       |
| PB4 | Ain10 | Port |         | SSI2Clk |                      | M0PWM2   |          |      | T1CCP0  | CAN0Rx   |     |       |
| PB5 | Ain11 | Port |         | SSI2Fss |                      | M0PWM3   |          |      | T1CCP1  | CAN0Tx   |     |       |
| PB6 |       | Port |         | SSI2Rx  |                      | M0PWM0   |          |      | T0CCP0  |          |     |       |
| PB7 |       | Port |         | SSI2Tx  |                      | M0PWM1   |          |      | T0CCP1  |          |     |       |
| PC4 | C1-   | Port | U4Rx    | U1Rx    |                      | M0PWM6   |          | IDX1 | WT0CCP0 | U1RTS    |     |       |
| PC5 | C1+   | Port | U4Tx    | U1Tx    |                      | M0PWM7   |          | PhA1 | WT0CCP1 | U1CTS    |     |       |
| PC6 | C0+   | Port | U3Rx    |         |                      |          |          | PhB1 | WT1CCP0 | USB0epen |     |       |
| PC7 | C0-   | Port | U3Tx    |         |                      |          |          |      | WT1CCP1 | USB0pflt |     |       |
| PD0 | Ain7  | Port |         |         | _                    | M0PWM6   |          |      | WT2CCP0 |          |     |       |
| PD1 | Ain6  | Port | SSI3Fss | SSI1Fss | I <sub>2</sub> C3SDA | M0PWM7   | M1PWM1   |      | WT2CCP1 |          |     |       |
| PD2 | Ain5  | Port | SSI3Rx  | SSI1Rx  |                      | M0Fault0 |          |      | WT3CCP0 | USB0epen |     |       |
| PD3 | Ain4  | Port | SSI3Tx  | SSI1Tx  |                      |          |          | IDX0 | WT3CCP1 | USB0pflt |     |       |
| PD6 |       | Port | U2Rx    |         |                      | M0Fault0 |          | PhA0 | WT5CCP0 |          |     |       |
| PD7 |       | Port | U2Tx    |         |                      |          |          | PhB0 | WT5CCP1 | NMI      |     |       |
| PE0 | Ain3  | Port | U7Rx    |         |                      |          |          |      |         |          |     |       |
| PE1 | Ain2  | Port | U7Tx    |         |                      |          |          |      |         |          |     |       |
| PE2 | Ain1  | Port |         |         |                      |          |          |      |         |          |     |       |
| PE3 | Ain0  | Port |         |         |                      |          |          |      |         |          |     |       |
| PE4 | Ain9  | Port | U5Rx    |         | $I_2C2SCL$           | M0PWM4   | M1PWM2   |      |         | CAN0Rx   |     |       |
| PE5 | Ain8  | Port | U5Tx    |         | _                    | M0PWM5   |          |      |         | CAN0Tx   |     |       |
| PF0 |       | Port | U1RTS   | SSI1Rx  | CAN0Rx               |          | M1PWM4   | PhA0 | T0CCP0  | NMI      | C0o |       |
| PF1 |       | Port | U1CTS   | SSI1Tx  |                      |          | M1PWM5   | PhB0 | T0CCP1  |          | C1o | TRD1  |
| PF2 |       | Port |         | SSI1Clk |                      | M0Fault0 | M1PWM6   |      | T1CCP0  |          |     | TRD0  |
| PF3 |       | Port |         | SSI1Fss | CAN0Tx               |          | M1PWM7   |      | T1CCP1  |          |     | TRCLK |
| PF4 |       | Port |         |         |                      |          | M1Fault0 | IDX0 | T2CCP0  | USB0epen |     |       |

5. Configure the Run-Mode Clock Configuration (RCC) register in the System Control module to use the PWM divide (USEPWMDIV) and set the divider (PWMDIV) to divide by 2 (000).

## Register 8: Run-Mode Clock Configuration (RCC), offset 0x060

The bits in this register configure the system clock and oscillators.

**Important:** Write the **RCC** register prior to writing the **RCC2** register.

#### Run-Mode Clock Configuration (RCC)

Base 0x400F.E000 Offset 0x060

Type RW, reset 0x078E.3AD1



20 USEPWMDIV RW 0 Enable PWM Clock Divisor

### Value Description

- The system clock is the source for the PWM clock.
- 1 The PWM clock divider is the source for the PWM clock.

Note that when the PWM divisor is used, it is applied to the clock for both PWM modules.

19:17 PWMDIV RW 0x7 PWM Unit Clock Divisor

This field specifies the binary divisor used to predivide the system clock down for use as the timing reference for the PWM module. The rising edge of this clock is synchronous with the system clock.

| Value | Divisor      |
|-------|--------------|
| 0x0   | /2           |
| 0x1   | /4           |
| 0x2   | /8           |
| 0x3   | /16          |
| 0x4   | /32          |
| 0x5   | /64          |
| 0x6   | /64          |
| 0x7   | /64 (default |
|       |              |

- 6. Configure the PWM generator for countdown mode with immediate updates:
  - a. Write the **PWM0CTL** register with a value of **0x0000.0000** 
    - bit 1: count down (0)
    - bit 0: disable PWM while init (0)
  - b. Write the **PWM0GENA** register with a value of **0x0000.008C**
  - c. Write the **PWM0GENB** register with a value of **0x0000.080C**.

Register 12: PWM0 Control (PWM0CTL), offset 0x040

Register 13: PWM1 Control (PWM1CTL), offset 0x080

Register 14: PWM2 Control (PWM2CTL), offset 0x0C0

Register 15: PWM3 Control (PWM3CTL), offset 0x100

These registers configure the PWM signal generation blocks (PWM0CTL controls the PWM generator 0 block, and so on). The Register Update mode, Debug mode, Counting mode, and Block Enable mode are all controlled via these registers. The blocks produce the PWM signals, which can be either two independent PWM signals (from the same counter), or a paired set of PWM signals with dead-band delays added.

The PWM0 block produces the MnPWM0 and MnPWM1 outputs, the PWM1 block produces the MnPWM2 and MnPWM3 outputs, the PWM2 block produces the MnPWM4 and MnPWM5 outputs, and the PWM3 block produces the MnPWM6 and MnPWM7 outputs.

#### PWMn Control (PWMnCTL)

PWM0 base: 0x4002.8000 PWM1 base: 0x4002.9000 Offset 0x040

Type RW, reset 0x0000.0000



#### 1 MODE RW 0 Counter Mode

#### Value Description

- The counter counts down from the load value to 0 and then wraps back to the load value (Count-Down mode).
- The counter counts up from 0 to the load value, back down to 0, and then repeats (Count-Up/Down mode).

#### 0 ENABLE RW 0 PWM Block Enable

Note:

Disabling the PWM by clearing the ENABLE bit does not clear the COUNT field of the **PWMnCOUNT** register. Before re-enabling the PWM (ENABLE = 0x1), the COUNT field should be cleared by resetting the PWM registers through the **SRPWM** register in the System Control Module.

#### Value Description

- The entire PWM generation block is disabled and not clocked.
- The PWM generation block is enabled and produces PWM signals.

# $0 \text{ GENA R} = 0 \times 8 \text{C}$

Register 44: PWM0 Generator A Control (PWM0GENA), offset 0x060

Register 45: PWM1 Generator A Control (PWM1GENA), offset 0x0A0

Register 46: PWM2 Generator A Control (PWM2GENA), offset 0x0E0

Register 47: PWM3 Generator A Control (PWM3GENA), offset 0x120

These registers control the generation of the pwmA signal based on the load and zero output pulses from the counter, as well as the compare A and compare B pulses from the comparators (PWM0GENA controls the PWM generator 0 block, and so on). When the counter is running in Count-Down mode, only four of these events occur; when running in Count-Up/Down mode, all six occur. These events provide great flexibility in the positioning and duty cycle of the resulting PWM signal.



PWM0 base: 0x4002.8000 PWM1 base: 0x4002.9000 Offset 0x060

Type RW, reset 0x0000.0000



| 7:6       | ACTCMPAD | RW   | 0x0   | Action for Comparator A Down  This field specifies the action to be taken when the counter matches comparator A while counting down.                               |                                                 |
|-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| 5:4       | ACTCMPAU | RW   | 0x0   | 0x1 Invert pwmA. mode 0x2 Drive pwmA I ow                                                                                                                          |                                                 |
|           |          |      |       | Value Description 0x0 Do nothing. 0x1 Invert pwmA. 0x2 Drive pwmA Low. 0x3 Drive pwmA High.                                                                        |                                                 |
| Bit/Field | Name     | Type | Reset | Description                                                                                                                                                        |                                                 |
| 3:2       | ACTLOAD  | RW   | 0x0   | Action for Counter=LOAD  This field specifies the action to be taken when the counter matches value in the PWMnLOAD register.                                      |                                                 |
|           |          |      |       | 0x0 Do nothing. 0x1 Invert pwmA.                                                                                                                                   | Then where is load on ne counter, drive pwm igh |
| 1:0       | ACTZERO  | RW   | 0x0   | Action for Counter=0 This field specifies the action to be taken when the counter is zero.  Value Description 0x0 Do nothing. 0x1 Invert pwmA. 0x2 Drive pwmA Low. |                                                 |
|           |          |      |       | 0x3 Drive pwmA High                                                                                                                                                | 21                                              |

0x3 Drive pwmA High.

# PWM0 0 GENB R = 0x80C

Register 48: PWM0 Generator B Control (PWM0GENB), offset 0x064

Register 49: PWM1 Generator B Control (PWM1GENB), offset 0x0A4

Register 50: PWM2 Generator B Control (PWM2GENB), offset 0x0E4

Register 51: PWM3 Generator B Control (PWM3GENB), offset 0x124

These registers control the generation of the pwmB signal based on the load and zero output pulses from the counter, as well as the compare A and compare B pulses from the comparators (**PWM0GENB** controls the PWM generator 0 block, and so on). When the counter is running in Count-Down mode, only four of these events occur; when running in Count-Up/Down mode, all six occur. These events provide great flexibility in the positioning and duty cycle of the resulting PWM signal.

## PWMn Generator B Control (PWMnGENB), offset 0x064

PWM0 base: 0x4002.8000 PWM1 base: 0x4002.9000

Offset 0x064

Type RW, reset 0x0000.0000



0000: do nothing

| Bit/Field | Name     | Туре | Reset | Description                                                                                                                                                                                                                         |
|-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:10     | ACTCMPBD | RW   | 0x0   | Action for Comparator B Down  This field specifies the action to be taken when the counter matches comparator B while counting down.                                                                                                |
|           |          |      |       | Value Description  0x0 Do nothing. 0x1 Invert pwmB. 0x2 Drive pwmB Low. 0x3 Drive pwmB High.  • PWM is set to count down mode  • When CMP matches counter, drive pwm low                                                            |
| 9:8       | ACTCMPBU | RW   | 0x0   | Action for Comparator B Up  This field specifies the action to be taken when the counter matches comparator B while counting up. This action can only occur when the MODE bit in the PWMnCTL register is set.                       |
|           |          |      |       | Value Description 0x0 Do nothing. 0x1 Invert pwmB. 0x2 Drive pwmB Low. 0x3 Drive pwmB High.                                                                                                                                         |
| 3:2       | ACTLOAD  | RW   | 0x0   | Action for Counter=LOAD  This field specifies the action to be taken when the counter matches the load value.  Value Description  0x0 Do nothing.  0x1 Invert pwmB.  • When there is load on the  0x2 Drive pwmB Low.               |
| 1:0       | ACTZERO  | RW   | 0x0   | Ox3 Drive pwmB High.  Counter, drive pwm high  Action for Counter=0 This field specifies the action to be taken when the counter is 0.  Value Description Ox0 Do nothing. Ox1 Invert pwmB. Ox2 Drive pwmB Low. Ox3 Drive pwmB High. |

- 7. Set the period for the counter. For a **5KHz** input frequency, the period = 1/5000, or **200**  $\mu$ s.
  - The PWM clock source is 20 MHz.
  - Thus there are 20 MHz / 5 KHz = 4000 clock ticks per period.
  - Use this value to set the **PWM0LOAD** register (**PWM0LOAD**=  $4000 1 = 3999 = 0 \times 0000.018F$ ).

# For compA

Load → 4000

- When where is load on the counter, drive pwmA high
- When CMP matches counter, drive pwmA low

# For compB

- When where is load on the counter, drive pwmB high
- When CMP matches counter, drive pwmB low
- 8. Set pulse width of a **25**% duty cycle (PWM0). Write the **PWM0CMPA** register with a value of **3000**.
- 9. Set pulse width of a **75**% duty cycle (PWM1). Write the **PWM1CMPB** register with a value of **1000**.

# Register 36: PWM0 Compare A (PWM0CMPA), offset 0x058

These registers contain a value to be compared against the counter (PWM0CMPA controls the PWM generator 0 block, and so on). When this value matches the counter, a pulse is output which can be configured to drive the generation of the pwmA and pwmB signals (via the PWMnGENA and PWMnGENB registers) or drive an interrupt or ADC trigger (via the PWMnINTEN register). If the value of this register is greater than the PWMnLOAD register (see page 1278), then no pulse is ever output.

If the comparator A update mode is locally synchronized (based on the CMPAUPD bit in the **PWMnCTL** register), the 16-bit COMPA value is used the next time the counter reaches zero. If the update mode is globally synchronized, it is used the next time the counter reaches zero after a synchronous update has been requested through the **PWM Master Control (PWMCTL)** register (see page 1244). If this register is rewritten before the actual update occurs, the previous value is never used and is lost.

### PWMn Compare A (PWMnCMPA)

PWM0 base: 0x4002.8000 PWM1 base: 0x4002.9000 Offset 0x058

Type RW, reset 0x0000.0000



When there is load on the counter, drive pwm high



The initialization and configuration process for PWM Module0.

For steps **8**, **9**, a **25**% duty cycle is calculated as **4000** \* **0.75** = **3000**. A **75**% duty cycle is **4000** \* **0.25** = **1000**. Refer to Figure 7.46, the higher the duty cycle value, the lower the setup value installed in the **PWM1CMPA** or **PWM1CMPB** registers. (**This is opposite to the common sense, due to the setting that we have**)

- 10.Start the counters in generator 0. Write the **PWM0CTL** register with a value of **0x0000.0001**. (refer to step 6)
- 11.Enable PWM outputs. Write the **PWMENABLE** register with **0x0000.0003**.

## Register 3: PWM Output Enable (PWMENABLE), offset 0x008

This register provides a master control of which generated pwmA' and pwmB' signals are output to the MnPWMn pins. By disabling a PWM output, the generation process can continue (for example, when the time bases are synchronized) without driving PWM signals to the pins. When bits in this register are set, the corresponding pwmA' or pwmB' signal is passed through to the output stage. When bits are clear, the pwmA' or pwmB' signal is replaced by a zero value which is also passed to the output stage. The **PWMINVERT** register controls the output stage, so if the corresponding bit is set in that register, the value seen on the MnPWMn signal is inverted from what is configured by the bits in this register. Updates to the bits in this register can be immediate or locally or globally synchronized to the next synchronous update as controlled by the ENUPDn fields in the **PWMENUPD** register.

#### PWM Output Enable (PWMENABLE)

PWM0 base: 0x4002.8000 PWM1 base: 0x4002.9000 Offset 0x008

Type RW, reset 0x0000.0000



1 PWM1EN RW 0 MnPWM1 Output Enable

#### Value Description

- 0 The MnPWM1 signal has a zero value.
- The generated pwm0B' signal is passed to the MnPWM1 pin.
- 0 PWM0EN RW 0 MnPWM0 Output Enable

## Value Description

- 0 The MnPWM0 signal has a zero value.
- 1 The generated pwm0A' signal is passed to the MnPWM0 pin.

# DC Motor PWM

```
void PWM0A Init(uint16 t period, uint16 t duty) {
  SYSCTL RCGCPWM R |= 0x01; // 1) activate PWM0
  SYSCTL RCGCGPIO R |= 0x02; // 2) activate port B
  while ((SYSCTL PRGPIO R\&0x02) == 0){};
  GPIO PORTB AFSEL R |= 0x40; // 3) alt funct on PB6
  GPIO PORTB PCTL R =
   (GPIO PORTB PCTL R&0xF0FFFFFF) +0x04000000; // 4) PWM0
  GPIO PORTB AMSEL R &= \sim 0 \times 40; // disable analog on PB6
  GPIO PORTB DEN R |= 0x40; // enable digital I/O on PB6
  SYSCTL RCC R = 0 \times 00100000 | // 5) use PWM divider
      (SYSCTL RCC R & (\sim 0 \times 000 \times 0000)); // /2 divider
  PWM0 0 CTL R = 0; // 6-a) re-loading down-counting mode
  PWMO 0 GENA R = 0xC8; //6-b) low on LOAD, high on CMPA down
  PWM0 0 LOAD R = period - 1; // 7) cycles count down to 0
  PWM0 0 CMPA R = duty - 1; // 8) count value output rises
  PWM0 0 CTL R |= 0 \times 00000001; // 10) start PWM0
  PWM0 ENABLE R \mid= 0x00000001; // 11) enable PB6/M0PWM0
```

# SYSCTL\_RCGCPWM\_R $\mid = 0 \times 01$ ; // 1) activate PWM0

Pulse Width Modulator Run Mode Clock Gating Control (RCGCPWM)

Base 0x400F.E000 Offset 0x640 Type RW, reset 0x0000.0000



| Bit/Field | Name     | Туре | Reset | Description                                                                                                                                                                                   |
|-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:2      | reserved | RO   | 0     | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. |
| 1         | R1       | RW   | 0     | PWM Module 1 Run Mode Clock Gating Control                                                                                                                                                    |
|           |          |      |       | Value Description  O PWM module 1 is disabled.  1 Enable and provide a clock to PWM module 1 in Run mode.                                                                                     |
| 0         | R0       | RW   | 0     | PWM Module 0 Run Mode Clock Gating Control                                                                                                                                                    |

Value Description

- 0 PWM module 0 is disabled.
- 1 Enable and provide a clock to PWM module 0 in Run mode.

# 4) GPIO\_PORTB\_PCTL\_R = (GPIO\_PORTB\_PCTL\_R&0xF0FFFFFF) +0x04000000

| IO  | Ain   | 0    | 1       | 2       | 3                    | 4        | 5        | 6    | 7       | 8        | 9   | 14    |
|-----|-------|------|---------|---------|----------------------|----------|----------|------|---------|----------|-----|-------|
| PA2 |       | Port |         | SSI0Clk |                      |          |          |      |         |          |     |       |
| PA3 |       | Port |         | SSI0Fss |                      |          |          |      |         |          |     |       |
| PA4 |       | Port |         | SSI0Rx  |                      |          |          |      |         |          |     |       |
| PA5 |       | Port |         | SSI0Tx  |                      |          |          |      |         |          |     |       |
| PA6 |       | Port |         |         | I <sub>2</sub> C1SCL |          | M1PWM2   |      |         |          |     |       |
| PA7 |       | Port |         |         | $I_2C1SDA$           |          | M1PWM3   |      |         |          |     |       |
| PB0 |       | Port | U1Rx    |         |                      |          |          |      | T2CCP0  |          |     |       |
| PB1 |       | Port | U1Tx    |         |                      |          |          |      | T2CCP1  |          |     |       |
| PB2 |       | Port |         |         | $I_2COSCL$           |          |          |      | T3CCP0  |          |     |       |
| PB3 |       | Port |         |         | $I_2COSDA \\$        |          |          |      | T3CCP1  |          |     |       |
| PB4 | Ain10 | Port |         | SSI2Clk |                      | M0PWM2   |          |      | T1CCP0  | CAN0Rx   |     |       |
| PB5 | Ain11 | Port |         | SSI2Fss |                      | M0PWM3   |          |      | T1CCP1  | CAN0Tx   |     |       |
| PB6 |       | Port |         | SSI2Rx  |                      | M0PWM0   |          |      | T0CCP0  |          |     |       |
| PB7 |       | Port |         | SSI2Tx  |                      | M0PWM1   |          |      | T0CCP1  |          |     |       |
| PC4 | C1-   | Port | U4Rx    | U1Rx    |                      | M0PWM6   |          | IDX1 | WT0CCP0 | U1RTS    |     |       |
| PC5 | C1+   | Port | U4Tx    | U1Tx    |                      | M0PWM7   |          | PhA1 | WT0CCP1 | U1CTS    |     |       |
| PC6 | C0+   | Port | U3Rx    |         |                      |          |          | PhB1 | WT1CCP0 | USB0epen |     |       |
| PC7 | C0-   | Port | U3Tx    |         |                      |          |          |      | WT1CCP1 | USB0pflt |     |       |
| PD0 | Ain7  | Port |         |         | _                    |          | M1PWM0   |      | WT2CCP0 |          |     |       |
| PD1 | Ain6  | Port | SSI3Fss | SSI1Fss | $I_2C3SDA$           | M0PWM7   | M1PWM1   |      | WT2CCP1 |          |     |       |
| PD2 | Ain5  | Port | SSI3Rx  | SSI1Rx  |                      | M0Fault0 |          |      | WT3CCP0 | -        |     |       |
| PD3 | Ain4  | Port | SSI3Tx  | SSI1Tx  |                      |          |          | IDX0 | WT3CCP1 | USB0pflt |     |       |
| PD6 |       | Port | U2Rx    |         |                      | M0Fault0 |          | PhA0 | WT5CCP0 |          |     |       |
| PD7 |       | Port | U2Tx    |         |                      |          |          | PhB0 | WT5CCP1 | NMI      |     |       |
| PE0 | Ain3  | Port | U7Rx    |         |                      |          |          |      |         |          |     |       |
| PE1 | Ain2  | Port | U7Tx    |         |                      |          |          |      |         |          |     |       |
| PE2 | Ain1  | Port |         |         |                      |          |          |      |         |          |     |       |
| PE3 | Ain0  | Port |         |         |                      |          |          |      |         |          |     |       |
| PE4 | Ain9  | Port | U5Rx    |         | -                    | M0PWM4   |          |      |         | CAN0Rx   |     |       |
| PE5 | Ain8  | Port | U5Tx    |         |                      | M0PWM5   | M1PWM3   |      |         | CAN0Tx   |     |       |
| PF0 |       | Port | U1RTS   | SSI1Rx  | CAN0Rx               |          | M1PWM4   | PhA0 | T0CCP0  | NMI      | C0o |       |
| PF1 |       | Port | U1CTS   | SSI1Tx  |                      |          | M1PWM5   | PhB0 | T0CCP1  |          | C1o | TRD1  |
| PF2 |       | Port |         | SSI1Clk |                      | M0Fault0 |          |      | T1CCP0  |          |     | TRD0  |
| PF3 |       | Port |         | SSI1Fss | CAN0Tx               |          | M1PWM7   |      | T1CCP1  |          |     | TRCLK |
| PF4 |       | Port |         |         |                      |          | M1Fault0 | IDX0 | T2CCP0  | USB0epen |     |       |

# 5) SYSCTL\_RCC\_R = $0 \times 00100000$ | (SYSCTL\_RCC\_R & ( $\sim 0 \times 0000E0000$ ));

## Register 8: Run-Mode Clock Configuration (RCC), offset 0x060

The bits in this register configure the system clock and oscillators.

Important: Write the RCC register prior to writing the RCC2 register.

#### Run-Mode Clock Configuration (RCC)

Base 0x400F.E000 Offset 0x060

Type RW, reset 0x078E.3AD1



20 USEPWMDIV RW 0 Enable PWM Clock Divisor

#### Value Description

- The system clock is the source for the PWM clock.
- 1 The PWM clock divider is the source for the PWM clock.

Note that when the PWM divisor is used, it is applied to the clock for both PWM modules.

19:17 PWMDIV RW 0x7 PWM Unit Clock Divisor

This field specifies the binary divisor used to predivide the system clock down for use as the timing reference for the PWM module. The rising edge of this clock is synchronous with the system clock.

| Value | Divisor       |
|-------|---------------|
| 0x0   | /2            |
| 0x1   | /4            |
| 0x2   | /8            |
| 0x3   | /16           |
| 0x4   | /32           |
| 0x5   | /64           |
| 0x6   | /64           |
| 0x7   | /64 (default) |

## $0 \text{ GENA R} = 0 \times C8$ 6-b) PWM0

Register 44: PWM0 Generator A Control (PWM0GENA), offset 0x060

Register 45: PWM1 Generator A Control (PWM1GENA), offset 0x0A0

Register 46: PWM2 Generator A Control (PWM2GENA), offset 0x0E0

Register 47: PWM3 Generator A Control (PWM3GENA), offset 0x120

These registers control the generation of the pwmA signal based on the load and zero output pulses from the counter, as well as the compare A and compare B pulses from the comparators (PWM0GENA controls the PWM generator 0 block, and so on). When the counter is running in Count-Down mode, only four of these events occur; when running in Count-Up/Down mode, all six occur. These events provide great flexibility in the positioning and duty cycle of the resulting PWM signal.



PWMn Generator A Control (PWMnGENA)

PWM0 base: 0x4002.8000 PWM1 base: 0x4002.9000 Offset 0x060

Type RW, reset 0x0000.0000

|       | 31 | 30   | 29   | 28 | 27   | 26                | 25 | 24                | 23   | 22      | 21 | 20      | 19 | 18 | 17 | 16 |
|-------|----|------|------|----|------|-------------------|----|-------------------|------|---------|----|---------|----|----|----|----|
|       |    |      |      |    |      |                   |    | rese              | rved |         |    |         |    |    |    |    |
| Type  | RO | RO   | RO   | RO | RO   | RO                | RO | RO                | RO   | RO      | RO | RO      | RO | RO | RO | RO |
| Reset | 0  | 0    | 0    | 0  | 0    | 0                 | 0  | 0                 | 0    | 0       | 0  | 0       | 0  | 0  | 0  | 0  |
|       | 15 | 14   | 13   | 12 | 11   | 10                | 9  | 8                 | 7    | 6       | 5  | 4       | 3  | 2  | 1  | 0  |
|       |    | rese | rved |    | ACTC | ACTCMPBD ACTCMPBU |    | ACTCMPAD ACTCMPAU |      | ACTLOAD |    | ACTZERO |    |    |    |    |
| Type  | RO | RO   | RO   | RO | RW   | RW                | RW | RW                | RW   | RW      | RW | RW      | RW | RW | RW | RW |
| Reset | 0  | 0    | 0    | 0  | 0    | 0                 | 0  | 0                 | 0    | 0       | 0  | 0       | 0  | 0  | 0  | 0  |

| 7:6       | ACTCMPAD | RW   | 0x0   | Action for Comparator A Down  This field specifies the action to be taken when the counter match comparator A while counting down.                                                                                                                                                                       | • PWM is set to                                                                       |
|-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| 5:4       | ACTCMPAU | RW   | 0x0   | Value Description  0x0 Do nothing.  0x1 Invert pwmA.  0x2 Drive pwmA Low.  0x3 Drive pwmA High.  Action for Comparator A Up  This field specifies the action to be taken when the counter match comparator A while counting up. This action can only occur when MODE bit in the PWMnCTL register is set. | <ul> <li>count down mode</li> <li>When counter matches CMP, drive pwm high</li> </ul> |
| Bit/Field | Name     | Туре | Reset | Value Description  0x0 Do nothing.  0x1 Invert pwmA.  0x2 Drive pwmA Low.  0x3 Drive pwmA High.  Description                                                                                                                                                                                             | Common sense                                                                          |
| 3:2       | ACTLOAD  | RW   | 0x0   | Action for Counter=LOAD  This field specifies the action to be taken when the counter match value in the PWMnLOAD register.  Value Description  0x0 Do nothing.                                                                                                                                          | when where is                                                                         |
| 1:0       | ACTZERO  | RW   | 0x0   | 0x1 Invert pwmA. 0x2 Drive pwmA Low. 0x3 Drive pwmA High.  Action for Counter=0                                                                                                                                                                                                                          | load on the counter, drive pwm low                                                    |
| 1.0       | ACIZERO  | FLVV | U.U   | This field specifies the action to be taken when the counter is zero.  Value Description  0x0 Do nothing.  0x1 Invert pwmA.  0x2 Drive pwmA Low.  0x3 Drive pwmA High.                                                                                                                                   | ero.<br>35                                                                            |

# Period (1ms) = 40000

```
1. 30000 is 75% of 40000,
2. if system clock 80MHz,
PWM clock is 40MHz
40*1e6/(4e4)=1kHz

void PWM0A_Duty(uint16_t duty) {
   PWM_0_CMPA_R = duty - 1; // 6) count value output rises
}
```

# Program 6.8 in the book: Common sense example



```
PWM0_0_GENA_R = 0xC8;  // low on LOAD, high on CMPA down
PWM0_0_LOAD_R = period - 1;  // 5) cycles count down to 0
PWM0_0_CMPA_R = duty - 1;
```

- CMPA and LOAD will count-up or down (based on your GENA configuration)
  - In this textbook example, when Counter == CMPA,
     GENA generates high
  - when counter is loaded, GENA generates low
- The frequency and duty are computed by users considering its bus clock speed (period, duty)
  - Related registers are LOAD and COMP

### DC Motor PWM

$$Dutycycle(\%) = \frac{\text{High}}{\text{High} + \text{Low}} \times 100 = \frac{\text{High}}{\text{Period}} \times 100$$

```
PWM0A_Init(40000, 30000); // 1000 Hz, 75% duty
```

- 1. 30000 is 75% of 40000,
- 2. if system clock 80MHz, PWM clock is 40MHz = 40\*1e6/(4e4)=1kHz

Period (1ms) = 40000

```
void PWM0A_Duty(uint16_t duty) {
   PWM_0_CMPA_R = duty - 1; // 6) count value output rises
}
```

### Servo Motor

- Simple digital interface (built in controller)
- Duty cycle controls angle





#### TowerPro MG90 - Micro Servo

#### Specifications

| Modulation:       | Analog                                                                       |  |
|-------------------|------------------------------------------------------------------------------|--|
| Torque:           | <b>4.8V:</b> 30.60 oz-in (2.20 kg-cm) <b>6.0V:</b> 34.70 oz-in (2.50 kg-cm)  |  |
| Speed:            | <b>4.8V</b> : 0.11 sec/60° <b>6.0V</b> : 0.10 sec/60°                        |  |
| Weight:           | 0.49 oz (14.0 g)                                                             |  |
| Dimensions:       | Length: 0.91 in (23.1 mm) Width: 0.48 in (12.2 mm) Height: 1.14 in (29.0 mm) |  |
| Motor Type:       | (add)                                                                        |  |
| Gear Type:        | Metal                                                                        |  |
| Rotation/Support: | Dual Bearings                                                                |  |
| Rotational Range: | 180°                                                                         |  |
| Pulse Cycle:      | 20 ms                                                                        |  |
| Pulse Width:      | <sup>400-2400 μs</sup> 0.4ms-2.4m                                            |  |
| Connector Type:   | (add)                                                                        |  |



| Brand:          | Tower pro |
|-----------------|-----------|
| Product Number: | (add)     |
| Typical Price:  | (add)     |
| Compare:        | add+      |





DC motor, controller (potentialmeter), gears

## Interface of a Servo motor

- Needs its own +5V regulator
- Duty cycle controls angle



# Servo Software

Duty cycle controls angle (i.e.)



### Recall ADC

- Potentiometer and distance measurement
- Let's use the potentiometer as a control switch of the servo motor



```
RECALL
 39
     unsigned long Size = 6; // potentiomter range in cm
 40
     unsigned char String[10]; // string to output to screen
 41
     unsigned long Distance; // potentiometer distance in units of 0.001 cm
     unsigned long ADCdata; // 12-bit 0 to 4095 sample
 42
 43
     unsigned long Flag; // 1 means valid Distance, 0 means Distance is empty
45 — unsigned long Convert (unsigned long sample) {
46
       // Converts ADC input to actual distance in units of 0.001cm
47
       // Input: sample 12-bit ADC sample
       // Output: 32-bit distance (resolution 0.001cm)
48
       return (int) sample/4095.0 * Size * 1000;
49
50

    woid ConvertDistance(unsigned long n) {

    woid SysTick Init(unsigned long period) {

\(\precent \text{void SysTick Handler(void)}\) {

int main(void) {
                                               // Slide pot pin 3 connected to +3.3V
   // main function
                                               // Slide pot pin 2 connected to PE2
   volatile unsigned long delay;
   ADC0 Init();
                                               // Slide pot pin 1 connected to ground
   SysTick Init(2000000); // 40Hz (assuming
                                               80MHz PLL)
      enable irq(); //enable interrupt
   while(1){
      if (Flag) {
                                                        Length ∝ Voltage receiving
       Flag = 0;
                                                        Based on voltage, MCU
       ConvertDistance(Distance);
                                                        converts into digital value
```

ADC\_In

→ Returns "ADC inputs"

SysTick\_Handler

- → Calls Convert (ADC inputs)
- →Updates "Distance"

main → ConvertDistance (Distance)

→ Updates "String"

```
-int main(void) {
  volatile unsigned long delay, value;
  SysTick Init(1500); //interrupts 250nsec*1500=375microsec fast enough to ADC data sampling
  ADC0 Init();
  delay = SYSCTL RCGC2 R;
                                   // allow time for clock to stabilize
   enable irq();
  PLL Init(); // bus clock at 3.2 MHz
  PWMO Init(32000,850); // 32000: initialize PWMO, 50 Hz, 20 ms fixed perood for servo control
                              // considering /2 factor of PWM clock setting
                               // 850 for dcpwm0 to simulate 4-5% (min) duty cycle.
// PWM clock rate = processor clock rate/SYSCTL RCC PWMDIV
//
                  = BusClock/2
                  = 3.2 \text{ MHz}/2 = 1.6 \text{MHz} ==> 625 \text{nsec}
//
 // 32000*625nsec=0.02sec
 while(1){
    // read mailbox
    if(Flag==1){
      value= ADCdata*2600/4095;
                                 //4096 is 12 bit ADC
                                //3840=2.4 \text{ms}/625 \text{ns} ==>3550 is the experimental max
                                // 800=0.5ms/625ns ==>950 is the experimental min
                                // +950 is for minimum postion of servo
      delay = SYSCTL RCGC2 R;
       delay = SYSCTL RCGC2 R;
      value= value+950;
       PWM0 Period(value);
  Flag=0; // Flag reset to send the signal that last measure has been diplayed
```

void PWM0 Period(unsigned long dcpwm0){ PWM0 0 CMPA R =dcpwm0;

# Reading

| Vol.1 | Vol.2 |
|-------|-------|
| Ch.8  | Ch.6  |
| (8.7) | (6.3, |
|       | 6.5,  |
|       | 6.6)  |