

Hello, and welcome to this presentation of the STM32L4 single-wire protocol master interface or SWPMI. It covers the main features of this interface, which is used to connect a smartcard to the microcontroller.



The SWPMI integrated inside STM32 products implements a full-duplex single-wire communication interface, in compliance with the single-wire protocol defined in the ETSI TS 102 613 standard, in Master mode.

The STM32 embeds the SWP transceiver. Applications benefit from the easy single pin connection to a smartcard for full-duplex communications up to 2 Mbit/s.

### Key features •

- Three transmission/reception operating modes
  - No Software Buffer (no DMA)
    - · Interrupt or Polling mode
  - Single Software Buffer (DMA)
    - · No software intervention during a frame transmission or reception, only at the end of frame
  - Multi Software Buffer (DMA in Circular mode)
    - · Several frames can be handled without software intervention
- Class B (3 V) and Class C (1.8 V) supply operating voltages



The SWPMI inside STM32 products offers three operating modes, with or without DMA, which are explained in detail later on. The STM32 supports both Class B and Class C supply operating voltages.



The SWP is full-duplex on a single wire thanks to the following principle. The S1 signal is transmitted in the voltage domain from master to slave. The S2 signal is transmitted in the current domain from slave to master.

### Class B and Class C

 One of the following configurations must be selected in the STM32:

Class B: VDD = 3 V

Class C: VDD = 1.8 V

- The SWP pin voltage is always set to 1.8 V by the STM32
  - If Class B is selected, a regulator inside the SWPMI\_IO register adjusts voltage to 1.8 V





The supply voltage or class must be selected in the STM32 during software initialization. a dedicated 1.8V voltage regulator inside the STM32 SWPMI\_IO is used to adjust the SWP voltage if VDD is 3V.



The S1 signal is transmitted by the STM32, the master, to the smartcard, the slave. A duty cycle of 25% on S1 codes a logical 0 (and an idle bit), while a duty cycle of 75% on S1 is codes a logical 1. The S1 signal frequency determines the transmission clock.



The S2 signal is transmitted by the slave, the smartcard, to the master, the STM32. The slave draws a current while S1 is high to send a logical 1. If the slave does not draw any current while S1 is high, it is a logical 0.



SWP frames start with a Start of Frame field, coded by a 7E byte in hexadecimal format, and ends with an End of Frame field, coded by a 7F byte in hexadecimal format. The payload contains between 1 and 30 bytes of data. The protocol also implements bit stuffing. An extra-bit is inserted in case of 5 consecutive bits at 1. This guarantees that the Start and End of Frame fields are distinguished from the payload bytes. Data integrity is guaranteed by a 16-bit polynomial cyclic redundancy check (CRC).



The SWPMI automatically handles the Start and End of Frame fields, stuffing bits and the CRC. In this way, software just has to manage payload data.



Several states are defined for the SWP bus. In Deactivated state, the S1 signal is at low level. Before starting any communication, the master must raise the S1 signal to high level to set the SWP in Suspended state. Once communication is no longer required, the SWP can be deactivated by the master.



Now, either the master or the slave can initiate a communication, by sending a Resume sequence. A Resume sequence by the master consists of a transition sequence and 8 idle bits, whereas a Resume signal by the slave consists of drawing current until the master detects it and as a consequence starts to toggle the S1 signal to allow the slave to start transmitting data.



Here is an overview of how the SWP bus states are managed by the STM32. You can refer to the reference manual for more details about the initialization and activation procedures.



Here is the block diagram of the SWPMI peripheral. The kernel part is clocked either by the **HSI16**, internal RC oscillator, or by PCLK1, which is the APB bus clock. The interface with the APB bus allows access to the SWPMI registers by the CPU. There are also connections to the NVIC and the DMA. The SWP transceiver is embedded in the STM32 which interfaces with the external pin through the SWPMI\_IO signal.



Here is the default configuration using the internal transceiver. The SWPMI\_IO signal is available on the PB12 pin.



It's also possible to connect an external transceiver using a configuration bit in the SWPMI registers. In this case, the Suspend, Receive and Transmit signals are available on pins PB15, PB14 and PB13. Pin PB12 can then be used as a standard GPIO.

# No Software Buffer mode (NSB)

- Interrupt or Polling mode
- Software intervention required every 4 payload data bytes for both transmission and reception (to read / fill the 32-bit SWPMI TDR / SWPMI\_RDR data registers in the SWPMI).



Let's look at the different operating modes, starting with No Software Buffer mode (NSB). In this mode, data is received and transmitted in Polling or Interrupt mode or by checking the SWPMI flags. Software intervention is required each time the Receive Data register becomes full or when the Transmit Data register becomes empty; that is to say, every 4 data bytes in the payload.

## Software Single Buffer mode (SSB)

- No need for software intervention during a frame transmission / reception, only at the end.
- Need to allocate a 32-byte frame buffer in RAM for transmission, and another one for reception.
- DMA writes / reads the 32-bit SWPMI\_TDR / SWPMI\_RDR data registers.
- The frame length (number of bytes in the payload) is written in the first byte of the software buffer in RAM.



Software Single Buffer mode (SSB) is used to transmit or receive an entire SWP frame without software intervention. A 32-byte software buffer for frame transmission is defined in RAM, and the SWPMI automatically reloads the SWPMI\_TDR register through the DMA until the End of Frame is received. For reception, a 32-byte software buffer is defined in RAM for frame reception, and the SWPMI\_RDR register content is transferred to the RAM by the DMA. The first byte in the RAM buffer is used to code the number of bytes in the frame payload.



- DMA configured in Circular mode, with the number of words to be transferred set to 32.
- First byte of buffer is the number of bytes in the payload: Transmit Frame Length (TFL).
- Software reads the DMA counter and updates frame buffers accordingly.
- Transmission is stopped by disabling DMA
  Circular mode, and possibly writing TFL to 0 in
  one or several buffers in RAM (TFL = 0 means
  the buffer is empty i.e. no transmission will be
  triggered).





The last mode is Software Multi-Buffer mode (SMB). This mode also uses the DMA, and several SWP frames can be handled without software intervention. Let's look at this example of a transmission, with 4 frame buffers in RAM. In this mode, 32 bytes are always reserved for each frame, regardless of the payload size. The DMA must be configured in Circular mode, and the number of words to be transferred must be set to 32. As in SSB mode, the first byte of each buffer is used to code the frame length (this is the TFL field). Software can read the DMA counter and update each frame buffer accordingly. In this example, three frames can be transmitted without software intervention. The transmission is stopped by disabling DMA Circular mode.

In case you need to stop transmission before the DMA end of count, you must set the TFL field to 0. This way, the SWPMI will no longer issue any DMA requests.



- The following flags are saved in the next byte (32nd byte) after the frame length:
  - RXBERF (error)
  - RXOVRF (overrun error)
  - · RXBFF (buffer ready)



In SMB mode, several frames can be received without software intervention. Let's look at this example for reception, with four frame buffers in RAM. In this mode, the DMA must be configured in Circular mode, and the number of words to be transferred must be set to 32. The frame length is available at the end of each software buffer, in the 31th byte. The status of the frame stored in each software buffer is available in the 32nd byte which contains the error, overrun and buffer ready flags. This way, software can check the buffer ready flag, read the buffer and clear the 32nd byte.

D3-D2-D1-D0

D11-D10-D9-D8 D15-D14-D13-D12

Frame4

### Interrupts 20

| Interrupt event            | Description                                                                                                                        |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Receive buffer full        | The final word for the frame under reception is available in the SWPMI_RDR register.                                               |
| Transmit buffer empty      | SWPMI_TDR update is no longer required to complete the current frame transmission.                                                 |
| Receive CRC error          | A CRC error has been detected in the received frame.                                                                               |
| Receive overrun            | Overrun detected during the payload reception: The SWPMI_RDR register has not be read in time by the software or the DMA.          |
| Transmit underrun          | Underrun detected during the payload transmission: The SWPMI_TDR register has not been written in time by the software or the DMA. |
| Receive register not empty | Received data is ready to be read in the SWPMI_RDR register.                                                                       |
| Transmit register empty    | Data written in the SWPMI_TDR register has been transmitted and the SWPMI_TDR register can be written to again.                    |
| Slave resume               | A Resume by Slave state has been detected during the SWP bus Suspended state.                                                      |



Here is a summary of the events able to trigger an interrupt in the NVIC controller: Transmit and Receive buffers, Transmit and Receive registers, errors (CRC, overrun and underrun), and Resume by Slave.

| Interrupt event  | Description                                                     |
|------------------|-----------------------------------------------------------------|
| Transmit request | DMA request is generated on "Transmit register empty" event.    |
| Receive request  | DMA request is generated on "Receive register not empty" event. |

DMA requests must be enabled to work in SSB or SMB operating modes



DMA requests are generated by the SWPMI for transmission and reception. They must be enabled when working in SSB and SMB modes.

## Low-power modes **■22**

| Mode            | Description                                                                                                                                                         |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Run             | Active.                                                                                                                                                             |
| Sleep           | Active. SWPMI interrupts cause the device to exit Sleep mode.                                                                                                       |
| Low-power run   | Active.                                                                                                                                                             |
| Low-power sleep | Active. SWPMI interrupts cause the device to exit Low-power sleep mode.                                                                                             |
| Stop 0/Stop 1   | Frozen. Peripheral registers content is kept. If HSI16 is selected as SWPMI source clock, a Resume by Slave reception causes the device to exit Stop 0/Stop 1 mode. |
| Stop 2          | Frozen. Peripheral registers content is kept.                                                                                                                       |
| Standby         | Powered-down. The peripheral must be reinitialized after exiting Standby mode.                                                                                      |
| Shutdown        | Powered-down. The peripheral must be reinitialized after exiting Shutdown mode.                                                                                     |



All SWPMI interrupts can wake up the device from Sleep mode. If the device is put in Stop mode, only a Resume by Slave event can wake up the device.

### Related peripherals =23

- Refer to these peripherals trainings linked to this peripheral
  - Reset and clock control (RCC)
    - · Enable the SWPMI clock,
    - · Configure the SWPMI clock in Sleep mode
    - · Control the SWPMI reset
  - Nested vectored interrupt controller (NVIC)
    - · Configure the SWPMI interrupt
  - General-purpose I/Os (GPIO)
    - · Set the alternate function on pin PB12 to enable the internal SWPMI\_IO transceiver



This is a list of peripherals related to the single-wire protocol master interface. Please refer to these peripheral trainings for more information if needed.