

Hello, and welcome to this presentation of the STM32 system window watchdog. It will cover the main features of this peripheral used to detect software faults.

### Overview -

- Used to detect the occurrence of software faults
  - · WWDG counter must be refreshed within a time window
  - Generates a system reset when a programmed time period expires
  - Can be programmed to detect abnormally late or early application behavior
  - Can't be disabled once activated and needs to be refreshed

### Application benefits

- Best suited for applications which require the watchdog to react within an accurate time window.
- Configurable time-window
- Selectable hardware or software start
- Early Wakeup Interrupt (EWI) available before reset happens



The window watchdog is used to detect the occurrence of software faults.

The window watchdog has a programmable free-running downcounter that must be refreshed within a window period that guarantees proper software execution. If a problem occurs and the programmed time period expires, the window watchdog generates a system reset.

The window watchdog can be programmed to detect abnormally late or early application behavior. Once enabled, it can only be disabled by a device reset.

The window watchdog is best suited for applications required to react within an accurate timing window. This time-window is configurable and can be adjusted according to various use cases.

The window watchdog can be configured to start either by hardware or software via the option bytes.

An Early Wakeup Interrupt can be generated before a reset happens to perform a system recovery or manage certain

actions before a system restart.

## Key features -

### WWDG main features

- · Programmable free-running downcounter
- Conditional reset (if watchdog activated)
  - · When the downcounter value becomes less than 0x40
  - · When the downcounter is reloaded outside the window
- Early wakeup interrupt (EWI) triggered when the downcounter is equal 0x40
  - · Reloads the downcounter
  - · Manages recovery or stores context



When the window watchdog is activated, a reset can occur when the downcounter value becomes less than 0x40 or when the downcounter is reloaded outside the time window.

An Early Wakeup interrupt can trigger any action when the downcounter reaches 0x40. The EWI status register can be used to reload the downcounter, to avoid generating a reset, or to manage system recovery and context backup operations.



The PCLK clock from RCC clock controller is used to clock the watchdog peripheral. Bits T[6:0] from the watchdog control register count down until they roll over from 0x40 to 0x3F, which then generates a reset.

Bits W[6:0] from the watchdog configuration register contain the window value. Bits T[6:0] and W[6:0] are compared in order to evaluate the time to refresh the downcounter in the configurable window.

If the downcounter is reloaded too early or too late, the window watchdog will initiate a reset.



This diagram illustrates how the window watchdog operates. When the 7-bit downcounter T[6:0] bits roll over from 0x40 to 0x3F, it initiates a reset when the T6 bit is cleared. This happens when the application software did not react within the expected time window.

If the software reloads the counter while the counter is greater than the value stored in W[6:0] bits, then a reset is generated. This happens when the application refreshes the counter too early.

To prevent a window watchdog reset, the reload value T[6:0] bits must be written while the counter value is lower than the time-window value W[6:0] bits located in the green area.

- · Enable the window watchdog clock:
  - · Set the WWDGEN bit to "1" in the RCC\_APB1ENR1 register
- Setting the WWDG time base:
  - WWDG time base pre-scaled from PCLK1 clock
    - · 4096 internal divider and 4 pre-dividers: 1, 2, 4, or 8 selectable by WWDG\_CFR register
  - · Setting the WWDG timeout by using the following formula:
  - t\_WWDG (ms) = t\_PCLK1 (ms) x 4096 x 2^WDGTB[1:0] x (T[5:0] +1)
  - Min. and max. timeout values from 51.2 µs to 26.2 ms
- · Checking the WWDG reset source:
  - WWDGRSTF reset flag indicates when a WWDG reset occurs (after device reset)



To enable the window watchdog clock, set the WWDGEN bit in the RCC\_APB1ENR1 register.

The window watchdog time base is pre-scaled from PCLK1/APB1 whose maximum frequency can go up to 80 MHz.

This clock frequency is first pre-divided by 4096 and the window watchdog pre-scaler can divide it again by 1, 2, 4 or 8 as defined in the WWDG\_CFR register.

The formula shown in slide lets you determine the watchdog timeout which is derived from the PCLK1 period and the WDGTB pre-scaler as well as the selected watchdog counter reload value.

The minimum and maximum timeout values can be between 51.2 µs and 26.2 ms.

Once the window watchdog generates a reset, a status flag WWDGRSTF is set in the RCC\_CSR register identifying the source of the reset.

| Interrupt event | Description                                                                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| EWI             | Early Wakeup Interrupt. It can be used in specific safety operations or when data logging must be performed before the actual reset is generated. |

- EWI interrupt occurs when the downcounter value reaches 0x40
- EWI interrupt is enabled by setting the EWI bit in the WWDG\_CFR register
- EWI interrupt is cleared by writing "0" to the EWIF bit in the WWDG SR register



The Early Wakeup Interrupt can be used for specific safety operations or when data logging must be performed before the actual reset is generated.

The EWI interrupt occurs whenever the downcounter value reaches 0x40.

It is enabled by setting the EWI bit in the WWDG\_CFR register.

The EWI interrupt is cleared by writing "0" to the EWIF bit in the WWDG\_SR register.

# Low-power modes

| Mode            | Description                                                                                                         |
|-----------------|---------------------------------------------------------------------------------------------------------------------|
| Run             | Active*.                                                                                                            |
| Sleep           | Active*. Window watchdog clock can be disabled by clock gating by clearing WWDGSMEN bit in RCC_APB1SMENR1 register. |
| Low-power run   | Active*.                                                                                                            |
| Low-power sleep | Active*. Window watchdog clock can be disabled by clock gating by clearing WWDGSMEN bit in RCC_APB1SMENR1 register. |
| Stop0/Stop 1    | Not available.                                                                                                      |
| Stop 2          | Not available.                                                                                                      |
| Standby         | Not available.                                                                                                      |
| Shutdown        | Powered-down.                                                                                                       |



\* If WWDG enabled

The window watchdog is active in Run, Sleep, Low-power run and Low-power sleep modes. It is not available in Stop or Standby modes and powered-down in Shutdown mode. In Sleep and Low-power sleep modes, the window watchdog clock can be disabled by clock gating by clearing the WWDGSMEN bit in the RCC\_APB1MENR1 register.

# Debug information

· The WWDG counter can be stopped when the core is halted, depending on the DBG\_WWDG\_STOP configuration bit in the DBG module.



When the microcontroller enters Debug mode with the core halted, the window watchdog counter either continues to work normally or stops, depending on the DBG\_WWDG\_STOP configuration bit in the DBG module.

Thank you.