# Kelvin Ly

kelvin.ly1618@gmail.com, (407)-269-7092, Pembroke Pines, FL

University of Central Florida MS, Computer Engineering

Cummulative GPA: 3.944 2016-2018

University of Central Florida BS, Electrical Engineering

Cummulative GPA: 3.905, Magna Cum Laude 2011-2015

## **OBJECTIVES**

To begin and pursue a career in electrical engineering or firmware engineering

#### SKILLS

- Professional experience in electronics design (mostly mixed signal/digital, a little RF), PCB layout (KiCad, Altium Designer)
- Some experience with low-noise analog/mixed-signal design, analog filter design, digital signal processing, image processing (CUDA interoperating with OpenCV)
- Hobbyist level PCB assembly, reflow, and rework, SPICE circuit modeling, and reverse engineering (hardware and firmware)
- Some familiarity with I2C, SPI, UART, CAN, SDIO, Ethernet (10BASE-T), on-off keying, PCM, 802.11a/b, MIPI CSI, parallel camera interface, JESD204, SerDes, AMBA/AXI, DDR1, SPI Flash, Bluetooth Low Energy, USB 1.0
- Familiarity with nRF52, MSP430, PIC12, ATTiny/ATMega, SAM D09 microcontrollers
- Implemented I2C, SPI, UART, PWM, VGA, Ethernet RMII, Wishbone interfaces on FPGA logic
- Fluent in C99, C++14, Python 2/3, Go, Verilog
- Working knowledge of x86/x64/MIPS/MSP430 assembly, Java, LaTeX, MATLAB, Multisim, Xilinx ISE/Vivado, VHDL, Linux (scripting and low-level userland programming, some kernel module programming), JTAG/SWD, TCL

#### Professional Experience

#### STERIS IMS ELECTRICAL ENGINEER, COOPER CITY FL

May 2018 - Present

- Created PCB designs, layouts, sourced parts, and assembled and tested PCBs to create reproducible and manufacturable designs, including some flexible PCBs
- Developed firmware and support software for devices and prototype designs as needed, including work in image processing using OpenCV, and IMU sensor fusion using industry-standard Madgwick filter
- Tested devices to ensure compliance with IEC60601 and other standards

#### Cassina Technologies Software Engineer, Cooper City FL

October 2018 - Present

- Developed firmware for Bluetooth LE-based device and designed Bluetooth LE application level communication protocols to use in device
- Developed Android app to interface with and to control Bluetooth LE-based device

#### Fluorometric Instruments Design Engineer, Orlando FL

September 2017 - Present

- Designed PCBs part time for oxygen sensors, allowing client to test manufacturable products
- Created designs, layouts, sourced parts, and assembled and tested PCBs to create reproducible and manufacturable designs
- Developed firmware and support software for devices as needed

## University of Central Florida Undergraduate/Graduate Researcher, Orlando Fl

NOVEMBER 2015 - MAY 2018

- Researched defenses and attack mitigations for the Internet of Things, producing four publications and one book chapter
- Designed and assembled PCBs for the lab, producing tools and prototypes for a wide variety of projects
  - Built mixed-signal or digital designs incorporating Texas Instruments, Expressif, and Atmel microcontrollers
  - Designed architecture and IP cores for Nexys 4 Artix-7 FPGA to transceive Ethernet packets and crack homomorphic encryption as part of our second place entry in NYU CSAW ESC '15
  - Designed IP cores in Verilog to patch OpenRISC processor core as part of our winning entry in NYU CSAW ESC '16

#### University of Central Florida Undergraduate Researcher, Orlando FL

DECEMBER 2014 - MARCH 2015

- Studied feature extraction from EEG data, implementing SSVEP frequency detection that was later used in senior design project
- Maintained and repaired RAVEN II medical robot running on ROS robotics framework, restoring it to operation and allowing its use under a new team in current research projects

## Internships

#### IBM EXTREME BLUE INTERN, RTP NC

May 2015 - August 2015

- Developed on-disk encryption for IBM Connections, creating a roadmap of design pitfalls for IBM's teams to work off of
- Implemented project in JavaScript and Node.js, with patches to existing Java and Python code and libraries, successfully providing encrypted context access and search indexing

- Patched existing benchmarking code for Skia rendering engine, allowing collection of gigabytes of data per day into a single database
- Contributed code in C++, Python and Go to create actionable visualizations of benchmarking data, fulfilling Skia team's recommendations

# NOTABLE PROJECTS

| Project                                                                               | Software/FPGA                                                                                                                         | Analog/RF                                                                                                                                                      | DSP/Control                                                                                                                                      | Power/Misc                                                                                                                                         |
|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Reflow oven from toaster (WIP)                                                        | PID controller using MSP430 MCU                                                                                                       | Temperature reading using thermocouple                                                                                                                         |                                                                                                                                                  | Mains isolation from<br>controller, zero-<br>crossing gate driver,<br>housing design with<br>emphasis on thermal<br>insulation and even<br>heating |
| Guitar looper effects pedal (WIP)                                                     | FPGA logic for communicating with DDR1 DRAM, custom ADC and DAC                                                                       | Simple passive filtering,<br>discrete ADC design                                                                                                               | Second order $\Sigma - \Delta$<br>ADC design, simple<br>FIR filtering, DAC im-<br>plemented on FPGA<br>using PDM (pulse den-<br>sity modulation) | -                                                                                                                                                  |
| 915 MHz 1 Mbps discrete RF transceiver (WIP)                                          | Signal processing on<br>FPGA                                                                                                          | Half duplex IQ modula-<br>tion/demodulation us-<br>ing discrete diode ring<br>mixer, multiple VGA<br>stages, discrete power<br>amplifier design                | Error correction, AGC,<br>packet decoding imple-<br>mented on FPGA                                                                               | Multi-board design                                                                                                                                 |
| Capacitive linear encoder (rev. 3, WIP)                                               | Bare metal ARM coded<br>in C for Microchip<br>SAM D09                                                                                 | Common mode noise<br>reduction using differ-<br>ential signal along with<br>5th order Butterworth<br>active filter                                             | Same as before                                                                                                                                   | Use of cheaper op amps<br>based on better noise<br>analysis                                                                                        |
| Sensorless brushless DC motor<br>driver for RC plane (WIP)                            | FOC using Lattice<br>iCE40 FPGA driving<br>TI DRV8353 gate<br>driver                                                                  | -                                                                                                                                                              | State observer and<br>FOC implemented on<br>FPGA                                                                                                 | Layout designed for<br>high current, space<br>for heatsinking for<br>MOSFETs                                                                       |
| Visible light transmitter and receiver                                                | Bare metal ARM coded in C, using USB peripheral for data transfer, MSP430-based transmitter, signal processing code written in Python | Transimpedance photo-<br>diode front end with<br>several stages of vari-<br>able gain amplifiers and<br>bandpass filtering                                     | Cortas phase lock-<br>ing loop, software-<br>controlled AGC, BPSK<br>demodulation with<br>CRC checksum, PID-<br>based automatic gain<br>control  | Space-constrained, low<br>power transmitter de-<br>sign with capacitive-<br>touch buttons, IMU for<br>position sensing                             |
| RF broadband attenuator blocks                                                        | -                                                                                                                                     | RF layout, routing ta-<br>per design to transition<br>from SMA connector to<br>coplanar waveguide on<br>two-layer FR4                                          | -                                                                                                                                                | (WIP) Aluminum<br>housing to reduce RF<br>emissions                                                                                                |
| 144 MHz Yagi-Uda antenna with discrete LNA                                            | LNA designed using<br>Jupyter Notebook, im-<br>plemented noise calcu-<br>lation code for scikit-rf                                    | Infineon BFU520 based<br>LNA, L-matching net-<br>works designed using<br>VNA measurements,<br>antenna tuning and<br>characterization using<br>modified TinyVNA | -                                                                                                                                                | Modified TinyVNA<br>to have lower output<br>power to avoid satu-<br>rating BFU520 during<br>measurements                                           |
| Universal motor controller<br>board                                                   | -                                                                                                                                     | -                                                                                                                                                              | -                                                                                                                                                | Four half H-bridges<br>using DI DGD0506A<br>MOSFET gate drivers                                                                                    |
| Capacitive linear encoder (rev. 1/2)                                                  | Bare metal ARM coded in C                                                                                                             | High impedance front<br>end followed by cas-<br>caded active low pass<br>filters into ADC driver                                                               | Computationally effi-<br>cient digital filtering to<br>remove harmonics and<br>calculate phase using<br>CORDIC                                   | -                                                                                                                                                  |
| Lunar Knights robotics team<br>software lead (UCF) for NASA<br>Mars Rover Competition | Software written in C++ using ROS framework using Jetson TX2, autonomous navigation and teleoperation                                 | -                                                                                                                                                              | PID tuning for wheels<br>and digging arm                                                                                                         | Mitigated noise on<br>digging arm position<br>potentiometers, wrote<br>code to interface with<br>CAN-based motor<br>controller                     |
| Mind-controlled wheelchair (UCF)                                                      | Wheelchair controls<br>implemented on Rasp-<br>berry Pi 3                                                                             | -                                                                                                                                                              | Feature extraction<br>from electrodes on<br>scalp, based on steady<br>state visually evoked<br>potential (SSVEP)                                 | Designed laser cut joy-<br>stick gimbal                                                                                                            |