## Scheduling Heterogenous Multi-cores

XX

Guide: Prof XX

May 8, 2019

## Motivation

- Applications with distinct requirements run on a single processor.
- To satisfy applications' distinct requirements efficiently industry has been making heterogeneous cores.
- Many Commercial products like ARM's big.LITTLE, NVidia's Kal-El have heterogeneous cores on a single chip.
- Heterogeneous cores enable higher performance for a given power budget <sup>1</sup>.
- Samsung's Galaxy S uses ARM's big.LITTLE architecture with quad-core Cortex-A7 and quad-core Cortex-A15.

| Performance Efficient CPU | Cortex-A15 (OoO) |
|---------------------------|------------------|
| Power Efficient CPU       | Cortex-A7 (InO)  |

Table: ARM's big.LITTLE: Heterogeneous Cores



Figure: Energy delay product for SPEC 2006 Benchmarks

## References

- Kenzo Van Craeynest et al., "Scheduling heterogeneous multi-cores through performance impact estimation (PIE)", ACM SIGARCH Computer Architecture News, vol. 40, 2013.
- R. Kumar et al., "Single-ISA heterogeneous multi-core architectures for multithreaded workload performance", In *Proceed- ings of ISCA*, June 2004.
- Stijn Eyerman et al., "A Performance Counter Architecture for Computing Accurate CPI Components", *ASPLOS*, 2006.
- S. Borkar and A. A. Chien, The future of microprocessors, Communications of the ACM, vol. 54, 2011
- Mihai et al., "Power-Performance Modeling on Asymmetric Multi-Cores", CASES, 2013.

## **Thanks**