# Hardware Design and Implementation of LC2K Multiple Cycle Datapath and Controller

Rijun Cai 12348003

December 24, 2013

# 1 Objective

The objective of this laboratory is to design a LC-2K processor with multiple cycle datapath using VHDL hardware description language and to simulate the execution of the instructions in machine language in ModelSim.

# 2 Laboratory Tasks

- Design a multiple cycle datapath for LC2K ISA
- Design a FSM controller for this datapath
- Design the components of the datapath and the controller in VHDL language
- Connect the components to form a whole VHDL model of the LC2K processor
- Simulate the execution of each instruction of LC2K ISA in ModelSim

# 3 Designing Datapath

We use the LC2K multiple cycle datapath in Figure 1 from our lecture. All element parts in this datapath are triggered by high voltage level of control signals except that the ALU result register, the register file and the memory are triggered by rising edge of the clock. At very first, all elements may be initialized and disabled.

# 4 Designing Controller

In the following, I will discuss the execution of the most important instructions within the datapath in detail. The execution of each instruction within the datapath consists of several cycles. The lines highlighted blue indicates the activated path in that cycle. All LC2K instructions have the format such as follows:

```
opcode RegA RegB desReg
opcode RegA RegB offset
opcode RegA RegB
opcode
```

#### 4.1 FET0

Get instruction from the memory into the IR register. All instruction execution in this cycle is the same. See Figure 2.



Figure 1: Datapath



Figure 2: FET0

# 4.2 DEC1

When the rising edge of the CLK arrives, the instruction is stored in the IR and the PC + 1 is stored in the ALU Result Register. In this state, the "next state" output of the FSM is UNKNOWN, which indicates that the next state of the FSM is determined by an extra logic circuit, which calculates the next state of the FSM according to the instruction. See Figure 3.



Figure 3: DEC1

# 4.3 ADD2

In this cycle,  $\mathtt{RegA} + \mathtt{RegB}$  is calculated by the ALU and the result is stored in the ALU Result Register at the end of this cycle. See Figure 4.



Figure 4: ADD2

# 4.4 ADD3

In this cycle, the result of the ALU is stored in desReg. The FSM returns to FET0 after this cycle. See Figure 5.



Figure 5: ADD3

# 4.5 NAND4

This cycle is almost the same as ADD2 except that ALUop is 1 so that the ALU will do the NAND calculation instead of the ADD calculation.

## 4.6 NAND5

This cycle is exactly the same as ADD3.

# 4.7 LW6

The address of the data to be accessed is calculated in this cycle. The result is stored in the ALU Result Register. See Figure 6.

#### 4.8 LW7

The address calculated in the previous cycle is sent to the memory and then the memory output the desired data. See Figure 7.

#### 4.9 LW8

The data from the memory are eventually stored in desReg in this cycle. The FSM returns to FET0 after this cycle. See Figure 8.

## 4.10 SW9

In this cycle, the destination address is calculated by the ALU.



Figure 6: LW6



Figure 7: LW7

# 4.11 SW10

In this cycle, the data of RegB are sent to the memory data input port, and are stored in the desired location at the end of this cycle then the FSM returns to FET0.

# 4.12 BEQ11

The address to which the CPU is going to branch is calculated in this cycle. See Figure 9.



Figure 8: LW8



Figure 9: BEQ11

# 4.13 BEQ12

In this cycle, the data of RegA and RegB are sent to the ALU and the equality of them are tested. PCen is controlled by an extra logic circuit that takes eq? as an input. So when eq? is 1, the PC Register is enable then the CPU will branch to the desired address. See Figure 10.

# 4.14 JALR13

In this cycle, PC + 1, which is calculated in DEC1, is stored in the ALU Result Register.



Figure 10: BEQ12

## 4.15 JALR14

In this cycle, PC + 1 is stored in RegB, then the data of RegA is sent to the ALU and added with 0.

# 4.16 JALR15

In this cycle, the destination address, which is stored in the ALU Result Register in the previous cycle, is sent to the PC register.

# 5 Component Implementation in VHDL

Please refer to the source code.

# 6 Verifying Component in ModelSim

## 6.1 ALU

Add See Figure 11.



Figure 11: ALU Add

Nand See Figure 12.



Figure 12: ALU Nand

# 6.2 Multiplexer

#### 2-to-1 Multiplexer See Figure 13.



Figure 13: 2-to-1 Multiplexer

## **4-to-1 Multiplexer** See Figure 14.



Figure 14: 4-to-1 Multiplexer

# 7 Describing Top Level Design in VHDL

Please refer to the source code.

# 8 Simulating the Whole System

For convenience, I wrote a testing framework so that I didn't have to set the CLK and RST manually every time.

```
library IEEE;
   use IEEE.std_logic_1164.all;
2
   entity TESTBOARD is
       port(
5
                PC: out STD_LOGIC_VECTOR (31 downto 0);
                IR: out STD_LOGIC_VECTOR (31 downto 0)
   end TESTBOARD;
9
10
   architecture STR of TESTBOARD is
11
12
        component LC2K
13
            port(
14
                    rst: in STD_LOGIC;
15
                    clk: in STD_LOGIC;
16
                    outPC: out std_logic_vector (31 downto 0);
17
                    outMem: out std_logic_vector (31 downto 0);
                    outIR: out std_logic_vector (31 downto 0);
19
                    outRF1: out std_logic_vector (31 downto 0);
20
                    outRF2: out std_logic_vector (31 downto 0);
21
                    inALU1: out std_logic_vector (31 downto 0);
22
                    inALU2: out std_logic_vector (31 downto 0);
                    outALU: out std_logic_vector (31 downto 0);
24
                    outp: out std_logic_vector (31 downto 0)
25
                );
        end component;
        constant period : time := 25 ns;
29
        signal rst : STD_LOGIC;
31
        signal clk : STD_LOGIC;
32
        signal outMem: std_logic_vector (31 downto 0);
33
        signal outRF1: std_logic_vector (31 downto 0);
        signal outRF2: std_logic_vector (31 downto 0);
35
        signal inALU1: std_logic_vector (31 downto 0);
36
        signal inALU2: std_logic_vector (31 downto 0);
37
        signal outALU: std_logic_vector (31 downto 0);
38
        signal outp: std_logic_vector (31 downto 0);
39
40
41
   begin
42
       RSTprocess : process
        begin
43
            rst <= '1';
44
            wait for period * 2;
45
            rst <= '0';
46
            wait;
47
```

```
end process RSTprocess;
48
        CLKprocess : process
50
        begin
51
            clk <= '0';
52
            wait for period;
53
            clk <= '1';
54
            wait for period;
55
        end process CLKprocess;
56
57
        U_CPU : LC2K port map (rst, clk, PC, outMem, IR, outRF1, outRF2,
58
            inALU1, inALU2, outALU, outp);
59
60
    end STR;
61
```

Besides, I also wrote a Python script to automatically convert machine codes (generated by assemble in Lab 1) to memory presentations in VHDL so that I didn't have to convert the machine codes to binary presentations and fill in the memory's VHDL code manually every time.

```
#!/usr/bin/env python2
2
   buf = []
3
4
   try:
        while True:
5
            x = input()
6
             if not (-2 ** 31 \le x < 2 ** 31):
                 break
            buf.append(x)
   except (EOFError, TypeError):
10
        pass
11
12
   for addr, ins in enumerate(buf):
13
        if ins >= 0:
14
             print 'regs(%d) <= "%s";' % (addr,</pre>
15
                     bin(ins)[2:].rjust(32, '0'))
16
        else:
17
             print 'regs(%d) <= "%s";' % (addr,</pre>
                     bin((1 << 32) + ins)[2:])
19
```

#### 8.1 Test Case 1: Basic Test

Assembly code:

```
lw
                    0
                             1
                                              load reg1 with 5 (symbolic address)
                                     five
                             2
                                              load reg2 with -1 (numeric address)
           lw
                    1
                                     3
                             2
   start
           add
                    1
                                     1
                                              decrement reg1
3
                    0
                                     2
                                              goto end of program when reg1 == 0
           beq
                             1
4
                    0
                             0
                                              go back to the beginning of the loop
           beq
                                     start
5
           noop
   done
           halt
                                              end of program
            .fill
   five
            .fill
  neg1
                    -1
           .fill
                                              will contain the address of start (2)
   stAddr
                    start
```

Assemble and convert the code.

```
$ ./assemble basic_test.asm basic_test.mc
$ ./convert_to_vhdl_mem.py < basic_test.mc > basic_test.mem
```

Then copy and paste the content of basic\_test.mem to TestMem.vhdl. Now test it in ModelSim. The wave graph is shown in Figure 15.



Figure 15: Wave Graph of Test 1

And the final state of the register file is shown in Figure 16.



Figure 16: Final State of the Register File in Test 1

## 8.2 Test Case 2: Factorial Function

Assembly code:

```
0
    init
                  lw
                                 1
                                      const+1
2
                   lw
                            0
                                 3
                   lw
                            0
                                 7
                                      sp
3
                  lw
                            0
                                 4
                                      const-2
4
                            7
                                 4
                                      7
                   add
                                 2
    loop
                  beq
                            1
                                      after-loop
                                 4
                                      const+1
                  lw
                            0
                            2
                                 4
                                      2
                   add
                            7
                                 1
                                      1
                   SW
9
                                 2
                                      2
                            7
                   SW
10
                   add
                                 3
                            0
                                      1
11
                            0
                                 4
                                      mul-addr
                   lw
12
                   jalr
                            4
                                 6
13
                   lw
                            7
                                 2
                                      2
14
                            7
                  lw
                                 1
                                      1
15
                                 0
                            0
                  beq
                                      loop
16
    after-loop
                  halt
17
                   lw
                            0
                                 4
                                      const-2
18
                   add
                            7
                                 4
19
                            7
                                 6
                                      2
                   SW
20
                            7
                                 5
                                      1
                   SW
21
                   add
                            0
                                 0
22
                  lw
                            0
                                 5
                                      mul-mask
23
                  lw
                            0
                                 6
                                      mul-checker
24
                                 5
    mul-iter
                  nand
                            2
25
                                      mul-skip
                            4
                                 6
                  beq
26
                            3
                                 1
                                      3
                  add
27
                                 5
                                      5
    mul-skip
                  add
                            5
28
                  beq
                            5
                                 0
                                      mul-finish
29
                   add
                            1
                                 1
30
                   beq
                            0
                                 0
                                      mul-iter
31
                            7
                                 5
                                      1
32
    mul-finish
                  lw
                            7
                   lw
                                 6
33
                   lw
                            0
                                 4
                                      const+2
34
                            7
                                 4
                  add
35
                            6
                  jalr
36
    const-2
                   .fill
                            -2
37
    const+1
                   .fill
                            1
38
    const+2
                   .fill
                            2
39
                   .fill
                            255
40
    sp
    mul-addr
                   .fill
                            mul
41
    mul-mask
                   .fill
                            1
42
                            -1
    mul-checker .fill
43
                   .fill
                            10
```

The final state of the register file is shown in Figure 17.

## 8.3 Test Case 3: k-Combinations of N

Assembly code:

```
init lw 0 1 n
lw 0 2 r
```



Figure 17: Final State of the Register File in Test 2

```
7
                            0
                                      init-sp
                  lw
                                 4
                  lw
                            0
                                      comb-addr
                                 6
                   jalr
5
                  halt
                                 0
                            2
                                      basic-sit
    comb
                  beq
                                 2
                   beq
                            1
                                      basic-sit
                            0
                                 4
                                      const-4
                   lw
9
                   add
                            7
                                 4
                                      7
10
                                 6
                                      4
                                                    save the return address
                   SW
                                 2
                   SW
                            7
                                      3
                                                    save R2(r) (as a local variable)
12
                                 1
                                                    save R1(n) (as a local variable)
                   sw
13
                            0
                                 4
                   lw
                                      const-1
14
                                 4
                   add
                            1
15
                   lw
                            0
                                 4
                                      comb-addr
16
                            4
                                 6
                   jalr
17
                            7
                                 3
                                                    save C(n - 1, r) to stack
                   SW
                                      1
18
                                 4
                            0
                                      const-1
                   lw
                   lw
                            7
                                 1
                                      2
                                                    get local variable n
20
                   lw
                            7
                                 2
                                      3
                                                    get local variable r
21
                   add
                            1
                                 4
                                      1
22
                            2
                                 4
                                      2
                   add
23
                   lw
                            0
                                 4
                                      comb-addr
24
                   jalr
                                 6
                            4
25
                                 4
                            7
26
                   lw
                                      1
                                                    calulate C(n - 1, r - 1) + C(n - 1, r)
                                 4
                                      3
                   add
                            3
27
                   lw
                            7
                                 6
                                      4
                                                    restore R6
28
                                 4
                                      const+4
                   lw
                            0
29
                                 4
                            7
                   add
30
                   jalr
                            6
                                 4
31
    basic-sit
                            0
                                 3
                                      const+1
                   lw
32
                   jalr
                            6
33
                            255
    init-sp
                   .fill
34
    const+1
                   .fill
                            1
35
    const +4
                   .fill
                            4
36
    const-1
                   .fill
                            -1
37
                            -4
    const-4
                   .fill
38
                   .fill
    comb-addr
                            comb
40
                   .fill
                            7
                   .fill
                            3
41
```

The final state of the register file is shown in Figure 18. For more test cases, please refer to the source code.



Figure 18: Final State of the Register File in Test 3

## 9 Conclusion and Discussion

In the simulation, the final states of the register file are identical to those of simulate in Lab 2 for all test cases. So it can be inferred that the CPU works as expected.

During the designing process, I noticed that the register file is not triggered by clock edge and the memory is asynchronous, which may require more states in the FSM to ensure the register file and the memory work stably. But I don't want to add more states to the FSM, so I change the designs of the register file and the memory. With the synchronous memory and register file that triggered by clock edge, the CPU do not need extra states to perform the write operations. But I haven't made good use of this feature by now, so the CPU can be optimized further.

# 10 Sum-up

In this experiment, I implemented a LC2K CPU with multiple cycle datapath. Through this, I came to know more about the underlying details of how the CPU work, which is indispensable in designing high-performance programs.