

# MT7531 Datasheet (Preliminary)



### **Overview**

MT7531 is a highly integrated wired Ethernet switch with high performance and non-blocking forwarding. It includes a 7-port Gigabit Ethernet MAC and a 5-port Gigabit Ethernet PHY for home entertainment, home automation and so on. It also integrated 2-port high speed SGMII interface for 2.5Gbps backbone or the external 2.5Gbps PHY.

### Applications:

- Standalone Switch
- Switch in Wired router
- Switch in Access pointer

MT7531 enables an advanced power-saving feature to meet the market requirement. It complies with IEEE803.3az for Energy Efficient Ethernet and cable-length/link-down power saving mode. MT7531 is also designed for cost-sensitive applications in retail and Telecom market. MediaTek's industry-leading techniques provide customers with the most cost-competitive and lowest power consumption Ethernet product in the industry.

.

With the advanced technology and abundant features, MT7531 is well positioned to be the core of next-generation router, and home gateway systems.

### Key Features

- 5-port 10/100/1000Mbps UTP + 7-port MAC
  - 2-port SGMII@2.5Gbps (7531AE)
  - 1-port SGMII@2.5Gbps + 1-port MII/RGMII (7531BE)
- Accessible MAC/IGMP address table
  - 2048 entries learned in 4-way hash
  - 64 entries for collision pool
  - Shared with IGMP table
- Full 4K VLAN entries and double VLAN tag recongization
- Support 2 LED pins on per UTP port
- Support one Interrupt pin to MCU

- External 32K-bytes EEPROM space for configuration
- Green Ethernet
  - Link-down power saving
  - Cable Length Detection power saving
  - IEEE 802.3az Energy Efficient Ethernet
- Supports 25/40MHz clock source
  - 25MHz DIP XTAL
  - -40MHz clock input
- Package
  - 128-pin LQFP 14mm x 14mm



# **Document Revision History**

| Revision    | Date      | Description           |
|-------------|-----------|-----------------------|
| Preliminary | 2019-2-12 | Initial Draft         |
| 0.1         | 2019-4-25 | Update pin name/index |



# **Function Block Diagram**

### MT7531 Release 1Gbps between LAN and WLAN

- 5-port 10/100/1000Mbps MDI transceivers
- 1-port RGMII/MII MAC, and 1port RGMII/SGMII MAC
- Supports 2.5Gbps (H)SGMII mode
- 802.1x,
- 802.3i, 3u, 3z, 3az
- · 256 sets of ACL rules
- Compliant with IEEE 802.3 Auto-Negotiation
- Integrated switch regulator for single 3.3V external power source
- 2LED per port
- 128-pin, LQFP, 14mm x 14mm



- 2K MAC address table programmable aging
- 10K Jumbo frame length
- 25/40MHz clock source
- RSTP and MSTP
- Supports 4K VLAN entries
- 8 priority queues per port
- 256 sets of ACL rules
- IGMPv1/v2/v3 and MLDv1/v2 snooping
- Supports Loop detection indicator
- Broadcast/Multicast/Unkno wn frames storm suppression
- Supports short-cable power saving



# Glossary

| Abbreviation | Description |
|--------------|-------------|
|              |             |
|              |             |
|              |             |



# **Table of Contents**

# **Table of Contents**

| Ove  | rview   | •••••      | ••••••                |                      | 2            |
|------|---------|------------|-----------------------|----------------------|--------------|
| Docu | ument l | Revision I | History               |                      | 3            |
| Func | tion Bl | ock Diagr  | am                    |                      | 4            |
| Glos | sary    |            |                       |                      | 5            |
| Tabl | e of Co | ntents     |                       |                      | 6            |
| 1    |         |            |                       |                      | _            |
| •    |         |            | •                     |                      |              |
|      | 1.1     |            |                       |                      |              |
| _    | 1.2     |            |                       |                      |              |
| 2    | Pin     |            |                       |                      |              |
|      | 2.1     | •          |                       |                      |              |
|      | 2.2     | Pin Desc   | •                     |                      |              |
|      |         | 2.2.1      | _                     | on Pins              |              |
|      |         | 2.2.2      |                       |                      |              |
|      |         | 2.2.3      | MT7531BE              |                      | 17           |
|      |         | 2.2.4      | MT7531DE              |                      | 18           |
|      | 2.3     | Pin Shar   | ring Schemes          |                      | 20           |
|      |         | 2.3.1      | Pin share schem       | ne                   | 20           |
|      |         | 2.3.2      | xMII PHY/MAC I        | Pin Mapping          | 22           |
|      | 2.4     | Strappir   | ng Options            |                      | 23           |
| 3    | Elect   | rical Char | acteristics           |                      | 24           |
|      | 3.1     | Absolut    | e Maximum Ratings     | S                    | 24           |
|      | 3.2     | Recomn     | nended Operating F    | Range                | 25           |
|      | 3.3     | Therma     | l Characterisitics    |                      | 26           |
|      | 3.4     | Operati    | ng Conditions         |                      | 26           |
|      | 3.5     | Storage    | Conditions            |                      | 27           |
|      | 3.6     | Externa    | I XTAL Specifiction . |                      | 27           |
|      | 3.7     | AC Elect   | trical Characteristic | s                    | 28           |
|      |         | 3.7.1      | RGMII Interface       |                      | 28           |
|      |         | 3.7.2      | MII Interface         |                      | 29           |
|      | 3.8     | Power-o    | on Sequence           |                      | 30           |
| 4    | Pack    | age Inform | mation                |                      | 31           |
|      | 4.1     | Dimens     | ions - LQFP (14 x 14  | mm)                  | 31           |
|      |         | 4.1.1      | Diagram Key           |                      | 31           |
|      | diaTek  |            |                       | © 2019 MediaTek Inc. | Page 6 of 37 |
| Cor  | nfident | ial        |                       |                      |              |



# MT7531 Gigabit Switch w/. SGMII

| 4.2 | Reflow Profile Guideline | 33 |
|-----|--------------------------|----|
| 4.3 | Top Marking              | 34 |
| 4.4 | Ordering Information     | 35 |





# Lists of Tables and Figures Table 2-1 Common Pin Description

| Table 2-1 Common Pin Description             | 13 |
|----------------------------------------------|----|
| Table 2-2 MT7531AE Exclusive Pin Description | 17 |
| Table 2-3 MT7531BE Exclusive Pin Description | 17 |
| Table 2-4 MT7531DE Exclusive Pin Description |    |
| Table 2-5 Pin Share                          | 20 |
| Table 2-6 Strapping                          | 23 |
| Table 3-1 Absolute Maximum Ratings           | 24 |
| Table 3-2 Recommended Operating Range        | 25 |
| Table 3-3 Thermal Characteristics            | 26 |
| Table 3-4 Operating Conditions               | 26 |
| Table 3-5 External XTAL Specifications       |    |
| Table 3-6 RGMII Interface Diagram Key        | 28 |
| Table 3-7 MII Interface Diagram Key          | 29 |
| Table 3-8 Power ON Sequence Diagram Key      |    |
| Table 4-1 Package Diagram Key                |    |



# 1 General Description

### 1.1 Introduction

MT7531 is a highly integrated high performance 7-port Gigabit Ethernet switch controller. It integrates 384Kbytes embedded SRAM as the packet memory and supports up to 2K MAC address entries. Equipped with 10Gbps high bandwidth switching fabric, MT7531 provides users a 7-port wire-speed non-blocking switch platform.

MT7531 is targeted at SOHO and Small/Medium sized Business (SMB). To meet the more and more important bandwidth management and multimedia requirements in the markets, MT7531 also supports up to 4K IEEE 802.1Q port-based VLAN and 8 priority queues for advanced network management and QoS solutions. Using the VLAN feature, users can manage broadcasted traffic efficiently. Through the priority queue mechanisms, MT7531 switches the different kinds of traffics (e.g., normal data, expedited data, voice and video) according to the traffic characteristics and user's requirements, and then provides end users a multimedia environment. In all ports, the flow control functions are implemented to prevent the switch from congestion or overflow. Avoiding the broadcast storm from the abnormal network events, per port can be programmed a specific bandwidth threshold to suppress the exceeding packets. The dump switch can be configured just through EEPROM with simple control parameter.

The MT7531 is fabricated with 28nm Low Power CMOS technology, where the inputs are 3.3V tolerant and the outputs are capable of directly interfacing to Low-Voltage TTL levels. The chip is packaged in a 128-pin LQFP.

### 1.2 Features

- Build-in Power Managemenr Unit for single power plan
- Embedded 5-port 10/100/1000Mbps MDI transceivers and 2-port SGMII+ Serdes Interface
- Programmable trunk port for higher bandwidth requirement
- Accessible MAC address table with 2048 entries and auto aging and learning capabilities
- Programmable aging timer for MAC address table
- Learning table includes 4-way hash algorithm plus the extre 64 entries MAC/IGMP collision pool
- Supports programmable 1518/1536/1552 and 11K Jumbo frame length
- Supports 25/40MHz clock source
- Supports SVL and IVL with 8 filtering database
- Supports RSTP and MSTP

MediaTek Confidential © 2019 MediaTek Inc.

Page 9 of 37



- Supports 802.1X
- Supports 4K VLAN entries
- Supports VLAN ID tag and un-tag options for each port
- Supports double tagging VLAN
- Supports hardware port isolation
- Embedded 3M-Byte packaet buffer and 8 priority queues per port for better QoS support
- Supports SP, WFQ, and SP+WFQ latency scheduler
- Supports Max-Min bandwidth scheduler
- Supports ingress and egress rate control
- Supports 256 sets of ACL rules
- Supports IGMPv1/v2/v3 and MLDv1/v2 snooping
- Supports IPv4 and IPv6 multicast frames hardware forwarding
- Supports 40 MIB counters per port
- Supports Loop detection indicator
- Supports Broadcast/Multicast/Unknown frames storm suppression
- 10Base-T, 10Base-Te, 100Base-TX, and 1000Base-T compliant Transceivers
- Compliant with IEEE 802.3 Auto-Negotiation
- Supports 2 LEDs per GEPHY port
- Integrated MDI resistors
- Supports IEEE 802.3az Energy Efficient Ethernet



# 2 Pin

2.1 Pin Map





MediaTek Confidential © 2019 MediaTek Inc.

Page 12 of 37



# 2.2 Pin Descriptions

# 2.2.1 Package Common Pins

Table 2-1 Common Pin Description

|        |               | Res      | et *1      | A           | fter Re   | set *1     |             |              | N-h            | D. 1.1.1        |                                                                              |
|--------|---------------|----------|------------|-------------|-----------|------------|-------------|--------------|----------------|-----------------|------------------------------------------------------------------------------|
| Pin    | Name          | State *2 | Pull<br>*3 | State<br>*2 | Aux<br>*5 | Pull<br>*3 | Driv<br>ing | Pull<br>*3,4 | Voltage<br>(V) | Driving<br>(mA) | Description                                                                  |
| MISC   |               |          |            |             |           |            |             |              |                |                 |                                                                              |
| 86     | PAD_SYS_RSTB  | ı        | PU         | ı           | 0         | PU         | -           | PU           | 3.3            | -               | System Hardware Reset Pin                                                    |
| GPIO   |               |          | Į.         | Į           | Į.        |            | ,           |              |                |                 |                                                                              |
| 19     | PAD_GPIO_0    | I        | PU         | 1/0         | 0         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                                           |
| 73     | PAD_GPIO_16   | I        | PU         | 1/0         | 0         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                                           |
| 76     | PAD_GPIO_19   | ı        | PU         | 1/0         | 0         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                                           |
| LED    | _             | •        |            |             |           |            |             |              |                |                 |                                                                              |
| 70     | PAD_LAN4_LED0 | ı        | PU         | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #4 LED #0                                                           |
| 71     | PAD_LAN4_LED1 | ı        | -          | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #4 LED #1                                                           |
| 74     | PAD_LAN3_LED0 | I        | PU         | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #3 LED #0                                                           |
| 72     | PAD_LAN3_LED1 | 1        | -          | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #3 LED #1                                                           |
| 75     | PAD_LAN2_LED0 | ı        | PU         | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #2 LED #0                                                           |
| 77     | PAD_LAN2_LED1 | ı        | -          | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #2 LED #1                                                           |
| 79     | PAD_LAN1_LED0 | ı        | PU         | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #1 LED #0                                                           |
| 78     | PAD_LAN1_LED1 | ı        | -          | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #1 LED #1                                                           |
| 81     | PAD_LANO_LED0 | 1        | PU         | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #0 LED #0                                                           |
| 80     | PAD_LAN0_LED1 | 1        | -          | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | GSW Port #0 LED #1                                                           |
| SM     | _             | •        |            |             |           |            |             |              |                |                 |                                                                              |
| 87     | PAD_SMI_MDC   | I        | PU         | 0           | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | Serial management clock                                                      |
| 88     | PAD_SMI_MDIO  | ı        |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | Serial management data                                                       |
| XTAL   |               |          |            |             |           |            | ,           |              |                |                 |                                                                              |
| 83     | PAD_XTALO     | А        | -          | Α           | -         | -          | -           | -            | 3.3            | -               |                                                                              |
| 84     | PAD_XTALI     | А        | -          | Α           | -         | -          | -           | -            | 3.3            | -               |                                                                              |
| PMU    |               | *        |            |             | ,         | •          | ,           |              | •              | •               |                                                                              |
| 63, 64 | PAD_LX        | А        | -          | А           | _         | -          | -           | -            | 3.3            | -               |                                                                              |
| MDI    |               |          |            |             |           |            |             |              |                |                 |                                                                              |
| 13     | PAD_REXT      | А        |            | А           |           |            |             |              | 3.3            |                 | Band gap resistor which is connected to AVSS33 through a 24kΩ (±1%) resistor |
| 91     | PAD_TXVP_A_P0 | А        |            | Α           |           |            |             |              | 3.3            |                 | Port #0 MDI Transceivers                                                     |

MediaTek Confidential © 2019 MediaTek Inc.

Page 13 of 37



# MT7531 Gigabit Switch w/. SGMII

|     |               | Res   | et *1      | A           | fter Re   | eset *1 |             |              |                |                 |                          |
|-----|---------------|-------|------------|-------------|-----------|---------|-------------|--------------|----------------|-----------------|--------------------------|
| Pin | Name          | State | Pull<br>*3 | State<br>*2 | Aux<br>*5 | Pull    | Driv<br>ing | Pull<br>*3,4 | Voltage<br>(V) | Driving<br>(mA) | Description              |
| 92  | PAD_TXVN_A_P0 | А     |            | А           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 93  | PAD_TXVP_B_P0 | А     |            | А           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 94  | PAD_TXVN_B_P0 | А     |            | А           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 97  | PAD_TXVP_C_P0 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 98  | PAD_TXVN_C_P0 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 100 | PAD_TXVP_D_P0 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 101 | PAD_TXVN_D_P0 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #0 MDI Transceivers |
| 103 | PAD_TXVP_A_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 104 | PAD_TXVN_A_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 106 | PAD_TXVP_B_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 107 | PAD_TXVN_B_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 109 | PAD_TXVP_C_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 110 | PAD_TXVN_C_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 112 | PAD_TXVP_D_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 113 | PAD_TXVN_D_P1 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #1 MDI Transceivers |
| 117 | PAD_TXVP_A_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 118 | PAD_TXVN_A_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 120 | PAD_TXVP_B_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 121 | PAD_TXVN_B_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 123 | PAD_TXVP_C_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 124 | PAD_TXVN_C_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 126 | PAD_TXVP_D_P2 | Α     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 127 | PAD_TXVN_D_P2 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #2 MDI Transceivers |
| 2   | PAD_TXVP_A_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 3   | PAD_TXVN_A_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 4   | PAD_TXVP_B_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 5   | PAD_TXVN_B_P3 | Α     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 7   | PAD_TXVP_C_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 8   | PAD_TXVN_C_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 9   | PAD_TXVP_D_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 10  | PAD_TXVN_D_P3 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #3 MDI Transceivers |
| 22  | PAD_TXVP_A_P4 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #4 MDI Transceivers |
| 23  | PAD_TXVN_A_P4 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #4 MDI Transceivers |
| 25  | PAD_TXVP_B_P4 | А     |            | Α           |           |         |             |              | 3.3            | _               | Port #4 MDI Transceivers |
| 26  | PAD_TXVN_B_P4 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #4 MDI Transceivers |
| 28  | PAD_TXVP_C_P4 | А     |            | Α           |           |         |             |              | 3.3            |                 | Port #4 MDI Transceivers |

MediaTek Confidential © 2019 MediaTek Inc.

Page 14 of 37



# MT7531 Gigabit Switch w/. SGMII

|                                                                           |               | Res         | et *1      | A           | fter Re   | set *1     |             |              |                |                 |                               |
|---------------------------------------------------------------------------|---------------|-------------|------------|-------------|-----------|------------|-------------|--------------|----------------|-----------------|-------------------------------|
| Pin                                                                       | Name          | State<br>*2 | Pull<br>*3 | State<br>*2 | Aux<br>*5 | Pull<br>*3 | Driv<br>ing | Pull<br>*3,4 | Voltage<br>(V) | Driving<br>(mA) | Description                   |
| 29                                                                        | PAD_TXVN_C_P4 | А           |            | А           |           |            |             |              | 3.3            |                 | Port #4 MDI Transceivers      |
| 30                                                                        | PAD_TXVP_D_P4 | Α           |            | Α           |           |            |             |              | 3.3            |                 | Port #4 MDI Transceivers      |
| 31                                                                        | PAD_TXVN_D_P4 | Α           |            | Α           |           |            |             |              | 3.3            |                 | Port #4 MDI Transceivers      |
| MISC                                                                      |               | ļ.          | Į.         |             |           |            |             |              | •              |                 |                               |
| 15                                                                        | PAD_ANA_TSTP  | А           |            | Α           |           |            |             |              | 3.3            |                 | Analog Differential Test Pin  |
| 16                                                                        | PAD_ANA_TSTN  | Α           |            | Α           |           |            |             |              | 3.3            |                 | Analog Differential Test Pin  |
| POWER                                                                     |               |             |            |             |           | •          |             |              | •              |                 |                               |
| 14<br>20<br>69<br>114                                                     | DVDDL         | Р           |            | Р           |           |            |             |              | 1.15           |                 | Digital core power supply     |
| 67                                                                        | DVDDIO        | Р           |            | Р           |           |            |             |              | 3.3            |                 | Digital IO power supply       |
| 6, 27<br>95<br>108<br>122                                                 | AVDDL         | Р           |            | Р           |           |            |             |              | 1.15           |                 | GPHY analog power supply      |
| 11, 21<br>33, 90<br>102<br>116<br>128                                     | AVDDH         | Р           |            | Р           |           |            |             |              | 3.3            |                 | GPHY analog power supply      |
| 65, 66                                                                    | AVDD33_BUCK   | Р           |            | Р           |           |            |             |              | 3.3            |                 | BUCK analog power supply      |
| 17                                                                        | AVDD33_PLLGP  | Р           |            | Р           |           |            |             |              | 3.3            |                 | PLLGP analog power supply     |
| 82                                                                        | AVDD33_XTAL   | Р           |            | Р           |           |            |             |              | 3.3            |                 | XTAL analog power supply      |
| 60                                                                        | AVDD33_MISC   | Р           |            | Р           |           |            |             |              | 3.3            |                 | POR, ELDO analog power supply |
| GROUND                                                                    |               |             |            |             |           |            |             |              |                |                 | <u> </u>                      |
| 61, 62                                                                    | AVSS33_BUCK   | G           |            | G           |           |            |             |              |                |                 | Ground for BUCK               |
| 18                                                                        | AVSS33_PLLGP  | G           |            | G           |           |            |             |              |                |                 | Ground for PLL                |
| K16                                                                       | AVSS33_XTAL   | G           |            | G           |           |            |             |              |                |                 | Ground for XTAL               |
| 1, 12<br>24, 32<br>57, 68<br>89, 96<br>99 105<br>111<br>115<br>119<br>125 | GND           | G           |            | G           |           |            |             |              |                |                 | Ground                        |

MediaTek Confidential © 2019 MediaTek Inc.

Page 15 of 37





### NOTE:

- 1. Setction 3.8 for reset and after reset period definition.
- 2. I: Input

OH: Output high
OL: Output low
A: Analog
P: Power
G: Ground

NC: No connection

- 3. The internal pull resistance value is 75 k $\Omega$ .
- 4. PD: Internal pull-downPU: Internal pull-upNP: No pull-down/up
- 5. Section 2.3.1 for pin share scheme detail.



### 2.2.2 MT7531AE

Table 2-2 MT7531AE Exclusive Pin Description

|        |                  | Res         | et *1      | A           | fter Re   | set *1     |             |              |                |                 |                                     |
|--------|------------------|-------------|------------|-------------|-----------|------------|-------------|--------------|----------------|-----------------|-------------------------------------|
| Pin    | Name             | State<br>*2 | Pull<br>*3 | State<br>*2 | Aux<br>*5 | Pull<br>*3 | Driv<br>ing | Pull<br>*3,4 | Voltage<br>(V) | Driving<br>(mA) | Description                         |
| GPIO   |                  |             |            |             |           |            |             |              |                |                 |                                     |
| 50     | PAD_GPIO_6       | 1/0         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| 51     | PAD_GPIO_7       | 1/0         |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| 52     | PAD_GPIO_8       | 1/0         |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| 53     | PAD_GPIO_9       | 1/0         |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| 54     | PAD_GPIO_10      | 1/0         |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| 55     | PAD_GPIO_11      | 1/0         |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| 56     | PAD_GPIO_12      | 1/0         |            | 1/0         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                  |
| SGMII  |                  |             |            |             |           |            | •           |              | <u> </u>       |                 |                                     |
| 35     | PAD_SGMII_TXN_P6 | А           |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential transmit TX - |
| 36     | PAD_SGMII_TXP_P6 | А           |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential transmit TX+  |
| 38     | PAD_SGMII_RXP_P6 | А           |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential receive RX +  |
| 39     | PAD_SGMII_RXN_P6 | А           |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential receive RX -  |
| 41     | PAD_SGMII_RXN_P5 | А           |            | Α           |           |            |             |              | 3.3            |                 | P5 SGMII differential receive RX -  |
| 42     | PAD_SGMII_RXP_P5 | А           |            | Α           |           |            |             |              | 3.3            |                 | P5 SGMII differential receive RX+   |
| 44     | PAD_SGMII_TXP_P5 | А           |            | Α           |           |            |             |              | 3.3            |                 | P5 SGMII differential transmit TX + |
| 45     | PAD_SGMII_TXN_P5 | А           |            | Α           |           |            |             |              | 3.3            |                 | P5 SGMII differential transmit TX - |
| POWER  |                  | ·           | •          | -           |           | -          |             |              |                |                 |                                     |
| 47     | DVDDIO_2         | Р           |            | Р           |           |            |             |              | 3.3            |                 | Digital IO power supply             |
| 37, 43 | AVDD10_SGMII     | Р           |            | Р           |           |            |             |              | 1.15           |                 | SGMII analog power supply           |
| 40     | AVDD33_SGMII     | Р           |            | Р           |           |            |             |              | 3.3            |                 | SGMII analog power supply           |
| 58     | DVDDL            | Р           |            | Р           |           |            |             |              | 1.15           |                 | Digital core power supply           |
| 59     | PAD_VCORE_R      | Р           |            | Р           |           |            |             |              | 1.15           |                 | BUCK FB analog power supply         |
| GROUNE | )                |             |            |             |           |            |             |              |                |                 |                                     |
| 34, 46 | AVSS10_SGMII     | G           |            | G           |           |            |             |              |                |                 | Ground for SGMII                    |
| 48, 49 | GND              | G           |            | G           |           |            |             |              |                |                 | Ground                              |

### 2.2.3 MT7531BE

### Table 2-3 MT7531BE Exclusive Pin Description

MediaTek Confidential © 2019 MediaTek Inc.

Page 17 of 37



|        |                  | Res   | et *1      | At          | fter Re   | set *1     |             | - "          |                |                 |                                                          |
|--------|------------------|-------|------------|-------------|-----------|------------|-------------|--------------|----------------|-----------------|----------------------------------------------------------|
| Pin    | Name             | State | Pull<br>*3 | State<br>*2 | Aux<br>*5 | Pull<br>*3 | Driv<br>ing | Pull<br>*3,4 | Voltage<br>(V) | Driving<br>(mA) | Description                                              |
| GPIO   |                  |       |            |             |           |            |             |              |                |                 |                                                          |
| 51     | PAD_RG_RXCLK     | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII RX clock                                        |
| 52     | PAD_RG_RXCTL     | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII RX data valid                                   |
| 53     | PAD_RG_RXD0      | I/O   |            | 1/0         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII RX data bit #0                                  |
| 54     | PAD_RG_RXD1      | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII RX data bit #1                                  |
| 55     | PAD_RG_RXD2      | 1/0   |            | 1/0         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII RX data bit #2                                  |
| 56     | PAD_RG_RXD3      | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII RX data bit #3                                  |
| 50     | PAD_RG_TXCLK     | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII TX clock                                        |
| 49     | PAD_RG_TXCTL     | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII TX data valid                                   |
| 48     | PAD_RG_TXD0      | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII TX data bit #0                                  |
| 47     | PAD_RG_TXD1      | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII TX data bit #1                                  |
| 46     | PAD_RG_TXD2      | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII TX data bit #2                                  |
| 45     | PAD_RG_TXD3      | I/O   |            | I/O         | 1         | -          | 8           | PU/PD        | 2.5/3.3        | 4/8/12/16       | P5 RGMII TX data bit #3                                  |
| SGMII  | _                |       |            |             |           |            |             |              |                |                 |                                                          |
| 35     | PAD_SGMII_TXN_P6 | А     |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential transmit TX -                      |
| 36     | PAD_SGMII_TXP_P6 | Α     |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential transmit TX+                       |
| 38     | PAD_SGMII_RXP_P6 | А     |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential receive RX +                       |
| 39     | PAD_SGMII_RXN_P6 | А     |            | Α           |           |            |             |              | 3.3            |                 | P6 SGMII differential receive RX -                       |
| POWER  |                  |       |            |             |           |            |             |              |                |                 |                                                          |
| 42, 59 | DVDDIO_2         | Р     |            | Р           |           |            |             |              | 2.5/3.3        |                 | RGMII IO power supply                                    |
| 37     | AVDD10_SGMII     | Р     |            | Р           |           |            |             |              | 1.15           |                 | SGMII analog power supply                                |
| 41     | AVDD33_SGMII     | Р     |            | Р           |           |            |             |              | 3.3            |                 | SGMII analog power supply                                |
| 58     | DVDDL_FB         | Р     |            | Р           |           |            |             |              | 1.15           |                 | Digital core power supply<br>BUCK FB analog power supply |
| GROUND | )                |       |            |             |           |            |             |              |                |                 |                                                          |
| 34, 40 | AVSS10_SGMII     | G     |            | G           |           |            |             |              |                |                 | Ground for SGMII                                         |
| 43, 44 | GND              | G     |            | G           |           |            |             |              |                |                 | Ground                                                   |

### 2.2.4 MT7531DE

### Table 2-4 MT7531DE Exclusive Pin Description

|      | Res        | et *1       | After Reset <sup>*1</sup> |             |           |            | Pull        | Voltage | Driving        |           |                    |
|------|------------|-------------|---------------------------|-------------|-----------|------------|-------------|---------|----------------|-----------|--------------------|
| Pin  | Name       | State<br>*2 | Pull<br>*3                | State<br>*2 | Aux<br>*5 | Pull<br>*3 | Driv<br>ing | *3,4    | Voltage<br>(V) | (mA)      | Description        |
| GPIO |            |             |                           |             |           |            |             |         |                |           |                    |
| 45   | PAD_GPIO_1 | 1/0         |                           | I/O         | 1         | -          | 8           | PU/PD   | 3.3            | 4/8/12/16 | General Purpose IO |

MediaTek Confidential © 2019 MediaTek Inc.

Page 18 of 37

This document contains information that is proprietary to MediaTek Inc.

Unauthorized reproduction or disclosure of this information in whole or in part is strictly prohibited.



# MT7531 Gigabit Switch w/. SGMII

|                  |             | Res         | et *1      | At          | fter Re   | set *1     |             |              |                |                 |                                                       |
|------------------|-------------|-------------|------------|-------------|-----------|------------|-------------|--------------|----------------|-----------------|-------------------------------------------------------|
| Pin              | Name        | State<br>*2 | Pull<br>*3 | State<br>*2 | Aux<br>*5 | Pull<br>*3 | Driv<br>ing | Pull<br>*3,4 | Voltage<br>(V) | Driving<br>(mA) | Description                                           |
| 46               | PAD_GPIO_2  | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 47               | PAD_GPIO_3  | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 48               | PAD_GPIO_4  | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 49               | PAD_GPIO_5  | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 50               | PAD_GPIO_6  | 1/0         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 51               | PAD_GPIO_7  | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 52               | PAD_GPIO_8  | 1/0         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 53               | PAD_GPIO_9  | 1/0         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 54               | PAD_GPIO_10 | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 55               | PAD_GPIO_11 | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| 56               | PAD_GPIO_12 | I/O         |            | I/O         | 1         | -          | 8           | PU/PD        | 3.3            | 4/8/12/16       | General Purpose IO                                    |
| MISC             |             |             |            |             |           |            |             |              |                |                 |                                                       |
| 35, 36<br>38, 39 | NC          |             |            |             |           |            |             |              | 3.3            |                 | No connection                                         |
| POWER            |             |             |            |             |           |            |             |              |                |                 |                                                       |
| 42, 59           | DVDDIO_2    | Р           |            | Р           |           |            |             |              | 3.3            |                 | Digital IO power supply                               |
| 37               | AVDD10      | Р           |            | Р           |           |            |             |              | 1.15           |                 | SGMII analog power supply                             |
| 41               | AVDD33      | Р           |            | Р           |           |            |             |              | 3.3            |                 | SGMII analog power supply                             |
| 58               | DVDDL_FB    | Р           |            | Р           |           |            |             |              | 1.15           |                 | Digital core power supply BUCK FB analog power supply |
| GROUND           |             |             |            |             |           |            |             |              |                |                 |                                                       |
| 34, 40           | AVSS10      | G           |            | G           |           |            |             |              |                |                 | Ground for analog                                     |
| 43, 44           | GND         | G           |            | G           |           |            |             |              |                |                 | Ground                                                |



# 2.3 Pin Sharing Schemes

Some pins are shared with GPIO to provide maximum flexibility for system designers. The MT7531 provides up to 15 GPIO pins. Users can configure registers specify the pin function. For more information, see the Programmer's Guide. The pin's default function mode is configured on Func.0.

### 2.3.1 Pin share scheme

Table 2-5 Pin Share

|               | Pins          |               | Func. 0          | Func. 1           | Func. 2         |
|---------------|---------------|---------------|------------------|-------------------|-----------------|
| MT7531AE      | MT7531BE      | MT7531DE      |                  |                   |                 |
| PAD_GPIO_0    | PAD_GPIO_0    | PAD_GPIO_0    | GPIO <b>(O)</b>  | INTERRUPT (O)     | -               |
| -             | PAD_RG_TXD3   | PAD_GPIO1     | GPIO (IO)        | PAD_RG_TXD3 (IO)  | -               |
| -             | PAD_RG_TXD2   | PAD_GPIO2     | GPIO (IO)        | PAD_RG_TXD2 (IO)  | -               |
| -             | PAD_RG_TXD1   | PAD_GPIO3     | GPIO (IO)        | PAD_RG_TXD1 (IO)  | -               |
| -             | PAD_RG_TXD0   | PAD_GPIO4     | GPIO (IO)        | PAD_RG_TXD0 (IO)  |                 |
| -             | PAD_RG_TXCTL  | PAD_GPIO5     | GPIO (IO)        | PAD_RG_TXCTL (IO) |                 |
| PAD_GPIO6     | PAD_RG_TXCLK  | PAD_GPIO6     | GPIO (IO)        | PAD_RG_TXCLK (IO) |                 |
| PAD_GPIO7     | PAD_RG_RXCLK  | PAD_GPIO7     | GPIO (IO)        | PAD_RG_RXCLK (IO) |                 |
| PAD_GPIO8     | PAD_RG_RXCTL  | PAD_GPIO8     | GPIO (IO)        | PAD_RG_RXCTL (IO) |                 |
| PAD_GPIO9     | PAD_RG_RXD0   | PAD_GPIO9     | GPIO (IO)        | PAD_RG_RXD0 (IO)  |                 |
| PAD_GPIO10    | PAD_RG_RXD1   | PAD_GPIO10    | GPIO (IO)        | PAD_RG_RXD1 (IO)  |                 |
| PAD_GPIO11    | PAD_RG_RXD2   | PAD_GPIO11    | GPIO (IO)        | PAD_RG_RXD2 (IO)  | EXT_P_MDC (O)   |
| PAD_GPIO12    | PAD_RG_RXD3   | PAD_GPIO12    | GPIO (IO)        | PAD_RG_RXD3 (IO)  | EXT_P_MDIO (IO) |
| PAD_LAN4_LED0 | PAD_LAN4_LED0 | PAD_LAN4_LED0 | GPIO <b>(O)</b>  | PAD_LAN4_LED0 (O) |                 |
| PAD_LAN4_LED1 | PAD_LAN4_LED1 | PAD_LAN4_LED1 | GPIO (IO)        | PAD_LAN4_LED1 (O) |                 |
| PAD_LAN3_LED1 | PAD_LAN3_LED1 | PAD_LAN3_LED1 | GPIO (IO)        | PAD_LAN3_LED1 (O) |                 |
| PAD_GPIO_16   | PAD_GPIO_16   | PAD_GPIO_16   | GPIO <b>(0)</b>  | -                 |                 |
| PAD_LAN3_LED0 | PAD_LAN3_LED0 | PAD_LAN3_LED0 | GPIO <b>(O</b> ) | PAD_LAN3_LED0 (O) |                 |
| PAD_LAN2_LED0 | PAD_LAN2_LED0 | PAD_LAN2_LED0 | GPIO <b>(0)</b>  | PAD_LAN2_LED0 (O) |                 |
| PAD_GPIO_19   | PAD_GPIO_19   | PAD_GPIO_19   | GPIO <b>(0)</b>  | -                 |                 |
| PAD_LAN2_LED1 | PAD_LAN2_LED1 | PAD_LAN2_LED1 | GPIO (IO)        | PAD_LAN2_LED1 (O) | EXT_P_MDC (O)   |
| PAD_LAN1_LED1 | PAD_LAN1_LED1 | PAD_LAN1_LED1 | GPIO (IO)        | PAD_LAN1_LED1 (O) | EXT_P_MDIO (IO) |
| PAD_LAN1_LED0 | PAD_LAN1_LED0 | PAD_LAN1_LED0 | GPIO <b>(0)</b>  | PAD_LAN1_LED0 (O) |                 |
| PAD_LAN0_LED1 | PAD_LAN0_LED1 | PAD_LAN0_LED1 | GPIO (IO)        | PAD_LANO_LED1 (O) |                 |

MediaTek Confidential © 2019 MediaTek Inc.

Page 20 of 37





|               | 1             |               |                 | E                 | 1 |
|---------------|---------------|---------------|-----------------|-------------------|---|
| PAD_LAN0_LED0 | PAD_LAN0_LED0 | PAD_LAN0_LED0 | GPIO <b>(O)</b> | PAD_LAN0_LED0 (O) |   |

Note:

"O" = output function

"I" = input function

"IO" = bi-direction function, high active



### 2.3.2 xMII PHY/MAC Pin Mapping



Figure 2-1 MII → MII PHY



Figure 2-2 revMII → MII MAC



Figure 2-3 RGMII → RGMII PHY



Figure 2-4 RGMII → RGMII MAC



# 2.4 Strapping Options

Table 2-6 Strapping

| Pin Name      | Strapping Name | Description                                                |
|---------------|----------------|------------------------------------------------------------|
| PAD_GPIO_0    | TM_DIS         | TM_DIS - Test Mode Strap                                   |
|               |                | Pull Up : Disable (default)                                |
|               |                | Pull Down: Enable Test Mode                                |
| PAD_LAN4_LED0 | EEP_MODE       | EEP_MODE - EEPROM mode selection                           |
|               |                | Pull up: EEPROM size greater than 16Kbits (24C32 ~ 24C256) |
|               |                | (default)                                                  |
|               |                | Pull down:EEPROM size less than or equal 16Kbits (24C02 ~  |
|               |                | 24C16)                                                     |
| PAD_GPIO_16   | PON_LT         | PON_LT - Enable Power on Light                             |
|               |                | Pull Up: Enable (default)                                  |
|               |                | Pull Down: Disable                                         |
| PAD_LAN3LED0  | PLL_SW         | PLL_SW -                                                   |
|               |                | Pull Up: Power-on switch to PLL clock (default)            |
|               |                | Pull Down: Power-on switch to XTAL clock                   |
| PAD_LAN2_ED0  | EEE_DIS        | EEE_DIS - EEE Disable                                      |
|               |                | Pull Up: Disable EEE (default)                             |
|               |                | Pull Down: Enable EEE                                      |
| PAD_GPIO_19   | EEP_DIS        | EEP_DIS - Disable EEPROM/Flash Autoload.                   |
|               |                | Pull Up : Disable (default)                                |
|               |                | Pull Down: Enable                                          |
| PAD_LAN1LED0  | PHY_EN         | PHY_EN - Enable Embedded PHY                               |
|               |                | Pull Up : Enable (default)                                 |
|               |                | Pull Down: Disable                                         |
| PAD_LAN0LED0  | XTAL_25        | XTAL25 - XTAL Selection                                    |
|               |                | Pull Up: 25MHz (default)                                   |
|               |                | Pull Down: 40MHz                                           |



# 3 Electrical Characteristics

# 3.1 Absolute Maximum Ratings

**Table 3-1 Absolute Maximum Ratings** 

| Symbol or Pin name | Description          | Min. | Max. | Unit |
|--------------------|----------------------|------|------|------|
| AVDDH              | 3.3V supply voltage  | -0.3 | 3.63 | V    |
| AVDDD33_PLLGP      | 3.3V supply voltage  | -0.3 | 3.63 | V    |
| AVDD33_XTAL        | 3.3V supply voltage  | -0.3 | 3.63 | V    |
| AVDD33_SGMII       | 3.3V supply voltage  | -0.3 | 3.63 | V    |
| AVDDL              | 1.15V supply voltage | -0.3 | 1.26 | V    |
| DVDDIO<br>DVDDIO_2 | 3.3V supply voltage  | -0.3 | 3.63 | V    |
| DVDDL              | 1.15V supply voltage | -0.3 | 1.26 | V    |
| AVDD33_MISC        | 3.3V supply voltage  | -0.3 | 3.63 | V    |
| AVDD33_BUCK        | 1.15V supply voltage | -0.3 | 3.63 | V    |
| PAD_LX             | 1.15V supply voltage | -0.3 | 1.26 | V    |
| AVDD10_SGMII       | 1.15V supply voltage | -0.3 | 1.26 | V    |



# 3.2 Recommended Operating Range

**Table 3-2 Recommended Operating Range** 

| Symbol or pin name | Description              | Min.  | Тур. | Max. | Unit |
|--------------------|--------------------------|-------|------|------|------|
| AVDDH              | 3.3V supply voltage      | 3.135 | 3.30 | 3.63 | V    |
| AVDDD33_PLLGP      | 3.3V supply voltage      | 3.135 | 3.30 | 3.63 | V    |
| AVDD33_XTAL        | 3.3V supply voltage      | 3.135 | 3.30 | 3.63 | V    |
| AVDD33_SGMII       | 3.3V supply voltage      | 3.135 | 3.30 | 3.63 | V    |
| AVDD33_MISC        | 3.3V supply voltage      | 3.135 | 3.30 | 3.63 | V    |
| AVDD33_BUCK        | 3.3V supply voltage      | 3.135 | 3.30 | 3.63 | V    |
| DVDDIO             | 3.3V supply voltage      | 2.97  | 3.30 | 3.63 | V    |
| DVDDIO 2           | 3.3V supply voltage      | 2.97  | 3.30 | 3.63 | V    |
| DVDDIO_2           | 2.5V supply voltage (*1) | 2.25  | 2.50 | 2.75 | V    |
| DVDDL              | 1.15V supply voltage     | 1.093 | 1.15 | 1.26 | V    |
| AVDDL              | 1.15V supply voltage     | 1.093 | 1.15 | 1.26 | V    |
| AVDD10_SGMII       | 1.15V supply voltage     | 1.093 | 1.15 | 1.26 | V    |

NOTE:

1. Supported on MT7531BE model



### 3.3 Thermal Characterisitics

Thermal characteristics when stationary without an external heat sink in an air-conditioned environment.

**Table 3-3 Thermal Characteristics** 

| Symbol              | Description                                                | Performance |      |
|---------------------|------------------------------------------------------------|-------------|------|
|                     |                                                            | Тур         | Unit |
| $T_{_{J}}$          | Maximum Junction Temperature (Plastic Package)             | 125         | °C   |
| $\theta_{_{JA}}$    | Thermal resistance for JEDEC 2L system PCB                 | 58.2        | °C/W |
| $\theta_{_{JA}}$    | Thermal resistance for JEDEC 4L system PCB                 | 54.5        | °C/W |
| $\theta_{JC}$       | Thermal resistance for JEDEC 4L system PCB                 | 17.2        | °C/W |
| $\theta_{_{ m JB}}$ | Thermal resistance for JEDEC 4L system PCB                 | 45.41       | °C/W |
| $\psi_{_{Jt}}$      | Thermal characterization parameter for JEDEC 2L system PCB | 0.9         | °C/W |
| $\psi_{_{Jt}}$      | Thermal characterization parameter for JEDEC 4L system PCB | 0.84        | °C/W |

Note: JEDEC 51-7 system FR4 PCB size: 76.2x114.3mm (3"x4.5")

# 3.4 Operating Conditions

### **Table 3-4 Operating Conditions**

| I/O supply voltage        | 3.3 V +/- 10%      |
|---------------------------|--------------------|
| Core supply voltage       | 1.15 V -5% to +10% |
| Ambient Temperature Range | -20 to 55 °C       |



# 3.5 Storage Conditions

The calculated shelf life in a sealed bag is 12 months if stored between 5 °C and 40 °C at less than 90% relative humidity (RH). After the bag is opened, devices that are subjected to solder reflow or other high temperature processes must be handled in the following manner:

- Mounted within 168 hours of factory conditions, i.e. < 30 °C at 60% RH.
- Storage humidity needs to maintained at < 10% RH.</li>
- Baking is necessary if the customer exposes the component to air for over 168 hrs, baking conditions: 125 °C for 8 hrs.

# 3.6 External XTAL Specifiction

Table 3-5 External XTAL Specifications

| Parameter                                           | Min | Тур | Max | Unit |
|-----------------------------------------------------|-----|-----|-----|------|
| Frequency                                           |     | 25  |     | MHz  |
| Drive Level                                         |     | 210 |     | uW   |
| Frequency Tolerance                                 | -50 |     | +50 | ppm  |
| Equivalent Series Resistance                        |     |     | 100 | Ω    |
| Load Capacitance                                    |     | 16  |     | pF   |
| Series resistor connected between XTALO and crystal |     | 150 |     | Ω    |

Page 27 of 37



## 3.7 AC Electrical Characteristics

### 3.7.1 RGMII Interface



Figure 3-1 RGMII Timing

Table 3-6 RGMII Interface Diagram Key

| Symbol  | Description                                            | Min | Max | Unit | Remark            |
|---------|--------------------------------------------------------|-----|-----|------|-------------------|
| t_TX_SU | Setup time for output signals (e.g. RG_TXD*, RG_TXCTL) | 1.2 | -   | ns   | output load: 5 pF |
| t_TX_HD | Hold time for output signals                           | 1.2 | -   | ns   | output load: 5 pF |
| t_RX_SU | Setup time for input signals (e.g. RG_RXD*, RG_RXCTL)  | 1.0 | -   | ns   |                   |
| t_RX_HD | Hold time for input signals                            | 1.0 | -   | ns   |                   |



### 3.7.2 MII Interface



Figure 3-2 MII Timing

Table 3-7 MII Interface Diagram Key

| Symbol     | Description                  | Min | Max | Unit | Remark             |
|------------|------------------------------|-----|-----|------|--------------------|
| t_TX_delay | Delay to output signals      | -   | 25  | ns   | output load: 10 pF |
|            | (e.g. RG_TXD*, RG_TXCTL)     |     |     |      |                    |
| t_RX_SU    | Setup time for input signals | 10  | -   | ns   |                    |
|            | (e.g. RG_RXD*, RG_RXCTL)     |     |     |      |                    |
| t_RX_HD    | Hold time for input signals  | 10  | -   | ns   |                    |

Note: For 25 MHz TXCLK & RXCLK



# 3.8 Power-on Sequence



Figure 3-3 Power ON Sequence

Table 3-8 Power ON Sequence Diagram Key

| Symbol     | Description                        | Min | Max | Unit |
|------------|------------------------------------|-----|-----|------|
| t1         | POR to BUCK power ready (1.15V)    | 1   | -   | ms   |
| t2         | PAD_SYS_RSTB to XTAL stable        | 10  | 25  | ms   |
| t_sys_rstb | system reset time                  | 25  | -   | ms   |
| t_sys_fall | system 3.3V fall from 3.3V to 2.6V | 150 | -   | us   |
| t_sys_rise | system 3.3V rise from 2.8V to 3.3V | -   | 10  | ms   |



# 4 Package Information

# 4.1 Dimensions - LQFP (14 x 14mm)



Figure 4-1 Package Dimension

### NOTE:

- 1. Controlling dimensions are in millimeters.
- 2. Primary datum C and seating plane are defined by the spherical crowns of the solder balls.
- 3. The pattern of pin 1 fiducial is for reference only.

### 4.1.1 Diagram Key

Table 4-1 Package Diagram Key





|                   | Description                          | Symbol | Nominal (um) |
|-------------------|--------------------------------------|--------|--------------|
|                   | Die Bond Line Thickness              | a      | 25           |
| Declara Stratella | Die Thickness                        | b      | 304.8        |
| Package Stack Up  | Mold Cap Thickness                   | С      | 1400         |
|                   | Max Loop Height                      | d      | 355.6        |
|                   | Max Loop Height to Package Clearance | е      | 120.7        |
|                   | Overall Package Height               | A      | 1600 max.    |
| Package Outline   | Stand Off                            | A1     | 150 max.     |
|                   | Substrate & Mold Cap Thickness       | A2     |              |
|                   | Solder Ball Size                     | G      |              |



### 4.2 Reflow Profile Guideline



Figure 4-2 Reflow profile

### Notes:

- 1. Reflow profile guideline is designed for SnAgCulead-free solder paste.
- 2. Reflow temperature is defined at the solder ball of package/or the lead of package.
- 3. MTK would recommend customer following the solder paste vendor's guideline to design a profile appropriate your line and products.
- 4. Appropriate N2 atmosphere is recommended since it would widen the process window and mitigate the risk for having solder open issues.



# 4.3 Top Marking

MT7531BE YYWW ###### @@@@@@@@@@@

**Description:** 

YYWW: Date code

#: LOT NO.

@: Internal control code

Figure 4-3 MT7531BE Top marking



# 4.4 Ordering Information

| Part Number | Package (Green/RoHS Compliant) |
|-------------|--------------------------------|
| MT7531AE    | 14 x 14 mm, 128P-LQFP          |
| MT7531BE    | 14 x 14 mm, 128P-LQFP          |
| MT7531DE    | 14 x 14 mm, 128P-LQFP          |

MediaTek Inc. No. 1, Dusing 1st Rd., Hsinchu Science Park, Hsinchu City, Taiwan, R.O.C

Tel: +886-3-567-0766 Fax: +886-3-568-7610 www.mediatek.com





MediaTek Confidential © 2019 MediaTek Inc.

Page 36 of 37



MediaTek Confidential © MediaTek Inc. Page 37 of 37